xref: /OK3568_Linux_fs/u-boot/drivers/mmc/socfpga_dw_mmc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2013 Altera Corporation <www.altera.com>
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/arch/clock_manager.h>
9*4882a593Smuzhiyun #include <asm/arch/system_manager.h>
10*4882a593Smuzhiyun #include <dm.h>
11*4882a593Smuzhiyun #include <dwmmc.h>
12*4882a593Smuzhiyun #include <errno.h>
13*4882a593Smuzhiyun #include <fdtdec.h>
14*4882a593Smuzhiyun #include <linux/libfdt.h>
15*4882a593Smuzhiyun #include <linux/err.h>
16*4882a593Smuzhiyun #include <malloc.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun static const struct socfpga_clock_manager *clock_manager_base =
21*4882a593Smuzhiyun 		(void *)SOCFPGA_CLKMGR_ADDRESS;
22*4882a593Smuzhiyun static const struct socfpga_system_manager *system_manager_base =
23*4882a593Smuzhiyun 		(void *)SOCFPGA_SYSMGR_ADDRESS;
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun struct socfpga_dwmci_plat {
26*4882a593Smuzhiyun 	struct mmc_config cfg;
27*4882a593Smuzhiyun 	struct mmc mmc;
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /* socfpga implmentation specific driver private data */
31*4882a593Smuzhiyun struct dwmci_socfpga_priv_data {
32*4882a593Smuzhiyun 	struct dwmci_host	host;
33*4882a593Smuzhiyun 	unsigned int		drvsel;
34*4882a593Smuzhiyun 	unsigned int		smplsel;
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun 
socfpga_dwmci_clksel(struct dwmci_host * host)37*4882a593Smuzhiyun static void socfpga_dwmci_clksel(struct dwmci_host *host)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun 	struct dwmci_socfpga_priv_data *priv = host->priv;
40*4882a593Smuzhiyun 	u32 sdmmc_mask = ((priv->smplsel & 0x7) << SYSMGR_SDMMC_SMPLSEL_SHIFT) |
41*4882a593Smuzhiyun 			 ((priv->drvsel & 0x7) << SYSMGR_SDMMC_DRVSEL_SHIFT);
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	/* Disable SDMMC clock. */
44*4882a593Smuzhiyun 	clrbits_le32(&clock_manager_base->per_pll.en,
45*4882a593Smuzhiyun 		CLKMGR_PERPLLGRP_EN_SDMMCCLK_MASK);
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	debug("%s: drvsel %d smplsel %d\n", __func__,
48*4882a593Smuzhiyun 	      priv->drvsel, priv->smplsel);
49*4882a593Smuzhiyun 	writel(sdmmc_mask, &system_manager_base->sdmmcgrp_ctrl);
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	debug("%s: SYSMGR_SDMMCGRP_CTRL_REG = 0x%x\n", __func__,
52*4882a593Smuzhiyun 		readl(&system_manager_base->sdmmcgrp_ctrl));
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	/* Enable SDMMC clock */
55*4882a593Smuzhiyun 	setbits_le32(&clock_manager_base->per_pll.en,
56*4882a593Smuzhiyun 		CLKMGR_PERPLLGRP_EN_SDMMCCLK_MASK);
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
socfpga_dwmmc_ofdata_to_platdata(struct udevice * dev)59*4882a593Smuzhiyun static int socfpga_dwmmc_ofdata_to_platdata(struct udevice *dev)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	/* FIXME: probe from DT eventually too/ */
62*4882a593Smuzhiyun 	const unsigned long clk = cm_get_mmc_controller_clk_hz();
63*4882a593Smuzhiyun 
64*4882a593Smuzhiyun 	struct dwmci_socfpga_priv_data *priv = dev_get_priv(dev);
65*4882a593Smuzhiyun 	struct dwmci_host *host = &priv->host;
66*4882a593Smuzhiyun 	int fifo_depth;
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	if (clk == 0) {
69*4882a593Smuzhiyun 		printf("DWMMC: MMC clock is zero!");
70*4882a593Smuzhiyun 		return -EINVAL;
71*4882a593Smuzhiyun 	}
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun 	fifo_depth = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
74*4882a593Smuzhiyun 				    "fifo-depth", 0);
75*4882a593Smuzhiyun 	if (fifo_depth < 0) {
76*4882a593Smuzhiyun 		printf("DWMMC: Can't get FIFO depth\n");
77*4882a593Smuzhiyun 		return -EINVAL;
78*4882a593Smuzhiyun 	}
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	host->name = dev->name;
81*4882a593Smuzhiyun 	host->ioaddr = (void *)devfdt_get_addr(dev);
82*4882a593Smuzhiyun 	host->buswidth = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
83*4882a593Smuzhiyun 					"bus-width", 4);
84*4882a593Smuzhiyun 	host->clksel = socfpga_dwmci_clksel;
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	/*
87*4882a593Smuzhiyun 	 * TODO(sjg@chromium.org): Remove the need for this hack.
88*4882a593Smuzhiyun 	 * We only have one dwmmc block on gen5 SoCFPGA.
89*4882a593Smuzhiyun 	 */
90*4882a593Smuzhiyun 	host->dev_index = 0;
91*4882a593Smuzhiyun 	/* Fixed clock divide by 4 which due to the SDMMC wrapper */
92*4882a593Smuzhiyun 	host->bus_hz = clk;
93*4882a593Smuzhiyun 	host->fifoth_val = MSIZE(0x2) |
94*4882a593Smuzhiyun 		RX_WMARK(fifo_depth / 2 - 1) | TX_WMARK(fifo_depth / 2);
95*4882a593Smuzhiyun 	priv->drvsel = fdtdec_get_uint(gd->fdt_blob, dev_of_offset(dev),
96*4882a593Smuzhiyun 				       "drvsel", 3);
97*4882a593Smuzhiyun 	priv->smplsel = fdtdec_get_uint(gd->fdt_blob, dev_of_offset(dev),
98*4882a593Smuzhiyun 					"smplsel", 0);
99*4882a593Smuzhiyun 	host->priv = priv;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	return 0;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun 
socfpga_dwmmc_probe(struct udevice * dev)104*4882a593Smuzhiyun static int socfpga_dwmmc_probe(struct udevice *dev)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun #ifdef CONFIG_BLK
107*4882a593Smuzhiyun 	struct socfpga_dwmci_plat *plat = dev_get_platdata(dev);
108*4882a593Smuzhiyun #endif
109*4882a593Smuzhiyun 	struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
110*4882a593Smuzhiyun 	struct dwmci_socfpga_priv_data *priv = dev_get_priv(dev);
111*4882a593Smuzhiyun 	struct dwmci_host *host = &priv->host;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun #ifdef CONFIG_BLK
114*4882a593Smuzhiyun 	dwmci_setup_cfg(&plat->cfg, host, host->bus_hz, 400000);
115*4882a593Smuzhiyun 	host->mmc = &plat->mmc;
116*4882a593Smuzhiyun #else
117*4882a593Smuzhiyun 	int ret;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	ret = add_dwmci(host, host->bus_hz, 400000);
120*4882a593Smuzhiyun 	if (ret)
121*4882a593Smuzhiyun 		return ret;
122*4882a593Smuzhiyun #endif
123*4882a593Smuzhiyun 	host->mmc->priv = &priv->host;
124*4882a593Smuzhiyun 	upriv->mmc = host->mmc;
125*4882a593Smuzhiyun 	host->mmc->dev = dev;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	return 0;
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
socfpga_dwmmc_bind(struct udevice * dev)130*4882a593Smuzhiyun static int socfpga_dwmmc_bind(struct udevice *dev)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun #ifdef CONFIG_BLK
133*4882a593Smuzhiyun 	struct socfpga_dwmci_plat *plat = dev_get_platdata(dev);
134*4882a593Smuzhiyun 	int ret;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	ret = dwmci_bind(dev, &plat->mmc, &plat->cfg);
137*4882a593Smuzhiyun 	if (ret)
138*4882a593Smuzhiyun 		return ret;
139*4882a593Smuzhiyun #endif
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun 	return 0;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun static const struct udevice_id socfpga_dwmmc_ids[] = {
145*4882a593Smuzhiyun 	{ .compatible = "altr,socfpga-dw-mshc" },
146*4882a593Smuzhiyun 	{ }
147*4882a593Smuzhiyun };
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun U_BOOT_DRIVER(socfpga_dwmmc_drv) = {
150*4882a593Smuzhiyun 	.name		= "socfpga_dwmmc",
151*4882a593Smuzhiyun 	.id		= UCLASS_MMC,
152*4882a593Smuzhiyun 	.of_match	= socfpga_dwmmc_ids,
153*4882a593Smuzhiyun 	.ofdata_to_platdata = socfpga_dwmmc_ofdata_to_platdata,
154*4882a593Smuzhiyun 	.ops		= &dm_dwmci_ops,
155*4882a593Smuzhiyun 	.bind		= socfpga_dwmmc_bind,
156*4882a593Smuzhiyun 	.probe		= socfpga_dwmmc_probe,
157*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct dwmci_socfpga_priv_data),
158*4882a593Smuzhiyun 	.platdata_auto_alloc_size = sizeof(struct socfpga_dwmci_plat),
159*4882a593Smuzhiyun };
160