1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * MMCIF driver.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2011 Renesas Solutions Corp.
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <config.h>
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <watchdog.h>
12*4882a593Smuzhiyun #include <command.h>
13*4882a593Smuzhiyun #include <mmc.h>
14*4882a593Smuzhiyun #include <malloc.h>
15*4882a593Smuzhiyun #include <linux/errno.h>
16*4882a593Smuzhiyun #include <asm/io.h>
17*4882a593Smuzhiyun #include "sh_mmcif.h"
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define DRIVER_NAME "sh_mmcif"
20*4882a593Smuzhiyun
sh_mmcif_intr(void * dev_id)21*4882a593Smuzhiyun static int sh_mmcif_intr(void *dev_id)
22*4882a593Smuzhiyun {
23*4882a593Smuzhiyun struct sh_mmcif_host *host = dev_id;
24*4882a593Smuzhiyun u32 state = 0;
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun state = sh_mmcif_read(&host->regs->ce_int);
27*4882a593Smuzhiyun state &= sh_mmcif_read(&host->regs->ce_int_mask);
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun if (state & INT_RBSYE) {
30*4882a593Smuzhiyun sh_mmcif_write(~(INT_RBSYE | INT_CRSPE), &host->regs->ce_int);
31*4882a593Smuzhiyun sh_mmcif_bitclr(MASK_MRBSYE, &host->regs->ce_int_mask);
32*4882a593Smuzhiyun goto end;
33*4882a593Smuzhiyun } else if (state & INT_CRSPE) {
34*4882a593Smuzhiyun sh_mmcif_write(~INT_CRSPE, &host->regs->ce_int);
35*4882a593Smuzhiyun sh_mmcif_bitclr(MASK_MCRSPE, &host->regs->ce_int_mask);
36*4882a593Smuzhiyun /* one more interrupt (INT_RBSYE) */
37*4882a593Smuzhiyun if (sh_mmcif_read(&host->regs->ce_cmd_set) & CMD_SET_RBSY)
38*4882a593Smuzhiyun return -EAGAIN;
39*4882a593Smuzhiyun goto end;
40*4882a593Smuzhiyun } else if (state & INT_BUFREN) {
41*4882a593Smuzhiyun sh_mmcif_write(~INT_BUFREN, &host->regs->ce_int);
42*4882a593Smuzhiyun sh_mmcif_bitclr(MASK_MBUFREN, &host->regs->ce_int_mask);
43*4882a593Smuzhiyun goto end;
44*4882a593Smuzhiyun } else if (state & INT_BUFWEN) {
45*4882a593Smuzhiyun sh_mmcif_write(~INT_BUFWEN, &host->regs->ce_int);
46*4882a593Smuzhiyun sh_mmcif_bitclr(MASK_MBUFWEN, &host->regs->ce_int_mask);
47*4882a593Smuzhiyun goto end;
48*4882a593Smuzhiyun } else if (state & INT_CMD12DRE) {
49*4882a593Smuzhiyun sh_mmcif_write(~(INT_CMD12DRE | INT_CMD12RBE | INT_CMD12CRE |
50*4882a593Smuzhiyun INT_BUFRE), &host->regs->ce_int);
51*4882a593Smuzhiyun sh_mmcif_bitclr(MASK_MCMD12DRE, &host->regs->ce_int_mask);
52*4882a593Smuzhiyun goto end;
53*4882a593Smuzhiyun } else if (state & INT_BUFRE) {
54*4882a593Smuzhiyun sh_mmcif_write(~INT_BUFRE, &host->regs->ce_int);
55*4882a593Smuzhiyun sh_mmcif_bitclr(MASK_MBUFRE, &host->regs->ce_int_mask);
56*4882a593Smuzhiyun goto end;
57*4882a593Smuzhiyun } else if (state & INT_DTRANE) {
58*4882a593Smuzhiyun sh_mmcif_write(~INT_DTRANE, &host->regs->ce_int);
59*4882a593Smuzhiyun sh_mmcif_bitclr(MASK_MDTRANE, &host->regs->ce_int_mask);
60*4882a593Smuzhiyun goto end;
61*4882a593Smuzhiyun } else if (state & INT_CMD12RBE) {
62*4882a593Smuzhiyun sh_mmcif_write(~(INT_CMD12RBE | INT_CMD12CRE),
63*4882a593Smuzhiyun &host->regs->ce_int);
64*4882a593Smuzhiyun sh_mmcif_bitclr(MASK_MCMD12RBE, &host->regs->ce_int_mask);
65*4882a593Smuzhiyun goto end;
66*4882a593Smuzhiyun } else if (state & INT_ERR_STS) {
67*4882a593Smuzhiyun /* err interrupts */
68*4882a593Smuzhiyun sh_mmcif_write(~state, &host->regs->ce_int);
69*4882a593Smuzhiyun sh_mmcif_bitclr(state, &host->regs->ce_int_mask);
70*4882a593Smuzhiyun goto err;
71*4882a593Smuzhiyun } else
72*4882a593Smuzhiyun return -EAGAIN;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun err:
75*4882a593Smuzhiyun host->sd_error = 1;
76*4882a593Smuzhiyun debug("%s: int err state = %08x\n", DRIVER_NAME, state);
77*4882a593Smuzhiyun end:
78*4882a593Smuzhiyun host->wait_int = 1;
79*4882a593Smuzhiyun return 0;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
mmcif_wait_interrupt_flag(struct sh_mmcif_host * host)82*4882a593Smuzhiyun static int mmcif_wait_interrupt_flag(struct sh_mmcif_host *host)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun int timeout = 10000000;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun while (1) {
87*4882a593Smuzhiyun timeout--;
88*4882a593Smuzhiyun if (timeout < 0) {
89*4882a593Smuzhiyun printf("timeout\n");
90*4882a593Smuzhiyun return 0;
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun if (!sh_mmcif_intr(host))
94*4882a593Smuzhiyun break;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun udelay(1); /* 1 usec */
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun return 1; /* Return value: NOT 0 = complete waiting */
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun
sh_mmcif_clock_control(struct sh_mmcif_host * host,unsigned int clk)102*4882a593Smuzhiyun static void sh_mmcif_clock_control(struct sh_mmcif_host *host, unsigned int clk)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun sh_mmcif_bitclr(CLK_ENABLE, &host->regs->ce_clk_ctrl);
105*4882a593Smuzhiyun sh_mmcif_bitclr(CLK_CLEAR, &host->regs->ce_clk_ctrl);
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun if (!clk)
108*4882a593Smuzhiyun return;
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun if (clk == CLKDEV_EMMC_DATA)
111*4882a593Smuzhiyun sh_mmcif_bitset(CLK_PCLK, &host->regs->ce_clk_ctrl);
112*4882a593Smuzhiyun else
113*4882a593Smuzhiyun sh_mmcif_bitset((fls(DIV_ROUND_UP(host->clk,
114*4882a593Smuzhiyun clk) - 1) - 1) << 16,
115*4882a593Smuzhiyun &host->regs->ce_clk_ctrl);
116*4882a593Smuzhiyun sh_mmcif_bitset(CLK_ENABLE, &host->regs->ce_clk_ctrl);
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
sh_mmcif_sync_reset(struct sh_mmcif_host * host)119*4882a593Smuzhiyun static void sh_mmcif_sync_reset(struct sh_mmcif_host *host)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun u32 tmp;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun tmp = sh_mmcif_read(&host->regs->ce_clk_ctrl) & (CLK_ENABLE |
124*4882a593Smuzhiyun CLK_CLEAR);
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun sh_mmcif_write(SOFT_RST_ON, &host->regs->ce_version);
127*4882a593Smuzhiyun sh_mmcif_write(SOFT_RST_OFF, &host->regs->ce_version);
128*4882a593Smuzhiyun sh_mmcif_bitset(tmp | SRSPTO_256 | SRBSYTO_29 | SRWDTO_29 | SCCSTO_29,
129*4882a593Smuzhiyun &host->regs->ce_clk_ctrl);
130*4882a593Smuzhiyun /* byte swap on */
131*4882a593Smuzhiyun sh_mmcif_bitset(BUF_ACC_ATYP, &host->regs->ce_buf_acc);
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun
sh_mmcif_error_manage(struct sh_mmcif_host * host)134*4882a593Smuzhiyun static int sh_mmcif_error_manage(struct sh_mmcif_host *host)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun u32 state1, state2;
137*4882a593Smuzhiyun int ret, timeout = 10000000;
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun host->sd_error = 0;
140*4882a593Smuzhiyun host->wait_int = 0;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun state1 = sh_mmcif_read(&host->regs->ce_host_sts1);
143*4882a593Smuzhiyun state2 = sh_mmcif_read(&host->regs->ce_host_sts2);
144*4882a593Smuzhiyun debug("%s: ERR HOST_STS1 = %08x\n", \
145*4882a593Smuzhiyun DRIVER_NAME, sh_mmcif_read(&host->regs->ce_host_sts1));
146*4882a593Smuzhiyun debug("%s: ERR HOST_STS2 = %08x\n", \
147*4882a593Smuzhiyun DRIVER_NAME, sh_mmcif_read(&host->regs->ce_host_sts2));
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun if (state1 & STS1_CMDSEQ) {
150*4882a593Smuzhiyun debug("%s: Forced end of command sequence\n", DRIVER_NAME);
151*4882a593Smuzhiyun sh_mmcif_bitset(CMD_CTRL_BREAK, &host->regs->ce_cmd_ctrl);
152*4882a593Smuzhiyun sh_mmcif_bitset(~CMD_CTRL_BREAK, &host->regs->ce_cmd_ctrl);
153*4882a593Smuzhiyun while (1) {
154*4882a593Smuzhiyun timeout--;
155*4882a593Smuzhiyun if (timeout < 0) {
156*4882a593Smuzhiyun printf(DRIVER_NAME": Forceed end of " \
157*4882a593Smuzhiyun "command sequence timeout err\n");
158*4882a593Smuzhiyun return -EILSEQ;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun if (!(sh_mmcif_read(&host->regs->ce_host_sts1)
161*4882a593Smuzhiyun & STS1_CMDSEQ))
162*4882a593Smuzhiyun break;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun sh_mmcif_sync_reset(host);
165*4882a593Smuzhiyun return -EILSEQ;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun if (state2 & STS2_CRC_ERR)
169*4882a593Smuzhiyun ret = -EILSEQ;
170*4882a593Smuzhiyun else if (state2 & STS2_TIMEOUT_ERR)
171*4882a593Smuzhiyun ret = -ETIMEDOUT;
172*4882a593Smuzhiyun else
173*4882a593Smuzhiyun ret = -EILSEQ;
174*4882a593Smuzhiyun return ret;
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
sh_mmcif_single_read(struct sh_mmcif_host * host,struct mmc_data * data)177*4882a593Smuzhiyun static int sh_mmcif_single_read(struct sh_mmcif_host *host,
178*4882a593Smuzhiyun struct mmc_data *data)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun long time;
181*4882a593Smuzhiyun u32 blocksize, i;
182*4882a593Smuzhiyun unsigned long *p = (unsigned long *)data->dest;
183*4882a593Smuzhiyun
184*4882a593Smuzhiyun if ((unsigned long)p & 0x00000001) {
185*4882a593Smuzhiyun printf("%s: The data pointer is unaligned.", __func__);
186*4882a593Smuzhiyun return -EIO;
187*4882a593Smuzhiyun }
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun host->wait_int = 0;
190*4882a593Smuzhiyun
191*4882a593Smuzhiyun /* buf read enable */
192*4882a593Smuzhiyun sh_mmcif_bitset(MASK_MBUFREN, &host->regs->ce_int_mask);
193*4882a593Smuzhiyun time = mmcif_wait_interrupt_flag(host);
194*4882a593Smuzhiyun if (time == 0 || host->sd_error != 0)
195*4882a593Smuzhiyun return sh_mmcif_error_manage(host);
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun host->wait_int = 0;
198*4882a593Smuzhiyun blocksize = (BLOCK_SIZE_MASK &
199*4882a593Smuzhiyun sh_mmcif_read(&host->regs->ce_block_set)) + 3;
200*4882a593Smuzhiyun for (i = 0; i < blocksize / 4; i++)
201*4882a593Smuzhiyun *p++ = sh_mmcif_read(&host->regs->ce_data);
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun /* buffer read end */
204*4882a593Smuzhiyun sh_mmcif_bitset(MASK_MBUFRE, &host->regs->ce_int_mask);
205*4882a593Smuzhiyun time = mmcif_wait_interrupt_flag(host);
206*4882a593Smuzhiyun if (time == 0 || host->sd_error != 0)
207*4882a593Smuzhiyun return sh_mmcif_error_manage(host);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun host->wait_int = 0;
210*4882a593Smuzhiyun return 0;
211*4882a593Smuzhiyun }
212*4882a593Smuzhiyun
sh_mmcif_multi_read(struct sh_mmcif_host * host,struct mmc_data * data)213*4882a593Smuzhiyun static int sh_mmcif_multi_read(struct sh_mmcif_host *host,
214*4882a593Smuzhiyun struct mmc_data *data)
215*4882a593Smuzhiyun {
216*4882a593Smuzhiyun long time;
217*4882a593Smuzhiyun u32 blocksize, i, j;
218*4882a593Smuzhiyun unsigned long *p = (unsigned long *)data->dest;
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun if ((unsigned long)p & 0x00000001) {
221*4882a593Smuzhiyun printf("%s: The data pointer is unaligned.", __func__);
222*4882a593Smuzhiyun return -EIO;
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun host->wait_int = 0;
226*4882a593Smuzhiyun blocksize = BLOCK_SIZE_MASK & sh_mmcif_read(&host->regs->ce_block_set);
227*4882a593Smuzhiyun for (j = 0; j < data->blocks; j++) {
228*4882a593Smuzhiyun sh_mmcif_bitset(MASK_MBUFREN, &host->regs->ce_int_mask);
229*4882a593Smuzhiyun time = mmcif_wait_interrupt_flag(host);
230*4882a593Smuzhiyun if (time == 0 || host->sd_error != 0)
231*4882a593Smuzhiyun return sh_mmcif_error_manage(host);
232*4882a593Smuzhiyun
233*4882a593Smuzhiyun host->wait_int = 0;
234*4882a593Smuzhiyun for (i = 0; i < blocksize / 4; i++)
235*4882a593Smuzhiyun *p++ = sh_mmcif_read(&host->regs->ce_data);
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun WATCHDOG_RESET();
238*4882a593Smuzhiyun }
239*4882a593Smuzhiyun return 0;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun
sh_mmcif_single_write(struct sh_mmcif_host * host,struct mmc_data * data)242*4882a593Smuzhiyun static int sh_mmcif_single_write(struct sh_mmcif_host *host,
243*4882a593Smuzhiyun struct mmc_data *data)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun long time;
246*4882a593Smuzhiyun u32 blocksize, i;
247*4882a593Smuzhiyun const unsigned long *p = (unsigned long *)data->dest;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun if ((unsigned long)p & 0x00000001) {
250*4882a593Smuzhiyun printf("%s: The data pointer is unaligned.", __func__);
251*4882a593Smuzhiyun return -EIO;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun host->wait_int = 0;
255*4882a593Smuzhiyun sh_mmcif_bitset(MASK_MBUFWEN, &host->regs->ce_int_mask);
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun time = mmcif_wait_interrupt_flag(host);
258*4882a593Smuzhiyun if (time == 0 || host->sd_error != 0)
259*4882a593Smuzhiyun return sh_mmcif_error_manage(host);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun host->wait_int = 0;
262*4882a593Smuzhiyun blocksize = (BLOCK_SIZE_MASK &
263*4882a593Smuzhiyun sh_mmcif_read(&host->regs->ce_block_set)) + 3;
264*4882a593Smuzhiyun for (i = 0; i < blocksize / 4; i++)
265*4882a593Smuzhiyun sh_mmcif_write(*p++, &host->regs->ce_data);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* buffer write end */
268*4882a593Smuzhiyun sh_mmcif_bitset(MASK_MDTRANE, &host->regs->ce_int_mask);
269*4882a593Smuzhiyun
270*4882a593Smuzhiyun time = mmcif_wait_interrupt_flag(host);
271*4882a593Smuzhiyun if (time == 0 || host->sd_error != 0)
272*4882a593Smuzhiyun return sh_mmcif_error_manage(host);
273*4882a593Smuzhiyun
274*4882a593Smuzhiyun host->wait_int = 0;
275*4882a593Smuzhiyun return 0;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
sh_mmcif_multi_write(struct sh_mmcif_host * host,struct mmc_data * data)278*4882a593Smuzhiyun static int sh_mmcif_multi_write(struct sh_mmcif_host *host,
279*4882a593Smuzhiyun struct mmc_data *data)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun long time;
282*4882a593Smuzhiyun u32 i, j, blocksize;
283*4882a593Smuzhiyun const unsigned long *p = (unsigned long *)data->dest;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun if ((unsigned long)p & 0x00000001) {
286*4882a593Smuzhiyun printf("%s: The data pointer is unaligned.", __func__);
287*4882a593Smuzhiyun return -EIO;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun host->wait_int = 0;
291*4882a593Smuzhiyun blocksize = BLOCK_SIZE_MASK & sh_mmcif_read(&host->regs->ce_block_set);
292*4882a593Smuzhiyun for (j = 0; j < data->blocks; j++) {
293*4882a593Smuzhiyun sh_mmcif_bitset(MASK_MBUFWEN, &host->regs->ce_int_mask);
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun time = mmcif_wait_interrupt_flag(host);
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun if (time == 0 || host->sd_error != 0)
298*4882a593Smuzhiyun return sh_mmcif_error_manage(host);
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun host->wait_int = 0;
301*4882a593Smuzhiyun for (i = 0; i < blocksize / 4; i++)
302*4882a593Smuzhiyun sh_mmcif_write(*p++, &host->regs->ce_data);
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun WATCHDOG_RESET();
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun return 0;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
sh_mmcif_get_response(struct sh_mmcif_host * host,struct mmc_cmd * cmd)309*4882a593Smuzhiyun static void sh_mmcif_get_response(struct sh_mmcif_host *host,
310*4882a593Smuzhiyun struct mmc_cmd *cmd)
311*4882a593Smuzhiyun {
312*4882a593Smuzhiyun if (cmd->resp_type & MMC_RSP_136) {
313*4882a593Smuzhiyun cmd->response[0] = sh_mmcif_read(&host->regs->ce_resp3);
314*4882a593Smuzhiyun cmd->response[1] = sh_mmcif_read(&host->regs->ce_resp2);
315*4882a593Smuzhiyun cmd->response[2] = sh_mmcif_read(&host->regs->ce_resp1);
316*4882a593Smuzhiyun cmd->response[3] = sh_mmcif_read(&host->regs->ce_resp0);
317*4882a593Smuzhiyun debug(" RESP %08x, %08x, %08x, %08x\n", cmd->response[0],
318*4882a593Smuzhiyun cmd->response[1], cmd->response[2], cmd->response[3]);
319*4882a593Smuzhiyun } else {
320*4882a593Smuzhiyun cmd->response[0] = sh_mmcif_read(&host->regs->ce_resp0);
321*4882a593Smuzhiyun }
322*4882a593Smuzhiyun }
323*4882a593Smuzhiyun
sh_mmcif_get_cmd12response(struct sh_mmcif_host * host,struct mmc_cmd * cmd)324*4882a593Smuzhiyun static void sh_mmcif_get_cmd12response(struct sh_mmcif_host *host,
325*4882a593Smuzhiyun struct mmc_cmd *cmd)
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun cmd->response[0] = sh_mmcif_read(&host->regs->ce_resp_cmd12);
328*4882a593Smuzhiyun }
329*4882a593Smuzhiyun
sh_mmcif_set_cmd(struct sh_mmcif_host * host,struct mmc_data * data,struct mmc_cmd * cmd)330*4882a593Smuzhiyun static u32 sh_mmcif_set_cmd(struct sh_mmcif_host *host,
331*4882a593Smuzhiyun struct mmc_data *data, struct mmc_cmd *cmd)
332*4882a593Smuzhiyun {
333*4882a593Smuzhiyun u32 tmp = 0;
334*4882a593Smuzhiyun u32 opc = cmd->cmdidx;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun /* Response Type check */
337*4882a593Smuzhiyun switch (cmd->resp_type) {
338*4882a593Smuzhiyun case MMC_RSP_NONE:
339*4882a593Smuzhiyun tmp |= CMD_SET_RTYP_NO;
340*4882a593Smuzhiyun break;
341*4882a593Smuzhiyun case MMC_RSP_R1:
342*4882a593Smuzhiyun case MMC_RSP_R1b:
343*4882a593Smuzhiyun case MMC_RSP_R3:
344*4882a593Smuzhiyun tmp |= CMD_SET_RTYP_6B;
345*4882a593Smuzhiyun break;
346*4882a593Smuzhiyun case MMC_RSP_R2:
347*4882a593Smuzhiyun tmp |= CMD_SET_RTYP_17B;
348*4882a593Smuzhiyun break;
349*4882a593Smuzhiyun default:
350*4882a593Smuzhiyun printf(DRIVER_NAME": Not support type response.\n");
351*4882a593Smuzhiyun break;
352*4882a593Smuzhiyun }
353*4882a593Smuzhiyun
354*4882a593Smuzhiyun /* RBSY */
355*4882a593Smuzhiyun if (opc == MMC_CMD_SWITCH)
356*4882a593Smuzhiyun tmp |= CMD_SET_RBSY;
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun /* WDAT / DATW */
359*4882a593Smuzhiyun if (host->data) {
360*4882a593Smuzhiyun tmp |= CMD_SET_WDAT;
361*4882a593Smuzhiyun switch (host->bus_width) {
362*4882a593Smuzhiyun case MMC_BUS_WIDTH_1:
363*4882a593Smuzhiyun tmp |= CMD_SET_DATW_1;
364*4882a593Smuzhiyun break;
365*4882a593Smuzhiyun case MMC_BUS_WIDTH_4:
366*4882a593Smuzhiyun tmp |= CMD_SET_DATW_4;
367*4882a593Smuzhiyun break;
368*4882a593Smuzhiyun case MMC_BUS_WIDTH_8:
369*4882a593Smuzhiyun tmp |= CMD_SET_DATW_8;
370*4882a593Smuzhiyun break;
371*4882a593Smuzhiyun default:
372*4882a593Smuzhiyun printf(DRIVER_NAME": Not support bus width.\n");
373*4882a593Smuzhiyun break;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun /* DWEN */
377*4882a593Smuzhiyun if (opc == MMC_CMD_WRITE_SINGLE_BLOCK ||
378*4882a593Smuzhiyun opc == MMC_CMD_WRITE_MULTIPLE_BLOCK)
379*4882a593Smuzhiyun tmp |= CMD_SET_DWEN;
380*4882a593Smuzhiyun /* CMLTE/CMD12EN */
381*4882a593Smuzhiyun if (opc == MMC_CMD_READ_MULTIPLE_BLOCK ||
382*4882a593Smuzhiyun opc == MMC_CMD_WRITE_MULTIPLE_BLOCK) {
383*4882a593Smuzhiyun tmp |= CMD_SET_CMLTE | CMD_SET_CMD12EN;
384*4882a593Smuzhiyun sh_mmcif_bitset(data->blocks << 16, &host->regs->ce_block_set);
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun /* RIDXC[1:0] check bits */
387*4882a593Smuzhiyun if (opc == MMC_CMD_SEND_OP_COND || opc == MMC_CMD_ALL_SEND_CID ||
388*4882a593Smuzhiyun opc == MMC_CMD_SEND_CSD || opc == MMC_CMD_SEND_CID)
389*4882a593Smuzhiyun tmp |= CMD_SET_RIDXC_BITS;
390*4882a593Smuzhiyun /* RCRC7C[1:0] check bits */
391*4882a593Smuzhiyun if (opc == MMC_CMD_SEND_OP_COND)
392*4882a593Smuzhiyun tmp |= CMD_SET_CRC7C_BITS;
393*4882a593Smuzhiyun /* RCRC7C[1:0] internal CRC7 */
394*4882a593Smuzhiyun if (opc == MMC_CMD_ALL_SEND_CID ||
395*4882a593Smuzhiyun opc == MMC_CMD_SEND_CSD || opc == MMC_CMD_SEND_CID)
396*4882a593Smuzhiyun tmp |= CMD_SET_CRC7C_INTERNAL;
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun return opc = ((opc << 24) | tmp);
399*4882a593Smuzhiyun }
400*4882a593Smuzhiyun
sh_mmcif_data_trans(struct sh_mmcif_host * host,struct mmc_data * data,u16 opc)401*4882a593Smuzhiyun static u32 sh_mmcif_data_trans(struct sh_mmcif_host *host,
402*4882a593Smuzhiyun struct mmc_data *data, u16 opc)
403*4882a593Smuzhiyun {
404*4882a593Smuzhiyun u32 ret;
405*4882a593Smuzhiyun
406*4882a593Smuzhiyun switch (opc) {
407*4882a593Smuzhiyun case MMC_CMD_READ_MULTIPLE_BLOCK:
408*4882a593Smuzhiyun ret = sh_mmcif_multi_read(host, data);
409*4882a593Smuzhiyun break;
410*4882a593Smuzhiyun case MMC_CMD_WRITE_MULTIPLE_BLOCK:
411*4882a593Smuzhiyun ret = sh_mmcif_multi_write(host, data);
412*4882a593Smuzhiyun break;
413*4882a593Smuzhiyun case MMC_CMD_WRITE_SINGLE_BLOCK:
414*4882a593Smuzhiyun ret = sh_mmcif_single_write(host, data);
415*4882a593Smuzhiyun break;
416*4882a593Smuzhiyun case MMC_CMD_READ_SINGLE_BLOCK:
417*4882a593Smuzhiyun case MMC_CMD_SEND_EXT_CSD:
418*4882a593Smuzhiyun ret = sh_mmcif_single_read(host, data);
419*4882a593Smuzhiyun break;
420*4882a593Smuzhiyun default:
421*4882a593Smuzhiyun printf(DRIVER_NAME": NOT SUPPORT CMD = d'%08d\n", opc);
422*4882a593Smuzhiyun ret = -EINVAL;
423*4882a593Smuzhiyun break;
424*4882a593Smuzhiyun }
425*4882a593Smuzhiyun return ret;
426*4882a593Smuzhiyun }
427*4882a593Smuzhiyun
sh_mmcif_start_cmd(struct sh_mmcif_host * host,struct mmc_data * data,struct mmc_cmd * cmd)428*4882a593Smuzhiyun static int sh_mmcif_start_cmd(struct sh_mmcif_host *host,
429*4882a593Smuzhiyun struct mmc_data *data, struct mmc_cmd *cmd)
430*4882a593Smuzhiyun {
431*4882a593Smuzhiyun long time;
432*4882a593Smuzhiyun int ret = 0, mask = 0;
433*4882a593Smuzhiyun u32 opc = cmd->cmdidx;
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun if (opc == MMC_CMD_STOP_TRANSMISSION) {
436*4882a593Smuzhiyun /* MMCIF sends the STOP command automatically */
437*4882a593Smuzhiyun if (host->last_cmd == MMC_CMD_READ_MULTIPLE_BLOCK)
438*4882a593Smuzhiyun sh_mmcif_bitset(MASK_MCMD12DRE,
439*4882a593Smuzhiyun &host->regs->ce_int_mask);
440*4882a593Smuzhiyun else
441*4882a593Smuzhiyun sh_mmcif_bitset(MASK_MCMD12RBE,
442*4882a593Smuzhiyun &host->regs->ce_int_mask);
443*4882a593Smuzhiyun
444*4882a593Smuzhiyun time = mmcif_wait_interrupt_flag(host);
445*4882a593Smuzhiyun if (time == 0 || host->sd_error != 0)
446*4882a593Smuzhiyun return sh_mmcif_error_manage(host);
447*4882a593Smuzhiyun
448*4882a593Smuzhiyun sh_mmcif_get_cmd12response(host, cmd);
449*4882a593Smuzhiyun return 0;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun if (opc == MMC_CMD_SWITCH)
452*4882a593Smuzhiyun mask = MASK_MRBSYE;
453*4882a593Smuzhiyun else
454*4882a593Smuzhiyun mask = MASK_MCRSPE;
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun mask |= MASK_MCMDVIO | MASK_MBUFVIO | MASK_MWDATERR |
457*4882a593Smuzhiyun MASK_MRDATERR | MASK_MRIDXERR | MASK_MRSPERR |
458*4882a593Smuzhiyun MASK_MCCSTO | MASK_MCRCSTO | MASK_MWDATTO |
459*4882a593Smuzhiyun MASK_MRDATTO | MASK_MRBSYTO | MASK_MRSPTO;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun if (host->data) {
462*4882a593Smuzhiyun sh_mmcif_write(0, &host->regs->ce_block_set);
463*4882a593Smuzhiyun sh_mmcif_write(data->blocksize, &host->regs->ce_block_set);
464*4882a593Smuzhiyun }
465*4882a593Smuzhiyun opc = sh_mmcif_set_cmd(host, data, cmd);
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun sh_mmcif_write(INT_START_MAGIC, &host->regs->ce_int);
468*4882a593Smuzhiyun sh_mmcif_write(mask, &host->regs->ce_int_mask);
469*4882a593Smuzhiyun
470*4882a593Smuzhiyun debug("CMD%d ARG:%08x\n", cmd->cmdidx, cmd->cmdarg);
471*4882a593Smuzhiyun /* set arg */
472*4882a593Smuzhiyun sh_mmcif_write(cmd->cmdarg, &host->regs->ce_arg);
473*4882a593Smuzhiyun host->wait_int = 0;
474*4882a593Smuzhiyun /* set cmd */
475*4882a593Smuzhiyun sh_mmcif_write(opc, &host->regs->ce_cmd_set);
476*4882a593Smuzhiyun
477*4882a593Smuzhiyun time = mmcif_wait_interrupt_flag(host);
478*4882a593Smuzhiyun if (time == 0)
479*4882a593Smuzhiyun return sh_mmcif_error_manage(host);
480*4882a593Smuzhiyun
481*4882a593Smuzhiyun if (host->sd_error) {
482*4882a593Smuzhiyun switch (cmd->cmdidx) {
483*4882a593Smuzhiyun case MMC_CMD_ALL_SEND_CID:
484*4882a593Smuzhiyun case MMC_CMD_SELECT_CARD:
485*4882a593Smuzhiyun case MMC_CMD_APP_CMD:
486*4882a593Smuzhiyun ret = -ETIMEDOUT;
487*4882a593Smuzhiyun break;
488*4882a593Smuzhiyun default:
489*4882a593Smuzhiyun printf(DRIVER_NAME": Cmd(d'%d) err\n", cmd->cmdidx);
490*4882a593Smuzhiyun ret = sh_mmcif_error_manage(host);
491*4882a593Smuzhiyun break;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun host->sd_error = 0;
494*4882a593Smuzhiyun host->wait_int = 0;
495*4882a593Smuzhiyun return ret;
496*4882a593Smuzhiyun }
497*4882a593Smuzhiyun
498*4882a593Smuzhiyun /* if no response */
499*4882a593Smuzhiyun if (!(opc & 0x00C00000))
500*4882a593Smuzhiyun return 0;
501*4882a593Smuzhiyun
502*4882a593Smuzhiyun if (host->wait_int == 1) {
503*4882a593Smuzhiyun sh_mmcif_get_response(host, cmd);
504*4882a593Smuzhiyun host->wait_int = 0;
505*4882a593Smuzhiyun }
506*4882a593Smuzhiyun if (host->data)
507*4882a593Smuzhiyun ret = sh_mmcif_data_trans(host, data, cmd->cmdidx);
508*4882a593Smuzhiyun host->last_cmd = cmd->cmdidx;
509*4882a593Smuzhiyun
510*4882a593Smuzhiyun return ret;
511*4882a593Smuzhiyun }
512*4882a593Smuzhiyun
sh_mmcif_request(struct mmc * mmc,struct mmc_cmd * cmd,struct mmc_data * data)513*4882a593Smuzhiyun static int sh_mmcif_request(struct mmc *mmc, struct mmc_cmd *cmd,
514*4882a593Smuzhiyun struct mmc_data *data)
515*4882a593Smuzhiyun {
516*4882a593Smuzhiyun struct sh_mmcif_host *host = mmc->priv;
517*4882a593Smuzhiyun int ret;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun WATCHDOG_RESET();
520*4882a593Smuzhiyun
521*4882a593Smuzhiyun switch (cmd->cmdidx) {
522*4882a593Smuzhiyun case MMC_CMD_APP_CMD:
523*4882a593Smuzhiyun return -ETIMEDOUT;
524*4882a593Smuzhiyun case MMC_CMD_SEND_EXT_CSD: /* = SD_SEND_IF_COND (8) */
525*4882a593Smuzhiyun if (data)
526*4882a593Smuzhiyun /* ext_csd */
527*4882a593Smuzhiyun break;
528*4882a593Smuzhiyun else
529*4882a593Smuzhiyun /* send_if_cond cmd (not support) */
530*4882a593Smuzhiyun return -ETIMEDOUT;
531*4882a593Smuzhiyun default:
532*4882a593Smuzhiyun break;
533*4882a593Smuzhiyun }
534*4882a593Smuzhiyun host->sd_error = 0;
535*4882a593Smuzhiyun host->data = data;
536*4882a593Smuzhiyun ret = sh_mmcif_start_cmd(host, data, cmd);
537*4882a593Smuzhiyun host->data = NULL;
538*4882a593Smuzhiyun
539*4882a593Smuzhiyun return ret;
540*4882a593Smuzhiyun }
541*4882a593Smuzhiyun
sh_mmcif_set_ios(struct mmc * mmc)542*4882a593Smuzhiyun static int sh_mmcif_set_ios(struct mmc *mmc)
543*4882a593Smuzhiyun {
544*4882a593Smuzhiyun struct sh_mmcif_host *host = mmc->priv;
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun if (mmc->clock)
547*4882a593Smuzhiyun sh_mmcif_clock_control(host, mmc->clock);
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun if (mmc->bus_width == 8)
550*4882a593Smuzhiyun host->bus_width = MMC_BUS_WIDTH_8;
551*4882a593Smuzhiyun else if (mmc->bus_width == 4)
552*4882a593Smuzhiyun host->bus_width = MMC_BUS_WIDTH_4;
553*4882a593Smuzhiyun else
554*4882a593Smuzhiyun host->bus_width = MMC_BUS_WIDTH_1;
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun debug("clock = %d, buswidth = %d\n", mmc->clock, mmc->bus_width);
557*4882a593Smuzhiyun
558*4882a593Smuzhiyun return 0;
559*4882a593Smuzhiyun }
560*4882a593Smuzhiyun
sh_mmcif_init(struct mmc * mmc)561*4882a593Smuzhiyun static int sh_mmcif_init(struct mmc *mmc)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun struct sh_mmcif_host *host = mmc->priv;
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun sh_mmcif_sync_reset(host);
566*4882a593Smuzhiyun sh_mmcif_write(MASK_ALL, &host->regs->ce_int_mask);
567*4882a593Smuzhiyun return 0;
568*4882a593Smuzhiyun }
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun static const struct mmc_ops sh_mmcif_ops = {
571*4882a593Smuzhiyun .send_cmd = sh_mmcif_request,
572*4882a593Smuzhiyun .set_ios = sh_mmcif_set_ios,
573*4882a593Smuzhiyun .init = sh_mmcif_init,
574*4882a593Smuzhiyun };
575*4882a593Smuzhiyun
576*4882a593Smuzhiyun static struct mmc_config sh_mmcif_cfg = {
577*4882a593Smuzhiyun .name = DRIVER_NAME,
578*4882a593Smuzhiyun .ops = &sh_mmcif_ops,
579*4882a593Smuzhiyun .host_caps = MMC_MODE_HS | MMC_MODE_HS_52MHz | MMC_MODE_4BIT |
580*4882a593Smuzhiyun MMC_MODE_8BIT,
581*4882a593Smuzhiyun .voltages = MMC_VDD_32_33 | MMC_VDD_33_34,
582*4882a593Smuzhiyun .b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT,
583*4882a593Smuzhiyun };
584*4882a593Smuzhiyun
mmcif_mmc_init(void)585*4882a593Smuzhiyun int mmcif_mmc_init(void)
586*4882a593Smuzhiyun {
587*4882a593Smuzhiyun struct mmc *mmc;
588*4882a593Smuzhiyun struct sh_mmcif_host *host = NULL;
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun host = malloc(sizeof(struct sh_mmcif_host));
591*4882a593Smuzhiyun if (!host)
592*4882a593Smuzhiyun return -ENOMEM;
593*4882a593Smuzhiyun memset(host, 0, sizeof(*host));
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun host->regs = (struct sh_mmcif_regs *)CONFIG_SH_MMCIF_ADDR;
596*4882a593Smuzhiyun host->clk = CONFIG_SH_MMCIF_CLK;
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun sh_mmcif_cfg.f_min = MMC_CLK_DIV_MIN(host->clk);
599*4882a593Smuzhiyun sh_mmcif_cfg.f_max = MMC_CLK_DIV_MAX(host->clk);
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun mmc = mmc_create(&sh_mmcif_cfg, host);
602*4882a593Smuzhiyun if (mmc == NULL) {
603*4882a593Smuzhiyun free(host);
604*4882a593Smuzhiyun return -ENOMEM;
605*4882a593Smuzhiyun }
606*4882a593Smuzhiyun
607*4882a593Smuzhiyun return 0;
608*4882a593Smuzhiyun }
609