1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2016 Fuzhou Rockchip Electronics Co., Ltd
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Rockchip SD Host Controller Interface
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <asm/arch/hardware.h>
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <dm.h>
12*4882a593Smuzhiyun #include <dt-structs.h>
13*4882a593Smuzhiyun #include <linux/libfdt.h>
14*4882a593Smuzhiyun #include <malloc.h>
15*4882a593Smuzhiyun #include <mapmem.h>
16*4882a593Smuzhiyun #include <sdhci.h>
17*4882a593Smuzhiyun #include <clk.h>
18*4882a593Smuzhiyun #include <syscon.h>
19*4882a593Smuzhiyun #include <dm/ofnode.h>
20*4882a593Smuzhiyun #include <asm/arch/clock.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
23*4882a593Smuzhiyun /* 400KHz is max freq for card ID etc. Use that as min */
24*4882a593Smuzhiyun #define EMMC_MIN_FREQ 400000
25*4882a593Smuzhiyun #define KHz (1000)
26*4882a593Smuzhiyun #define MHz (1000 * KHz)
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define PHYCTRL_CALDONE_MASK 0x1
29*4882a593Smuzhiyun #define PHYCTRL_CALDONE_SHIFT 0x6
30*4882a593Smuzhiyun #define PHYCTRL_CALDONE_DONE 0x1
31*4882a593Smuzhiyun #define PHYCTRL_DLLRDY_MASK 0x1
32*4882a593Smuzhiyun #define PHYCTRL_DLLRDY_SHIFT 0x5
33*4882a593Smuzhiyun #define PHYCTRL_DLLRDY_DONE 0x1
34*4882a593Smuzhiyun #define PHYCTRL_FREQSEL_200M 0x0
35*4882a593Smuzhiyun #define PHYCTRL_FREQSEL_50M 0x1
36*4882a593Smuzhiyun #define PHYCTRL_FREQSEL_100M 0x2
37*4882a593Smuzhiyun #define PHYCTRL_FREQSEL_150M 0x3
38*4882a593Smuzhiyun #define PHYCTRL_DLL_LOCK_WO_TMOUT(x) \
39*4882a593Smuzhiyun ((((x) >> PHYCTRL_DLLRDY_SHIFT) & PHYCTRL_DLLRDY_MASK) ==\
40*4882a593Smuzhiyun PHYCTRL_DLLRDY_DONE)
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define ARASAN_VENDOR_REGISTER 0x78
43*4882a593Smuzhiyun #define ARASAN_VENDOR_ENHANCED_STROBE BIT(0)
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun /* DWC IP vendor area 1 pointer */
46*4882a593Smuzhiyun #define DWCMSHC_P_VENDOR_AREA1 0xe8
47*4882a593Smuzhiyun #define DWCMSHC_AREA1_MASK GENMASK(11, 0)
48*4882a593Smuzhiyun /* Rockchip specific Registers */
49*4882a593Smuzhiyun #define DWCMSHC_CTRL_HS400 0x7
50*4882a593Smuzhiyun #define DWCMSHC_CARD_IS_EMMC BIT(0)
51*4882a593Smuzhiyun #define DWCMSHC_ENHANCED_STROBE BIT(8)
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define DWCMSHC_HOST_CTRL3 0x508
54*4882a593Smuzhiyun #define DWCMSHC_EMMC_CONTROL 0x52c
55*4882a593Smuzhiyun #define DWCMSHC_EMMC_ATCTRL 0x540
56*4882a593Smuzhiyun #define DWCMSHC_EMMC_DLL_CTRL 0x800
57*4882a593Smuzhiyun #define DWCMSHC_EMMC_DLL_CTRL_RESET BIT(1)
58*4882a593Smuzhiyun #define DWCMSHC_EMMC_DLL_RXCLK 0x804
59*4882a593Smuzhiyun #define DWCMSHC_EMMC_DLL_TXCLK 0x808
60*4882a593Smuzhiyun #define DWCMSHC_EMMC_DLL_STRBIN 0x80c
61*4882a593Smuzhiyun #define DECMSHC_EMMC_DLL_CMDOUT 0x810
62*4882a593Smuzhiyun #define DWCMSHC_EMMC_DLL_STATUS0 0x840
63*4882a593Smuzhiyun #define DWCMSHC_EMMC_DLL_STATUS1 0x844
64*4882a593Smuzhiyun #define DWCMSHC_EMMC_DLL_START BIT(0)
65*4882a593Smuzhiyun #define DWCMSHC_EMMC_DLL_START_POINT 16
66*4882a593Smuzhiyun #define DWCMSHC_EMMC_DLL_START_DEFAULT 5
67*4882a593Smuzhiyun #define DWCMSHC_EMMC_DLL_INC_VALUE 2
68*4882a593Smuzhiyun #define DWCMSHC_EMMC_DLL_INC 8
69*4882a593Smuzhiyun #define DWCMSHC_EMMC_DLL_BYPASS BIT(24)
70*4882a593Smuzhiyun #define DWCMSHC_EMMC_DLL_DLYENA BIT(27)
71*4882a593Smuzhiyun #define DLL_TXCLK_TAPNUM_DEFAULT 0x10
72*4882a593Smuzhiyun #define DLL_TXCLK_TAPNUM_90_DEGREES 0x9
73*4882a593Smuzhiyun #define DLL_STRBIN_TAPNUM_DEFAULT 0x4
74*4882a593Smuzhiyun #define DLL_STRBIN_DELAY_NUM_OFFSET 16
75*4882a593Smuzhiyun #define DLL_STRBIN_TAPNUM_FROM_SW BIT(24)
76*4882a593Smuzhiyun #define DLL_STRBIN_DELAY_NUM_SEL BIT(26)
77*4882a593Smuzhiyun #define DLL_TXCLK_TAPNUM_FROM_SW BIT(24)
78*4882a593Smuzhiyun #define DLL_TXCLK_NO_INVERTER BIT(29)
79*4882a593Smuzhiyun #define DWCMSHC_EMMC_DLL_LOCKED BIT(8)
80*4882a593Smuzhiyun #define DWCMSHC_EMMC_DLL_TIMEOUT BIT(9)
81*4882a593Smuzhiyun #define DLL_TAP_VALUE_SEL BIT(25)
82*4882a593Smuzhiyun #define DLL_TAP_VALUE_OFFSET 8
83*4882a593Smuzhiyun #define DLL_RXCLK_NO_INVERTER BIT(29)
84*4882a593Smuzhiyun #define DLL_RXCLK_ORI_GATE BIT(31)
85*4882a593Smuzhiyun #define DLL_CMDOUT_TAPNUM_90_DEGREES 0x8
86*4882a593Smuzhiyun #define DLL_CMDOUT_TAPNUM_FROM_SW BIT(24)
87*4882a593Smuzhiyun #define DLL_CMDOUT_SRC_CLK_NEG BIT(28)
88*4882a593Smuzhiyun #define DLL_CMDOUT_EN_SRC_CLK_NEG BIT(29)
89*4882a593Smuzhiyun #define DLL_CMDOUT_BOTH_CLK_EDGE BIT(30)
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun #define DWCMSHC_ENHANCED_STROBE BIT(8)
92*4882a593Smuzhiyun #define DLL_LOCK_WO_TMOUT(x) \
93*4882a593Smuzhiyun ((((x) & DWCMSHC_EMMC_DLL_LOCKED) == DWCMSHC_EMMC_DLL_LOCKED) && \
94*4882a593Smuzhiyun (((x) & DWCMSHC_EMMC_DLL_TIMEOUT) == 0))
95*4882a593Smuzhiyun #define ROCKCHIP_MAX_CLKS 3
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun struct rockchip_sdhc_plat {
98*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_PLATDATA)
99*4882a593Smuzhiyun struct dtd_rockchip_rk3399_sdhci_5_1 dtplat;
100*4882a593Smuzhiyun #endif
101*4882a593Smuzhiyun struct mmc_config cfg;
102*4882a593Smuzhiyun struct mmc mmc;
103*4882a593Smuzhiyun };
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun struct rockchip_emmc_phy {
106*4882a593Smuzhiyun u32 emmcphy_con[7];
107*4882a593Smuzhiyun u32 reserved;
108*4882a593Smuzhiyun u32 emmcphy_status;
109*4882a593Smuzhiyun };
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun struct rockchip_sdhc {
112*4882a593Smuzhiyun struct sdhci_host host;
113*4882a593Smuzhiyun struct udevice *dev;
114*4882a593Smuzhiyun void *base;
115*4882a593Smuzhiyun struct rockchip_emmc_phy *phy;
116*4882a593Smuzhiyun struct clk emmc_clk;
117*4882a593Smuzhiyun };
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun struct sdhci_data {
120*4882a593Smuzhiyun int (*emmc_set_clock)(struct sdhci_host *host, unsigned int clock);
121*4882a593Smuzhiyun void (*set_ios_post)(struct sdhci_host *host);
122*4882a593Smuzhiyun int (*set_enhanced_strobe)(struct sdhci_host *host);
123*4882a593Smuzhiyun int (*get_phy)(struct udevice *dev);
124*4882a593Smuzhiyun u32 flags;
125*4882a593Smuzhiyun #define RK_DLL_CMD_OUT BIT(1)
126*4882a593Smuzhiyun #define RK_RXCLK_NO_INVERTER BIT(2)
127*4882a593Smuzhiyun #define RK_TAP_VALUE_SEL BIT(3)
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun u8 hs200_tx_tap;
130*4882a593Smuzhiyun u8 hs400_tx_tap;
131*4882a593Smuzhiyun u8 hs400_cmd_tap;
132*4882a593Smuzhiyun u8 hs400_strbin_tap;
133*4882a593Smuzhiyun u8 ddr50_strbin_delay_num;
134*4882a593Smuzhiyun };
135*4882a593Smuzhiyun
rk3399_emmc_phy_power_on(struct rockchip_emmc_phy * phy,u32 clock)136*4882a593Smuzhiyun static void rk3399_emmc_phy_power_on(struct rockchip_emmc_phy *phy, u32 clock)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun u32 caldone, dllrdy, freqsel;
139*4882a593Smuzhiyun uint start;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun writel(RK_CLRSETBITS(7 << 4, 0), &phy->emmcphy_con[6]);
142*4882a593Smuzhiyun writel(RK_CLRSETBITS(1 << 11, 1 << 11), &phy->emmcphy_con[0]);
143*4882a593Smuzhiyun writel(RK_CLRSETBITS(0xf << 7, 6 << 7), &phy->emmcphy_con[0]);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun /*
146*4882a593Smuzhiyun * According to the user manual, calpad calibration
147*4882a593Smuzhiyun * cycle takes more than 2us without the minimal recommended
148*4882a593Smuzhiyun * value, so we may need a little margin here
149*4882a593Smuzhiyun */
150*4882a593Smuzhiyun udelay(3);
151*4882a593Smuzhiyun writel(RK_CLRSETBITS(1, 1), &phy->emmcphy_con[6]);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun /*
154*4882a593Smuzhiyun * According to the user manual, it asks driver to
155*4882a593Smuzhiyun * wait 5us for calpad busy trimming. But it seems that
156*4882a593Smuzhiyun * 5us of caldone isn't enough for all cases.
157*4882a593Smuzhiyun */
158*4882a593Smuzhiyun udelay(500);
159*4882a593Smuzhiyun caldone = readl(&phy->emmcphy_status);
160*4882a593Smuzhiyun caldone = (caldone >> PHYCTRL_CALDONE_SHIFT) & PHYCTRL_CALDONE_MASK;
161*4882a593Smuzhiyun if (caldone != PHYCTRL_CALDONE_DONE) {
162*4882a593Smuzhiyun printf("%s: caldone timeout.\n", __func__);
163*4882a593Smuzhiyun return;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /* Set the frequency of the DLL operation */
167*4882a593Smuzhiyun if (clock < 75 * MHz)
168*4882a593Smuzhiyun freqsel = PHYCTRL_FREQSEL_50M;
169*4882a593Smuzhiyun else if (clock < 125 * MHz)
170*4882a593Smuzhiyun freqsel = PHYCTRL_FREQSEL_100M;
171*4882a593Smuzhiyun else if (clock < 175 * MHz)
172*4882a593Smuzhiyun freqsel = PHYCTRL_FREQSEL_150M;
173*4882a593Smuzhiyun else
174*4882a593Smuzhiyun freqsel = PHYCTRL_FREQSEL_200M;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun /* Set the frequency of the DLL operation */
177*4882a593Smuzhiyun writel(RK_CLRSETBITS(3 << 12, freqsel << 12), &phy->emmcphy_con[0]);
178*4882a593Smuzhiyun writel(RK_CLRSETBITS(1 << 1, 1 << 1), &phy->emmcphy_con[6]);
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /* REN Enable on STRB Line for HS400 */
181*4882a593Smuzhiyun writel(RK_CLRSETBITS(0, 1 << 9), &phy->emmcphy_con[2]);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun start = get_timer(0);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun do {
186*4882a593Smuzhiyun udelay(1);
187*4882a593Smuzhiyun dllrdy = readl(&phy->emmcphy_status);
188*4882a593Smuzhiyun dllrdy = (dllrdy >> PHYCTRL_DLLRDY_SHIFT) & PHYCTRL_DLLRDY_MASK;
189*4882a593Smuzhiyun if (dllrdy == PHYCTRL_DLLRDY_DONE)
190*4882a593Smuzhiyun break;
191*4882a593Smuzhiyun } while (get_timer(start) < 50000);
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun if (dllrdy != PHYCTRL_DLLRDY_DONE)
194*4882a593Smuzhiyun printf("%s: dllrdy timeout.\n", __func__);
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
rk3399_emmc_phy_power_off(struct rockchip_emmc_phy * phy)197*4882a593Smuzhiyun static void rk3399_emmc_phy_power_off(struct rockchip_emmc_phy *phy)
198*4882a593Smuzhiyun {
199*4882a593Smuzhiyun writel(RK_CLRSETBITS(1, 0), &phy->emmcphy_con[6]);
200*4882a593Smuzhiyun writel(RK_CLRSETBITS(1 << 1, 0), &phy->emmcphy_con[6]);
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
rockchip_emmc_set_clock(struct sdhci_host * host,unsigned int clock)203*4882a593Smuzhiyun static int rockchip_emmc_set_clock(struct sdhci_host *host, unsigned int clock)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun unsigned int div, clk = 0, timeout;
206*4882a593Smuzhiyun unsigned int input_clk;
207*4882a593Smuzhiyun struct rockchip_sdhc *priv =
208*4882a593Smuzhiyun container_of(host, struct rockchip_sdhc, host);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun /* Wait max 20 ms */
211*4882a593Smuzhiyun timeout = 200;
212*4882a593Smuzhiyun while (sdhci_readl(host, SDHCI_PRESENT_STATE) &
213*4882a593Smuzhiyun (SDHCI_CMD_INHIBIT | SDHCI_DATA_INHIBIT)) {
214*4882a593Smuzhiyun if (timeout == 0) {
215*4882a593Smuzhiyun printf("%s: Timeout to wait cmd & data inhibit\n",
216*4882a593Smuzhiyun __func__);
217*4882a593Smuzhiyun return -EBUSY;
218*4882a593Smuzhiyun }
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun timeout--;
221*4882a593Smuzhiyun udelay(100);
222*4882a593Smuzhiyun }
223*4882a593Smuzhiyun sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
224*4882a593Smuzhiyun
225*4882a593Smuzhiyun if (clock == 0)
226*4882a593Smuzhiyun return 0;
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun input_clk = clk_set_rate(&priv->emmc_clk, clock);
229*4882a593Smuzhiyun if (IS_ERR_VALUE(input_clk))
230*4882a593Smuzhiyun input_clk = host->max_clk;
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun if (SDHCI_GET_VERSION(host) >= SDHCI_SPEC_300) {
233*4882a593Smuzhiyun /*
234*4882a593Smuzhiyun * Check if the Host Controller supports Programmable Clock
235*4882a593Smuzhiyun * Mode.
236*4882a593Smuzhiyun */
237*4882a593Smuzhiyun if (host->clk_mul) {
238*4882a593Smuzhiyun for (div = 1; div <= 1024; div++) {
239*4882a593Smuzhiyun if ((input_clk / div) <= clock)
240*4882a593Smuzhiyun break;
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun /*
244*4882a593Smuzhiyun * Set Programmable Clock Mode in the Clock
245*4882a593Smuzhiyun * Control register.
246*4882a593Smuzhiyun */
247*4882a593Smuzhiyun clk = SDHCI_PROG_CLOCK_MODE;
248*4882a593Smuzhiyun div--;
249*4882a593Smuzhiyun } else {
250*4882a593Smuzhiyun /* Version 3.00 divisors must be a multiple of 2. */
251*4882a593Smuzhiyun if (input_clk <= clock) {
252*4882a593Smuzhiyun div = 1;
253*4882a593Smuzhiyun } else {
254*4882a593Smuzhiyun for (div = 2;
255*4882a593Smuzhiyun div < SDHCI_MAX_DIV_SPEC_300;
256*4882a593Smuzhiyun div += 2) {
257*4882a593Smuzhiyun if ((input_clk / div) <= clock)
258*4882a593Smuzhiyun break;
259*4882a593Smuzhiyun }
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun div >>= 1;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun } else {
264*4882a593Smuzhiyun /* Version 2.00 divisors must be a power of 2. */
265*4882a593Smuzhiyun for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
266*4882a593Smuzhiyun if ((input_clk / div) <= clock)
267*4882a593Smuzhiyun break;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun div >>= 1;
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
273*4882a593Smuzhiyun clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
274*4882a593Smuzhiyun << SDHCI_DIVIDER_HI_SHIFT;
275*4882a593Smuzhiyun clk |= SDHCI_CLOCK_INT_EN;
276*4882a593Smuzhiyun sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun sdhci_enable_clk(host, clk);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun return 0;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
rk3399_emmc_get_phy(struct udevice * dev)283*4882a593Smuzhiyun static int rk3399_emmc_get_phy(struct udevice *dev)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun struct rockchip_sdhc *priv = dev_get_priv(dev);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_PLATDATA)
288*4882a593Smuzhiyun priv->phy = (struct rockchip_emmc_phy *)0xff77f780;
289*4882a593Smuzhiyun #else
290*4882a593Smuzhiyun ofnode phy_node;
291*4882a593Smuzhiyun void *grf_base;
292*4882a593Smuzhiyun u32 grf_phy_offset, phandle;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun phandle = dev_read_u32_default(dev, "phys", 0);
295*4882a593Smuzhiyun phy_node = ofnode_get_by_phandle(phandle);
296*4882a593Smuzhiyun if (!ofnode_valid(phy_node)) {
297*4882a593Smuzhiyun debug("Not found emmc phy device\n");
298*4882a593Smuzhiyun return -ENODEV;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun grf_base = syscon_get_first_range(ROCKCHIP_SYSCON_GRF);
302*4882a593Smuzhiyun if (IS_ERR(grf_base))
303*4882a593Smuzhiyun printf("%s Get syscon grf failed", __func__);
304*4882a593Smuzhiyun grf_phy_offset = ofnode_read_u32_default(phy_node, "reg", 0);
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun priv->phy = (struct rockchip_emmc_phy *)(grf_base + grf_phy_offset);
307*4882a593Smuzhiyun #endif
308*4882a593Smuzhiyun return 0;
309*4882a593Smuzhiyun }
310*4882a593Smuzhiyun
rk3399_sdhci_emmc_set_clock(struct sdhci_host * host,unsigned int clock)311*4882a593Smuzhiyun static int rk3399_sdhci_emmc_set_clock(struct sdhci_host *host, unsigned int clock)
312*4882a593Smuzhiyun {
313*4882a593Smuzhiyun struct rockchip_sdhc *priv =
314*4882a593Smuzhiyun container_of(host, struct rockchip_sdhc, host);
315*4882a593Smuzhiyun int cycle_phy = host->clock != clock &&
316*4882a593Smuzhiyun clock > EMMC_MIN_FREQ;
317*4882a593Smuzhiyun
318*4882a593Smuzhiyun if (cycle_phy)
319*4882a593Smuzhiyun rk3399_emmc_phy_power_off(priv->phy);
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun rockchip_emmc_set_clock(host, clock);
322*4882a593Smuzhiyun
323*4882a593Smuzhiyun if (cycle_phy)
324*4882a593Smuzhiyun rk3399_emmc_phy_power_on(priv->phy, clock);
325*4882a593Smuzhiyun
326*4882a593Smuzhiyun return 0;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun
dwcmshc_sdhci_emmc_set_clock(struct sdhci_host * host,unsigned int clock)329*4882a593Smuzhiyun static int dwcmshc_sdhci_emmc_set_clock(struct sdhci_host *host, unsigned int clock)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun struct rockchip_sdhc *priv = container_of(host, struct rockchip_sdhc, host);
332*4882a593Smuzhiyun struct sdhci_data *data = (struct sdhci_data *)dev_get_driver_data(priv->dev);
333*4882a593Smuzhiyun u32 txclk_tapnum, extra, dll_lock_value;
334*4882a593Smuzhiyun int timeout = 500, ret;
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun ret = rockchip_emmc_set_clock(host, clock);
337*4882a593Smuzhiyun
338*4882a593Smuzhiyun /* Disable output clock while config DLL */
339*4882a593Smuzhiyun sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (clock >= 100 * MHz) {
342*4882a593Smuzhiyun /* reset DLL */
343*4882a593Smuzhiyun sdhci_writel(host, DWCMSHC_EMMC_DLL_CTRL_RESET, DWCMSHC_EMMC_DLL_CTRL);
344*4882a593Smuzhiyun udelay(1);
345*4882a593Smuzhiyun sdhci_writel(host, 0, DWCMSHC_EMMC_DLL_CTRL);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun extra = 0x1 << 16 | /* tune clock stop en */
348*4882a593Smuzhiyun 0x2 << 17 | /* pre-change delay */
349*4882a593Smuzhiyun 0x3 << 19; /* post-change delay */
350*4882a593Smuzhiyun sdhci_writel(host, extra, DWCMSHC_EMMC_ATCTRL);
351*4882a593Smuzhiyun
352*4882a593Smuzhiyun /* Init DLL settings */
353*4882a593Smuzhiyun extra = DWCMSHC_EMMC_DLL_START_DEFAULT << DWCMSHC_EMMC_DLL_START_POINT |
354*4882a593Smuzhiyun DWCMSHC_EMMC_DLL_INC_VALUE << DWCMSHC_EMMC_DLL_INC |
355*4882a593Smuzhiyun DWCMSHC_EMMC_DLL_START;
356*4882a593Smuzhiyun sdhci_writel(host, extra, DWCMSHC_EMMC_DLL_CTRL);
357*4882a593Smuzhiyun
358*4882a593Smuzhiyun while (1) {
359*4882a593Smuzhiyun if (timeout < 0) {
360*4882a593Smuzhiyun ret = -ETIMEDOUT;
361*4882a593Smuzhiyun goto exit;
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun if (DLL_LOCK_WO_TMOUT((sdhci_readl(host, DWCMSHC_EMMC_DLL_STATUS0))))
364*4882a593Smuzhiyun break;
365*4882a593Smuzhiyun udelay(1);
366*4882a593Smuzhiyun timeout--;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun dll_lock_value = ((sdhci_readl(host, DWCMSHC_EMMC_DLL_STATUS0) & 0xFF) * 2 ) & 0xFF;
369*4882a593Smuzhiyun extra = DWCMSHC_EMMC_DLL_DLYENA | DLL_RXCLK_ORI_GATE;
370*4882a593Smuzhiyun if (data->flags & RK_RXCLK_NO_INVERTER)
371*4882a593Smuzhiyun extra |= DLL_RXCLK_NO_INVERTER;
372*4882a593Smuzhiyun if (data->flags & RK_TAP_VALUE_SEL)
373*4882a593Smuzhiyun extra |= DLL_TAP_VALUE_SEL | (dll_lock_value << DLL_TAP_VALUE_OFFSET);
374*4882a593Smuzhiyun sdhci_writel(host, extra, DWCMSHC_EMMC_DLL_RXCLK);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun txclk_tapnum = data->hs200_tx_tap;
377*4882a593Smuzhiyun if ((data->flags & RK_DLL_CMD_OUT) &&
378*4882a593Smuzhiyun (host->mmc->timing == MMC_TIMING_MMC_HS400 ||
379*4882a593Smuzhiyun host->mmc->timing == MMC_TIMING_MMC_HS400ES)) {
380*4882a593Smuzhiyun txclk_tapnum = data->hs400_tx_tap;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun extra = DLL_CMDOUT_SRC_CLK_NEG |
383*4882a593Smuzhiyun DLL_CMDOUT_BOTH_CLK_EDGE |
384*4882a593Smuzhiyun DWCMSHC_EMMC_DLL_DLYENA |
385*4882a593Smuzhiyun data->hs400_cmd_tap |
386*4882a593Smuzhiyun DLL_CMDOUT_TAPNUM_FROM_SW;
387*4882a593Smuzhiyun if (data->flags & RK_TAP_VALUE_SEL)
388*4882a593Smuzhiyun extra |= DLL_TAP_VALUE_SEL | (dll_lock_value << DLL_TAP_VALUE_OFFSET);
389*4882a593Smuzhiyun sdhci_writel(host, extra, DECMSHC_EMMC_DLL_CMDOUT);
390*4882a593Smuzhiyun }
391*4882a593Smuzhiyun
392*4882a593Smuzhiyun extra = DWCMSHC_EMMC_DLL_DLYENA |
393*4882a593Smuzhiyun DLL_TXCLK_TAPNUM_FROM_SW |
394*4882a593Smuzhiyun DLL_TXCLK_NO_INVERTER|
395*4882a593Smuzhiyun txclk_tapnum;
396*4882a593Smuzhiyun if (data->flags & RK_TAP_VALUE_SEL)
397*4882a593Smuzhiyun extra |= DLL_TAP_VALUE_SEL | (dll_lock_value << DLL_TAP_VALUE_OFFSET);
398*4882a593Smuzhiyun sdhci_writel(host, extra, DWCMSHC_EMMC_DLL_TXCLK);
399*4882a593Smuzhiyun
400*4882a593Smuzhiyun extra = DWCMSHC_EMMC_DLL_DLYENA |
401*4882a593Smuzhiyun data->hs400_strbin_tap |
402*4882a593Smuzhiyun DLL_STRBIN_TAPNUM_FROM_SW;
403*4882a593Smuzhiyun if (data->flags & RK_TAP_VALUE_SEL)
404*4882a593Smuzhiyun extra |= DLL_TAP_VALUE_SEL | (dll_lock_value << DLL_TAP_VALUE_OFFSET);
405*4882a593Smuzhiyun sdhci_writel(host, extra, DWCMSHC_EMMC_DLL_STRBIN);
406*4882a593Smuzhiyun } else {
407*4882a593Smuzhiyun /* disable dll */
408*4882a593Smuzhiyun sdhci_writel(host, 0, DWCMSHC_EMMC_DLL_CTRL);
409*4882a593Smuzhiyun
410*4882a593Smuzhiyun /* Disable cmd conflict check */
411*4882a593Smuzhiyun extra = sdhci_readl(host, DWCMSHC_HOST_CTRL3);
412*4882a593Smuzhiyun extra &= ~BIT(0);
413*4882a593Smuzhiyun sdhci_writel(host, extra, DWCMSHC_HOST_CTRL3);
414*4882a593Smuzhiyun
415*4882a593Smuzhiyun /* reset the clock phase when the frequency is lower than 100MHz */
416*4882a593Smuzhiyun sdhci_writel(host, DWCMSHC_EMMC_DLL_BYPASS | DWCMSHC_EMMC_DLL_START, DWCMSHC_EMMC_DLL_CTRL);
417*4882a593Smuzhiyun sdhci_writel(host, DLL_RXCLK_ORI_GATE, DWCMSHC_EMMC_DLL_RXCLK);
418*4882a593Smuzhiyun sdhci_writel(host, 0, DWCMSHC_EMMC_DLL_TXCLK);
419*4882a593Smuzhiyun sdhci_writel(host, 0, DECMSHC_EMMC_DLL_CMDOUT);
420*4882a593Smuzhiyun /*
421*4882a593Smuzhiyun * Before switching to hs400es mode, the driver will enable
422*4882a593Smuzhiyun * enhanced strobe first. PHY needs to configure the parameters
423*4882a593Smuzhiyun * of enhanced strobe first.
424*4882a593Smuzhiyun */
425*4882a593Smuzhiyun extra = DWCMSHC_EMMC_DLL_DLYENA |
426*4882a593Smuzhiyun DLL_STRBIN_DELAY_NUM_SEL |
427*4882a593Smuzhiyun data->ddr50_strbin_delay_num << DLL_STRBIN_DELAY_NUM_OFFSET;
428*4882a593Smuzhiyun sdhci_writel(host, extra, DWCMSHC_EMMC_DLL_STRBIN);
429*4882a593Smuzhiyun }
430*4882a593Smuzhiyun
431*4882a593Smuzhiyun exit:
432*4882a593Smuzhiyun /* enable output clock */
433*4882a593Smuzhiyun sdhci_enable_clk(host, 0);
434*4882a593Smuzhiyun
435*4882a593Smuzhiyun return ret;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun
dwcmshc_sdhci_set_enhanced_strobe(struct sdhci_host * host)438*4882a593Smuzhiyun static int dwcmshc_sdhci_set_enhanced_strobe(struct sdhci_host *host)
439*4882a593Smuzhiyun {
440*4882a593Smuzhiyun struct mmc *mmc = host->mmc;
441*4882a593Smuzhiyun u32 vendor;
442*4882a593Smuzhiyun
443*4882a593Smuzhiyun vendor = sdhci_readl(host, DWCMSHC_EMMC_CONTROL);
444*4882a593Smuzhiyun if (mmc->timing == MMC_TIMING_MMC_HS400ES)
445*4882a593Smuzhiyun vendor |= DWCMSHC_ENHANCED_STROBE;
446*4882a593Smuzhiyun else
447*4882a593Smuzhiyun vendor &= ~DWCMSHC_ENHANCED_STROBE;
448*4882a593Smuzhiyun sdhci_writel(host, vendor, DWCMSHC_EMMC_CONTROL);
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun /* some emmc device need a delay before send command */
451*4882a593Smuzhiyun udelay(100);
452*4882a593Smuzhiyun
453*4882a593Smuzhiyun return 0;
454*4882a593Smuzhiyun }
455*4882a593Smuzhiyun
dwcmshc_sdhci_set_ios_post(struct sdhci_host * host)456*4882a593Smuzhiyun static void dwcmshc_sdhci_set_ios_post(struct sdhci_host *host)
457*4882a593Smuzhiyun {
458*4882a593Smuzhiyun u16 ctrl;
459*4882a593Smuzhiyun u32 timing = host->mmc->timing;
460*4882a593Smuzhiyun
461*4882a593Smuzhiyun if (timing == MMC_TIMING_MMC_HS400 || timing == MMC_TIMING_MMC_HS400ES) {
462*4882a593Smuzhiyun ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
463*4882a593Smuzhiyun ctrl &= ~SDHCI_CTRL_UHS_MASK;
464*4882a593Smuzhiyun ctrl |= DWCMSHC_CTRL_HS400;
465*4882a593Smuzhiyun sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun /* set CARD_IS_EMMC bit to enable Data Strobe for HS400 */
468*4882a593Smuzhiyun ctrl = sdhci_readw(host, DWCMSHC_EMMC_CONTROL);
469*4882a593Smuzhiyun ctrl |= DWCMSHC_CARD_IS_EMMC;
470*4882a593Smuzhiyun sdhci_writew(host, ctrl, DWCMSHC_EMMC_CONTROL);
471*4882a593Smuzhiyun }
472*4882a593Smuzhiyun }
473*4882a593Smuzhiyun
dwcmshc_emmc_get_phy(struct udevice * dev)474*4882a593Smuzhiyun static int dwcmshc_emmc_get_phy(struct udevice *dev)
475*4882a593Smuzhiyun {
476*4882a593Smuzhiyun return 0;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun
rockchip_sdhci_set_clock(struct sdhci_host * host,unsigned int clock)479*4882a593Smuzhiyun static int rockchip_sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
480*4882a593Smuzhiyun {
481*4882a593Smuzhiyun struct rockchip_sdhc *priv =
482*4882a593Smuzhiyun container_of(host, struct rockchip_sdhc, host);
483*4882a593Smuzhiyun struct sdhci_data *data = (struct sdhci_data *)dev_get_driver_data(priv->dev);
484*4882a593Smuzhiyun if (!data)
485*4882a593Smuzhiyun return -EINVAL;
486*4882a593Smuzhiyun
487*4882a593Smuzhiyun return data->emmc_set_clock(host, clock);
488*4882a593Smuzhiyun }
489*4882a593Smuzhiyun
rockchip_sdhci_set_ios_post(struct sdhci_host * host)490*4882a593Smuzhiyun static void rockchip_sdhci_set_ios_post(struct sdhci_host *host)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun struct rockchip_sdhc *priv =
493*4882a593Smuzhiyun container_of(host, struct rockchip_sdhc, host);
494*4882a593Smuzhiyun struct sdhci_data *data = (struct sdhci_data *)dev_get_driver_data(priv->dev);
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun if (data && data->set_ios_post)
497*4882a593Smuzhiyun data->set_ios_post(host);
498*4882a593Smuzhiyun }
499*4882a593Smuzhiyun
rockchip_sdhci_set_enhanced_strobe(struct sdhci_host * host)500*4882a593Smuzhiyun static int rockchip_sdhci_set_enhanced_strobe(struct sdhci_host *host)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun struct rockchip_sdhc *priv = container_of(host, struct rockchip_sdhc, host);
503*4882a593Smuzhiyun struct sdhci_data *data = (struct sdhci_data *)dev_get_driver_data(priv->dev);
504*4882a593Smuzhiyun
505*4882a593Smuzhiyun if (data->set_enhanced_strobe)
506*4882a593Smuzhiyun return data->set_enhanced_strobe(host);
507*4882a593Smuzhiyun
508*4882a593Smuzhiyun return -ENOTSUPP;
509*4882a593Smuzhiyun }
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun static struct sdhci_ops rockchip_sdhci_ops = {
512*4882a593Smuzhiyun .set_clock = rockchip_sdhci_set_clock,
513*4882a593Smuzhiyun .set_ios_post = rockchip_sdhci_set_ios_post,
514*4882a593Smuzhiyun .set_enhanced_strobe = rockchip_sdhci_set_enhanced_strobe,
515*4882a593Smuzhiyun };
516*4882a593Smuzhiyun
rockchip_sdhci_probe(struct udevice * dev)517*4882a593Smuzhiyun static int rockchip_sdhci_probe(struct udevice *dev)
518*4882a593Smuzhiyun {
519*4882a593Smuzhiyun struct sdhci_data *data = (struct sdhci_data *)dev_get_driver_data(dev);
520*4882a593Smuzhiyun struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
521*4882a593Smuzhiyun struct rockchip_sdhc_plat *plat = dev_get_platdata(dev);
522*4882a593Smuzhiyun struct rockchip_sdhc *prv = dev_get_priv(dev);
523*4882a593Smuzhiyun struct sdhci_host *host = &prv->host;
524*4882a593Smuzhiyun int max_frequency, ret;
525*4882a593Smuzhiyun struct clk clk;
526*4882a593Smuzhiyun
527*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_PLATDATA)
528*4882a593Smuzhiyun struct dtd_rockchip_rk3399_sdhci_5_1 *dtplat = &plat->dtplat;
529*4882a593Smuzhiyun
530*4882a593Smuzhiyun host->name = dev->name;
531*4882a593Smuzhiyun host->ioaddr = map_sysmem(dtplat->reg[0], dtplat->reg[1]);
532*4882a593Smuzhiyun host->host_caps |= MMC_MODE_8BIT;
533*4882a593Smuzhiyun max_frequency = dtplat->max_frequency;
534*4882a593Smuzhiyun ret = clk_get_by_index_platdata(dev, 0, dtplat->clocks, &clk);
535*4882a593Smuzhiyun #else
536*4882a593Smuzhiyun max_frequency = dev_read_u32_default(dev, "max-frequency", 0);
537*4882a593Smuzhiyun switch (dev_read_u32_default(dev, "bus-width", 4)) {
538*4882a593Smuzhiyun case 8:
539*4882a593Smuzhiyun host->host_caps |= MMC_MODE_8BIT;
540*4882a593Smuzhiyun break;
541*4882a593Smuzhiyun case 4:
542*4882a593Smuzhiyun host->host_caps |= MMC_MODE_4BIT;
543*4882a593Smuzhiyun break;
544*4882a593Smuzhiyun case 1:
545*4882a593Smuzhiyun break;
546*4882a593Smuzhiyun default:
547*4882a593Smuzhiyun printf("Invalid \"bus-width\" value\n");
548*4882a593Smuzhiyun return -EINVAL;
549*4882a593Smuzhiyun }
550*4882a593Smuzhiyun ret = clk_get_by_index(dev, 0, &clk);
551*4882a593Smuzhiyun #endif
552*4882a593Smuzhiyun if (!ret) {
553*4882a593Smuzhiyun ret = clk_set_rate(&clk, max_frequency);
554*4882a593Smuzhiyun if (IS_ERR_VALUE(ret))
555*4882a593Smuzhiyun printf("%s clk set rate fail!\n", __func__);
556*4882a593Smuzhiyun } else {
557*4882a593Smuzhiyun printf("%s fail to get clk\n", __func__);
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun prv->emmc_clk = clk;
561*4882a593Smuzhiyun prv->dev = dev;
562*4882a593Smuzhiyun ret = data->get_phy(dev);
563*4882a593Smuzhiyun if (ret)
564*4882a593Smuzhiyun return ret;
565*4882a593Smuzhiyun
566*4882a593Smuzhiyun host->ops = &rockchip_sdhci_ops;
567*4882a593Smuzhiyun
568*4882a593Smuzhiyun host->max_clk = max_frequency;
569*4882a593Smuzhiyun
570*4882a593Smuzhiyun if (dev_read_bool(dev, "mmc-hs200-1_8v"))
571*4882a593Smuzhiyun host->host_caps |= MMC_MODE_HS200;
572*4882a593Smuzhiyun else if (dev_read_bool(dev, "mmc-hs400-1_8v"))
573*4882a593Smuzhiyun host->host_caps |= MMC_MODE_HS400;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun if (data->set_enhanced_strobe && dev_read_bool(dev, "mmc-hs400-enhanced-strobe"))
576*4882a593Smuzhiyun host->host_caps |= MMC_MODE_HS400ES;
577*4882a593Smuzhiyun
578*4882a593Smuzhiyun ret = sdhci_setup_cfg(&plat->cfg, host, 0, EMMC_MIN_FREQ);
579*4882a593Smuzhiyun
580*4882a593Smuzhiyun plat->cfg.fixed_drv_type = dev_read_u32_default(dev, "fixed-emmc-driver-type", 0);
581*4882a593Smuzhiyun
582*4882a593Smuzhiyun host->mmc = &plat->mmc;
583*4882a593Smuzhiyun if (ret)
584*4882a593Smuzhiyun return ret;
585*4882a593Smuzhiyun host->mmc->priv = &prv->host;
586*4882a593Smuzhiyun host->mmc->dev = dev;
587*4882a593Smuzhiyun upriv->mmc = host->mmc;
588*4882a593Smuzhiyun
589*4882a593Smuzhiyun return sdhci_probe(dev);
590*4882a593Smuzhiyun }
591*4882a593Smuzhiyun
rockchip_sdhci_of_to_plat(struct udevice * dev)592*4882a593Smuzhiyun static int rockchip_sdhci_of_to_plat(struct udevice *dev)
593*4882a593Smuzhiyun {
594*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(OF_PLATDATA)
595*4882a593Smuzhiyun struct sdhci_host *host = dev_get_priv(dev);
596*4882a593Smuzhiyun
597*4882a593Smuzhiyun host->name = dev->name;
598*4882a593Smuzhiyun host->ioaddr = dev_read_addr_ptr(dev);
599*4882a593Smuzhiyun #endif
600*4882a593Smuzhiyun
601*4882a593Smuzhiyun return 0;
602*4882a593Smuzhiyun }
603*4882a593Smuzhiyun
rockchip_sdhci_bind(struct udevice * dev)604*4882a593Smuzhiyun static int rockchip_sdhci_bind(struct udevice *dev)
605*4882a593Smuzhiyun {
606*4882a593Smuzhiyun struct rockchip_sdhc_plat *plat = dev_get_platdata(dev);
607*4882a593Smuzhiyun
608*4882a593Smuzhiyun return sdhci_bind(dev, &plat->mmc, &plat->cfg);
609*4882a593Smuzhiyun }
610*4882a593Smuzhiyun
611*4882a593Smuzhiyun static const struct sdhci_data arasan_data = {
612*4882a593Smuzhiyun .emmc_set_clock = rk3399_sdhci_emmc_set_clock,
613*4882a593Smuzhiyun .get_phy = rk3399_emmc_get_phy,
614*4882a593Smuzhiyun };
615*4882a593Smuzhiyun
616*4882a593Smuzhiyun static const struct sdhci_data rk3568_data = {
617*4882a593Smuzhiyun .emmc_set_clock = dwcmshc_sdhci_emmc_set_clock,
618*4882a593Smuzhiyun .get_phy = dwcmshc_emmc_get_phy,
619*4882a593Smuzhiyun .flags = RK_RXCLK_NO_INVERTER,
620*4882a593Smuzhiyun .hs200_tx_tap = 16,
621*4882a593Smuzhiyun .hs400_tx_tap = 8,
622*4882a593Smuzhiyun .hs400_cmd_tap = 8,
623*4882a593Smuzhiyun .hs400_strbin_tap = 3,
624*4882a593Smuzhiyun .ddr50_strbin_delay_num = 16,
625*4882a593Smuzhiyun };
626*4882a593Smuzhiyun
627*4882a593Smuzhiyun static const struct sdhci_data rk3588_data = {
628*4882a593Smuzhiyun .emmc_set_clock = dwcmshc_sdhci_emmc_set_clock,
629*4882a593Smuzhiyun .get_phy = dwcmshc_emmc_get_phy,
630*4882a593Smuzhiyun .set_ios_post = dwcmshc_sdhci_set_ios_post,
631*4882a593Smuzhiyun .set_enhanced_strobe = dwcmshc_sdhci_set_enhanced_strobe,
632*4882a593Smuzhiyun .flags = RK_DLL_CMD_OUT,
633*4882a593Smuzhiyun .hs200_tx_tap = 16,
634*4882a593Smuzhiyun .hs400_tx_tap = 9,
635*4882a593Smuzhiyun .hs400_cmd_tap = 8,
636*4882a593Smuzhiyun .hs400_strbin_tap = 3,
637*4882a593Smuzhiyun .ddr50_strbin_delay_num = 16,
638*4882a593Smuzhiyun };
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun static const struct sdhci_data rk3528_data = {
641*4882a593Smuzhiyun .emmc_set_clock = dwcmshc_sdhci_emmc_set_clock,
642*4882a593Smuzhiyun .get_phy = dwcmshc_emmc_get_phy,
643*4882a593Smuzhiyun .set_ios_post = dwcmshc_sdhci_set_ios_post,
644*4882a593Smuzhiyun .set_enhanced_strobe = dwcmshc_sdhci_set_enhanced_strobe,
645*4882a593Smuzhiyun .flags = RK_DLL_CMD_OUT | RK_TAP_VALUE_SEL,
646*4882a593Smuzhiyun .hs200_tx_tap = 12,
647*4882a593Smuzhiyun .hs400_tx_tap = 6,
648*4882a593Smuzhiyun .hs400_cmd_tap = 6,
649*4882a593Smuzhiyun .hs400_strbin_tap = 3,
650*4882a593Smuzhiyun .ddr50_strbin_delay_num = 10,
651*4882a593Smuzhiyun };
652*4882a593Smuzhiyun
653*4882a593Smuzhiyun static const struct sdhci_data rk3562_data = {
654*4882a593Smuzhiyun .emmc_set_clock = dwcmshc_sdhci_emmc_set_clock,
655*4882a593Smuzhiyun .get_phy = dwcmshc_emmc_get_phy,
656*4882a593Smuzhiyun .set_ios_post = dwcmshc_sdhci_set_ios_post,
657*4882a593Smuzhiyun .set_enhanced_strobe = dwcmshc_sdhci_set_enhanced_strobe,
658*4882a593Smuzhiyun .flags = RK_DLL_CMD_OUT | RK_TAP_VALUE_SEL,
659*4882a593Smuzhiyun .hs200_tx_tap = 12,
660*4882a593Smuzhiyun .hs400_tx_tap = 6,
661*4882a593Smuzhiyun .hs400_cmd_tap = 6,
662*4882a593Smuzhiyun .hs400_strbin_tap = 3,
663*4882a593Smuzhiyun .ddr50_strbin_delay_num = 10,
664*4882a593Smuzhiyun };
665*4882a593Smuzhiyun
666*4882a593Smuzhiyun static const struct udevice_id sdhci_ids[] = {
667*4882a593Smuzhiyun {
668*4882a593Smuzhiyun .compatible = "arasan,sdhci-5.1",
669*4882a593Smuzhiyun .data = (ulong)&arasan_data,
670*4882a593Smuzhiyun },
671*4882a593Smuzhiyun {
672*4882a593Smuzhiyun .compatible = "snps,dwcmshc-sdhci",
673*4882a593Smuzhiyun .data = (ulong)&rk3568_data,
674*4882a593Smuzhiyun },
675*4882a593Smuzhiyun {
676*4882a593Smuzhiyun .compatible = "rockchip,rk3528-dwcmshc",
677*4882a593Smuzhiyun .data = (ulong)&rk3528_data,
678*4882a593Smuzhiyun },
679*4882a593Smuzhiyun {
680*4882a593Smuzhiyun .compatible = "rockchip,rk3562-dwcmshc",
681*4882a593Smuzhiyun .data = (ulong)&rk3562_data,
682*4882a593Smuzhiyun },
683*4882a593Smuzhiyun {
684*4882a593Smuzhiyun .compatible = "rockchip,rk3588-dwcmshc",
685*4882a593Smuzhiyun .data = (ulong)&rk3588_data,
686*4882a593Smuzhiyun },
687*4882a593Smuzhiyun { }
688*4882a593Smuzhiyun };
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun U_BOOT_DRIVER(arasan_sdhci_drv) = {
691*4882a593Smuzhiyun .name = "rockchip_sdhci_5_1",
692*4882a593Smuzhiyun .id = UCLASS_MMC,
693*4882a593Smuzhiyun .of_match = sdhci_ids,
694*4882a593Smuzhiyun .ofdata_to_platdata = rockchip_sdhci_of_to_plat,
695*4882a593Smuzhiyun .ops = &sdhci_ops,
696*4882a593Smuzhiyun .bind = rockchip_sdhci_bind,
697*4882a593Smuzhiyun .probe = rockchip_sdhci_probe,
698*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct rockchip_sdhc),
699*4882a593Smuzhiyun .platdata_auto_alloc_size = sizeof(struct rockchip_sdhc_plat),
700*4882a593Smuzhiyun };
701