xref: /OK3568_Linux_fs/u-boot/drivers/mmc/rockchip_dw_mmc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (c) 2013 Google, Inc
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <clk.h>
9*4882a593Smuzhiyun #include <dm.h>
10*4882a593Smuzhiyun #include <dt-structs.h>
11*4882a593Smuzhiyun #include <dwmmc.h>
12*4882a593Smuzhiyun #include <errno.h>
13*4882a593Smuzhiyun #include <mapmem.h>
14*4882a593Smuzhiyun #include <pwrseq.h>
15*4882a593Smuzhiyun #include <syscon.h>
16*4882a593Smuzhiyun #include <asm/gpio.h>
17*4882a593Smuzhiyun #include <asm/arch/clock.h>
18*4882a593Smuzhiyun #include <asm/arch/periph.h>
19*4882a593Smuzhiyun #include <linux/err.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun struct rockchip_mmc_plat {
24*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_PLATDATA)
25*4882a593Smuzhiyun 	struct dtd_rockchip_rk3288_dw_mshc dtplat;
26*4882a593Smuzhiyun #endif
27*4882a593Smuzhiyun 	struct mmc_config cfg;
28*4882a593Smuzhiyun 	struct mmc mmc;
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun struct rockchip_dwmmc_priv {
32*4882a593Smuzhiyun 	struct clk clk;
33*4882a593Smuzhiyun 	struct clk sample_clk;
34*4882a593Smuzhiyun 	struct dwmci_host host;
35*4882a593Smuzhiyun 	int fifo_depth;
36*4882a593Smuzhiyun 	bool fifo_mode;
37*4882a593Smuzhiyun 	u32 minmax[2];
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #ifdef CONFIG_USING_KERNEL_DTB
board_mmc_dm_reinit(struct udevice * dev)41*4882a593Smuzhiyun int board_mmc_dm_reinit(struct udevice *dev)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	struct rockchip_dwmmc_priv *priv = dev_get_priv(dev);
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	if (!priv)
46*4882a593Smuzhiyun 		return 0;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	if (!memcmp(dev->name, "dwmmc", strlen("dwmmc")))
49*4882a593Smuzhiyun 		return clk_get_by_index(dev, 0, &priv->clk);
50*4882a593Smuzhiyun 	else
51*4882a593Smuzhiyun 		return 0;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun #endif
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
mmc_gpio_init_direct(void)56*4882a593Smuzhiyun __weak void mmc_gpio_init_direct(void) {}
57*4882a593Smuzhiyun #endif
58*4882a593Smuzhiyun 
rockchip_dwmmc_get_mmc_clk(struct dwmci_host * host,uint freq)59*4882a593Smuzhiyun static uint rockchip_dwmmc_get_mmc_clk(struct dwmci_host *host, uint freq)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun 	struct udevice *dev = host->priv;
62*4882a593Smuzhiyun 	struct rockchip_dwmmc_priv *priv = dev_get_priv(dev);
63*4882a593Smuzhiyun 	int ret;
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	/*
66*4882a593Smuzhiyun 	 * If DDR52 8bit mode(only emmc work in 8bit mode),
67*4882a593Smuzhiyun 	 * divider must be set 1
68*4882a593Smuzhiyun 	 */
69*4882a593Smuzhiyun 	if (mmc_card_ddr52(host->mmc) && host->mmc->bus_width == 8)
70*4882a593Smuzhiyun 		freq *= 2;
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	ret = clk_set_rate(&priv->clk, freq);
73*4882a593Smuzhiyun 	if (ret < 0) {
74*4882a593Smuzhiyun 		debug("%s: err=%d\n", __func__, ret);
75*4882a593Smuzhiyun 		return 0;
76*4882a593Smuzhiyun 	}
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	return freq;
79*4882a593Smuzhiyun }
80*4882a593Smuzhiyun 
rockchip_dwmmc_ofdata_to_platdata(struct udevice * dev)81*4882a593Smuzhiyun static int rockchip_dwmmc_ofdata_to_platdata(struct udevice *dev)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(OF_PLATDATA)
84*4882a593Smuzhiyun 	struct rockchip_dwmmc_priv *priv = dev_get_priv(dev);
85*4882a593Smuzhiyun 	struct dwmci_host *host = &priv->host;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	host->name = dev->name;
88*4882a593Smuzhiyun 	host->ioaddr = dev_read_addr_ptr(dev);
89*4882a593Smuzhiyun 	host->buswidth = dev_read_u32_default(dev, "bus-width", 4);
90*4882a593Smuzhiyun 	host->get_mmc_clk = rockchip_dwmmc_get_mmc_clk;
91*4882a593Smuzhiyun 	host->priv = dev;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	/* use non-removeable as sdcard and emmc as judgement */
94*4882a593Smuzhiyun 	if (dev_read_bool(dev, "non-removable"))
95*4882a593Smuzhiyun 		host->dev_index = 0;
96*4882a593Smuzhiyun 	else
97*4882a593Smuzhiyun 		host->dev_index = 1;
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun 	priv->fifo_depth = dev_read_u32_default(dev, "fifo-depth", 0);
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	if (priv->fifo_depth < 0)
102*4882a593Smuzhiyun 		return -EINVAL;
103*4882a593Smuzhiyun 	priv->fifo_mode = dev_read_bool(dev, "fifo-mode");
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	/*
106*4882a593Smuzhiyun 	 * 'clock-freq-min-max' is deprecated
107*4882a593Smuzhiyun 	 * (see https://github.com/torvalds/linux/commit/b023030f10573de738bbe8df63d43acab64c9f7b)
108*4882a593Smuzhiyun 	 */
109*4882a593Smuzhiyun 	if (dev_read_u32_array(dev, "clock-freq-min-max", priv->minmax, 2)) {
110*4882a593Smuzhiyun 		int val = dev_read_u32_default(dev, "max-frequency", -EINVAL);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 		if (val < 0)
113*4882a593Smuzhiyun 			return val;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 		priv->minmax[0] = 400000;  /* 400 kHz */
116*4882a593Smuzhiyun 		priv->minmax[1] = val;
117*4882a593Smuzhiyun 	} else {
118*4882a593Smuzhiyun 		debug("%s: 'clock-freq-min-max' property was deprecated.\n",
119*4882a593Smuzhiyun 		      __func__);
120*4882a593Smuzhiyun 	}
121*4882a593Smuzhiyun #endif
122*4882a593Smuzhiyun 	return 0;
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun #ifndef CONFIG_MMC_SIMPLE
rockchip_dwmmc_execute_tuning(struct dwmci_host * host,u32 opcode)126*4882a593Smuzhiyun static int rockchip_dwmmc_execute_tuning(struct dwmci_host *host, u32 opcode)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun 	int i = 0;
129*4882a593Smuzhiyun 	int ret = -1;
130*4882a593Smuzhiyun 	struct mmc *mmc = host->mmc;
131*4882a593Smuzhiyun 	struct udevice *dev = host->priv;
132*4882a593Smuzhiyun 	struct rockchip_dwmmc_priv *priv = dev_get_priv(dev);
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	if (IS_ERR(&priv->sample_clk))
135*4882a593Smuzhiyun 		return -EIO;
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	if (mmc->default_phase > 0 && mmc->default_phase < 360) {
138*4882a593Smuzhiyun 		ret = clk_set_phase(&priv->sample_clk, mmc->default_phase);
139*4882a593Smuzhiyun 		if (ret)
140*4882a593Smuzhiyun 			printf("set clk phase fail\n");
141*4882a593Smuzhiyun 		else
142*4882a593Smuzhiyun 			ret = mmc_send_tuning(mmc, opcode);
143*4882a593Smuzhiyun 		mmc->default_phase = 0;
144*4882a593Smuzhiyun 	}
145*4882a593Smuzhiyun 	/*
146*4882a593Smuzhiyun 	 * If use default_phase to tune successfully, return.
147*4882a593Smuzhiyun 	 * Otherwise, use the othe phase to tune.
148*4882a593Smuzhiyun 	 */
149*4882a593Smuzhiyun 	if (!ret)
150*4882a593Smuzhiyun 		return ret;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	for (i = 0; i < 5; i++) {
153*4882a593Smuzhiyun 		/* mmc->init_retry must be 0, 1, 2, 3 */
154*4882a593Smuzhiyun 		if (mmc->init_retry == 4)
155*4882a593Smuzhiyun 			mmc->init_retry = 0;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 		ret = clk_set_phase(&priv->sample_clk, 90 * mmc->init_retry);
158*4882a593Smuzhiyun 		if (ret) {
159*4882a593Smuzhiyun 			printf("set clk phase fail\n");
160*4882a593Smuzhiyun 			break;
161*4882a593Smuzhiyun 		}
162*4882a593Smuzhiyun 		ret = mmc_send_tuning(mmc, opcode);
163*4882a593Smuzhiyun 		debug("Tuning phase is %d, ret is %d\n", mmc->init_retry * 90, ret);
164*4882a593Smuzhiyun 		mmc->init_retry++;
165*4882a593Smuzhiyun 		if (!ret)
166*4882a593Smuzhiyun 			break;
167*4882a593Smuzhiyun 	}
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	return ret;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun #else
rockchip_dwmmc_execute_tuning(struct dwmci_host * host,u32 opcode)172*4882a593Smuzhiyun static int rockchip_dwmmc_execute_tuning(struct dwmci_host *host, u32 opcode) { return 0; }
173*4882a593Smuzhiyun #endif
174*4882a593Smuzhiyun 
rockchip_dwmmc_probe(struct udevice * dev)175*4882a593Smuzhiyun static int rockchip_dwmmc_probe(struct udevice *dev)
176*4882a593Smuzhiyun {
177*4882a593Smuzhiyun 	struct rockchip_mmc_plat *plat = dev_get_platdata(dev);
178*4882a593Smuzhiyun 	struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
179*4882a593Smuzhiyun 	struct rockchip_dwmmc_priv *priv = dev_get_priv(dev);
180*4882a593Smuzhiyun 	struct dwmci_host *host = &priv->host;
181*4882a593Smuzhiyun 	struct udevice *pwr_dev __maybe_unused;
182*4882a593Smuzhiyun 	int ret;
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
185*4882a593Smuzhiyun 	mmc_gpio_init_direct();
186*4882a593Smuzhiyun #endif
187*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(OF_PLATDATA)
188*4882a593Smuzhiyun 	struct dtd_rockchip_rk3288_dw_mshc *dtplat = &plat->dtplat;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	host->name = dev->name;
191*4882a593Smuzhiyun 	host->ioaddr = map_sysmem(dtplat->reg[0], dtplat->reg[1]);
192*4882a593Smuzhiyun 	host->buswidth = dtplat->bus_width;
193*4882a593Smuzhiyun 	host->get_mmc_clk = rockchip_dwmmc_get_mmc_clk;
194*4882a593Smuzhiyun 	host->execute_tuning = rockchip_dwmmc_execute_tuning;
195*4882a593Smuzhiyun 	host->priv = dev;
196*4882a593Smuzhiyun 	host->dev_index = 0;
197*4882a593Smuzhiyun 	priv->fifo_depth = dtplat->fifo_depth;
198*4882a593Smuzhiyun 	priv->fifo_mode = 0;
199*4882a593Smuzhiyun 	priv->minmax[0] = 400000;  /*  400 kHz */
200*4882a593Smuzhiyun 	priv->minmax[1] = dtplat->max_frequency;
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 	ret = clk_get_by_index_platdata(dev, 0, dtplat->clocks, &priv->clk);
203*4882a593Smuzhiyun 	if (ret < 0)
204*4882a593Smuzhiyun 		return ret;
205*4882a593Smuzhiyun #else
206*4882a593Smuzhiyun 	ret = clk_get_by_index(dev, 0, &priv->clk);
207*4882a593Smuzhiyun 	if (ret < 0)
208*4882a593Smuzhiyun 		return ret;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	ret = clk_get_by_name(dev, "ciu-sample", &priv->sample_clk);
211*4882a593Smuzhiyun 	if (ret < 0)
212*4882a593Smuzhiyun 		debug("MMC: sample clock not found, not support hs200!\n");
213*4882a593Smuzhiyun 	host->execute_tuning = rockchip_dwmmc_execute_tuning;
214*4882a593Smuzhiyun #endif
215*4882a593Smuzhiyun 	host->fifoth_val = MSIZE(DWMCI_MSIZE) |
216*4882a593Smuzhiyun 		RX_WMARK(priv->fifo_depth / 2 - 1) |
217*4882a593Smuzhiyun 		TX_WMARK(priv->fifo_depth / 2);
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	host->fifo_mode = priv->fifo_mode;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_RK3128
222*4882a593Smuzhiyun 	host->stride_pio = true;
223*4882a593Smuzhiyun #else
224*4882a593Smuzhiyun 	host->stride_pio = false;
225*4882a593Smuzhiyun #endif
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun #ifdef CONFIG_PWRSEQ
228*4882a593Smuzhiyun 	/* Enable power if needed */
229*4882a593Smuzhiyun 	ret = uclass_get_device_by_phandle(UCLASS_PWRSEQ, dev, "mmc-pwrseq",
230*4882a593Smuzhiyun 					   &pwr_dev);
231*4882a593Smuzhiyun 	if (!ret) {
232*4882a593Smuzhiyun 		ret = pwrseq_set_power(pwr_dev, true);
233*4882a593Smuzhiyun 		if (ret)
234*4882a593Smuzhiyun 			return ret;
235*4882a593Smuzhiyun 	}
236*4882a593Smuzhiyun #endif
237*4882a593Smuzhiyun 	dwmci_setup_cfg(&plat->cfg, host, priv->minmax[1], priv->minmax[0]);
238*4882a593Smuzhiyun 	if (dev_read_bool(dev, "mmc-hs200-1_8v"))
239*4882a593Smuzhiyun 		plat->cfg.host_caps |= MMC_MODE_HS200;
240*4882a593Smuzhiyun 	plat->mmc.default_phase =
241*4882a593Smuzhiyun 		dev_read_u32_default(dev, "default-sample-phase", 0);
242*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_RV1106
243*4882a593Smuzhiyun 	if (!(ret < 0) && (&priv->sample_clk)) {
244*4882a593Smuzhiyun 		ret = clk_set_phase(&priv->sample_clk, plat->mmc.default_phase);
245*4882a593Smuzhiyun 		if (ret < 0)
246*4882a593Smuzhiyun 			debug("MMC: can not set default phase!\n");
247*4882a593Smuzhiyun 	}
248*4882a593Smuzhiyun #endif
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	plat->mmc.init_retry = 0;
251*4882a593Smuzhiyun 	host->mmc = &plat->mmc;
252*4882a593Smuzhiyun 	host->mmc->priv = &priv->host;
253*4882a593Smuzhiyun 	host->mmc->dev = dev;
254*4882a593Smuzhiyun 	upriv->mmc = host->mmc;
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 	return dwmci_probe(dev);
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
rockchip_dwmmc_bind(struct udevice * dev)259*4882a593Smuzhiyun static int rockchip_dwmmc_bind(struct udevice *dev)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	struct rockchip_mmc_plat *plat = dev_get_platdata(dev);
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	return dwmci_bind(dev, &plat->mmc, &plat->cfg);
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun static const struct udevice_id rockchip_dwmmc_ids[] = {
267*4882a593Smuzhiyun 	{ .compatible = "rockchip,rk3288-dw-mshc" },
268*4882a593Smuzhiyun 	{ .compatible = "rockchip,rk2928-dw-mshc" },
269*4882a593Smuzhiyun 	{ }
270*4882a593Smuzhiyun };
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun U_BOOT_DRIVER(rockchip_dwmmc_drv) = {
273*4882a593Smuzhiyun 	.name		= "rockchip_rk3288_dw_mshc",
274*4882a593Smuzhiyun 	.id		= UCLASS_MMC,
275*4882a593Smuzhiyun 	.of_match	= rockchip_dwmmc_ids,
276*4882a593Smuzhiyun 	.ofdata_to_platdata = rockchip_dwmmc_ofdata_to_platdata,
277*4882a593Smuzhiyun 	.ops		= &dm_dwmci_ops,
278*4882a593Smuzhiyun 	.bind		= rockchip_dwmmc_bind,
279*4882a593Smuzhiyun 	.probe		= rockchip_dwmmc_probe,
280*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct rockchip_dwmmc_priv),
281*4882a593Smuzhiyun 	.platdata_auto_alloc_size = sizeof(struct rockchip_mmc_plat),
282*4882a593Smuzhiyun };
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun #ifdef CONFIG_PWRSEQ
rockchip_dwmmc_pwrseq_set_power(struct udevice * dev,bool enable)285*4882a593Smuzhiyun static int rockchip_dwmmc_pwrseq_set_power(struct udevice *dev, bool enable)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun 	struct gpio_desc reset;
288*4882a593Smuzhiyun 	int ret;
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	ret = gpio_request_by_name(dev, "reset-gpios", 0, &reset, GPIOD_IS_OUT);
291*4882a593Smuzhiyun 	if (ret)
292*4882a593Smuzhiyun 		return ret;
293*4882a593Smuzhiyun 	dm_gpio_set_value(&reset, 1);
294*4882a593Smuzhiyun 	udelay(1);
295*4882a593Smuzhiyun 	dm_gpio_set_value(&reset, 0);
296*4882a593Smuzhiyun 	udelay(200);
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 	return 0;
299*4882a593Smuzhiyun }
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun static const struct pwrseq_ops rockchip_dwmmc_pwrseq_ops = {
302*4882a593Smuzhiyun 	.set_power	= rockchip_dwmmc_pwrseq_set_power,
303*4882a593Smuzhiyun };
304*4882a593Smuzhiyun 
305*4882a593Smuzhiyun static const struct udevice_id rockchip_dwmmc_pwrseq_ids[] = {
306*4882a593Smuzhiyun 	{ .compatible = "mmc-pwrseq-emmc" },
307*4882a593Smuzhiyun 	{ }
308*4882a593Smuzhiyun };
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun U_BOOT_DRIVER(rockchip_dwmmc_pwrseq_drv) = {
311*4882a593Smuzhiyun 	.name		= "mmc_pwrseq_emmc",
312*4882a593Smuzhiyun 	.id		= UCLASS_PWRSEQ,
313*4882a593Smuzhiyun 	.of_match	= rockchip_dwmmc_pwrseq_ids,
314*4882a593Smuzhiyun 	.ops		= &rockchip_dwmmc_pwrseq_ops,
315*4882a593Smuzhiyun };
316*4882a593Smuzhiyun #endif
317