xref: /OK3568_Linux_fs/u-boot/drivers/mmc/mxcmmc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  *  This is a driver for the SDHC controller found in Freescale MX2/MX3
3*4882a593Smuzhiyun  *  SoCs. It is basically the same hardware as found on MX1 (imxmmc.c).
4*4882a593Smuzhiyun  *  Unlike the hardware found on MX1, this hardware just works and does
5*4882a593Smuzhiyun  *  not need all the quirks found in imxmmc.c, hence the seperate driver.
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  *  Copyright (C) 2009 Ilya Yanok, <yanok@emcraft.com>
8*4882a593Smuzhiyun  *  Copyright (C) 2008 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
9*4882a593Smuzhiyun  *  Copyright (C) 2006 Pavel Pisa, PiKRON <ppisa@pikron.com>
10*4882a593Smuzhiyun  *
11*4882a593Smuzhiyun  *  derived from pxamci.c by Russell King
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * This program is free software; you can redistribute it and/or modify
14*4882a593Smuzhiyun  * it under the terms of the GNU General Public License version 2 as
15*4882a593Smuzhiyun  * published by the Free Software Foundation.
16*4882a593Smuzhiyun  *
17*4882a593Smuzhiyun  */
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #include <config.h>
20*4882a593Smuzhiyun #include <common.h>
21*4882a593Smuzhiyun #include <command.h>
22*4882a593Smuzhiyun #include <mmc.h>
23*4882a593Smuzhiyun #include <part.h>
24*4882a593Smuzhiyun #include <malloc.h>
25*4882a593Smuzhiyun #include <mmc.h>
26*4882a593Smuzhiyun #include <linux/errno.h>
27*4882a593Smuzhiyun #include <asm/io.h>
28*4882a593Smuzhiyun #include <asm/arch/clock.h>
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun #define DRIVER_NAME "mxc-mmc"
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun struct mxcmci_regs {
33*4882a593Smuzhiyun 	u32 str_stp_clk;
34*4882a593Smuzhiyun 	u32 status;
35*4882a593Smuzhiyun 	u32 clk_rate;
36*4882a593Smuzhiyun 	u32 cmd_dat_cont;
37*4882a593Smuzhiyun 	u32 res_to;
38*4882a593Smuzhiyun 	u32 read_to;
39*4882a593Smuzhiyun 	u32 blk_len;
40*4882a593Smuzhiyun 	u32 nob;
41*4882a593Smuzhiyun 	u32 rev_no;
42*4882a593Smuzhiyun 	u32 int_cntr;
43*4882a593Smuzhiyun 	u32 cmd;
44*4882a593Smuzhiyun 	u32 arg;
45*4882a593Smuzhiyun 	u32 pad;
46*4882a593Smuzhiyun 	u32 res_fifo;
47*4882a593Smuzhiyun 	u32 buffer_access;
48*4882a593Smuzhiyun };
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun #define STR_STP_CLK_RESET               (1 << 3)
51*4882a593Smuzhiyun #define STR_STP_CLK_START_CLK           (1 << 1)
52*4882a593Smuzhiyun #define STR_STP_CLK_STOP_CLK            (1 << 0)
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun #define STATUS_CARD_INSERTION		(1 << 31)
55*4882a593Smuzhiyun #define STATUS_CARD_REMOVAL		(1 << 30)
56*4882a593Smuzhiyun #define STATUS_YBUF_EMPTY		(1 << 29)
57*4882a593Smuzhiyun #define STATUS_XBUF_EMPTY		(1 << 28)
58*4882a593Smuzhiyun #define STATUS_YBUF_FULL		(1 << 27)
59*4882a593Smuzhiyun #define STATUS_XBUF_FULL		(1 << 26)
60*4882a593Smuzhiyun #define STATUS_BUF_UND_RUN		(1 << 25)
61*4882a593Smuzhiyun #define STATUS_BUF_OVFL			(1 << 24)
62*4882a593Smuzhiyun #define STATUS_SDIO_INT_ACTIVE		(1 << 14)
63*4882a593Smuzhiyun #define STATUS_END_CMD_RESP		(1 << 13)
64*4882a593Smuzhiyun #define STATUS_WRITE_OP_DONE		(1 << 12)
65*4882a593Smuzhiyun #define STATUS_DATA_TRANS_DONE		(1 << 11)
66*4882a593Smuzhiyun #define STATUS_READ_OP_DONE		(1 << 11)
67*4882a593Smuzhiyun #define STATUS_WR_CRC_ERROR_CODE_MASK	(3 << 10)
68*4882a593Smuzhiyun #define STATUS_CARD_BUS_CLK_RUN		(1 << 8)
69*4882a593Smuzhiyun #define STATUS_BUF_READ_RDY		(1 << 7)
70*4882a593Smuzhiyun #define STATUS_BUF_WRITE_RDY		(1 << 6)
71*4882a593Smuzhiyun #define STATUS_RESP_CRC_ERR		(1 << 5)
72*4882a593Smuzhiyun #define STATUS_CRC_READ_ERR		(1 << 3)
73*4882a593Smuzhiyun #define STATUS_CRC_WRITE_ERR		(1 << 2)
74*4882a593Smuzhiyun #define STATUS_TIME_OUT_RESP		(1 << 1)
75*4882a593Smuzhiyun #define STATUS_TIME_OUT_READ		(1 << 0)
76*4882a593Smuzhiyun #define STATUS_ERR_MASK			0x2f
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun #define CMD_DAT_CONT_CMD_RESP_LONG_OFF	(1 << 12)
79*4882a593Smuzhiyun #define CMD_DAT_CONT_STOP_READWAIT	(1 << 11)
80*4882a593Smuzhiyun #define CMD_DAT_CONT_START_READWAIT	(1 << 10)
81*4882a593Smuzhiyun #define CMD_DAT_CONT_BUS_WIDTH_4	(2 << 8)
82*4882a593Smuzhiyun #define CMD_DAT_CONT_INIT		(1 << 7)
83*4882a593Smuzhiyun #define CMD_DAT_CONT_WRITE		(1 << 4)
84*4882a593Smuzhiyun #define CMD_DAT_CONT_DATA_ENABLE	(1 << 3)
85*4882a593Smuzhiyun #define CMD_DAT_CONT_RESPONSE_48BIT_CRC	(1 << 0)
86*4882a593Smuzhiyun #define CMD_DAT_CONT_RESPONSE_136BIT	(2 << 0)
87*4882a593Smuzhiyun #define CMD_DAT_CONT_RESPONSE_48BIT	(3 << 0)
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun #define INT_SDIO_INT_WKP_EN		(1 << 18)
90*4882a593Smuzhiyun #define INT_CARD_INSERTION_WKP_EN	(1 << 17)
91*4882a593Smuzhiyun #define INT_CARD_REMOVAL_WKP_EN		(1 << 16)
92*4882a593Smuzhiyun #define INT_CARD_INSERTION_EN		(1 << 15)
93*4882a593Smuzhiyun #define INT_CARD_REMOVAL_EN		(1 << 14)
94*4882a593Smuzhiyun #define INT_SDIO_IRQ_EN			(1 << 13)
95*4882a593Smuzhiyun #define INT_DAT0_EN			(1 << 12)
96*4882a593Smuzhiyun #define INT_BUF_READ_EN			(1 << 4)
97*4882a593Smuzhiyun #define INT_BUF_WRITE_EN		(1 << 3)
98*4882a593Smuzhiyun #define INT_END_CMD_RES_EN		(1 << 2)
99*4882a593Smuzhiyun #define INT_WRITE_OP_DONE_EN		(1 << 1)
100*4882a593Smuzhiyun #define INT_READ_OP_EN			(1 << 0)
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun struct mxcmci_host {
103*4882a593Smuzhiyun 	struct mmc		*mmc;
104*4882a593Smuzhiyun 	struct mxcmci_regs	*base;
105*4882a593Smuzhiyun 	int			irq;
106*4882a593Smuzhiyun 	int			detect_irq;
107*4882a593Smuzhiyun 	int			dma;
108*4882a593Smuzhiyun 	int			do_dma;
109*4882a593Smuzhiyun 	unsigned int		power_mode;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	struct mmc_cmd		*cmd;
112*4882a593Smuzhiyun 	struct mmc_data		*data;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	unsigned int		dma_nents;
115*4882a593Smuzhiyun 	unsigned int		datasize;
116*4882a593Smuzhiyun 	unsigned int		dma_dir;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	u16			rev_no;
119*4882a593Smuzhiyun 	unsigned int		cmdat;
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	int			clock;
122*4882a593Smuzhiyun };
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun static struct mxcmci_host mxcmci_host;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun /* maintainer note: do we really want to have a global host pointer? */
127*4882a593Smuzhiyun static struct mxcmci_host *host = &mxcmci_host;
128*4882a593Smuzhiyun 
mxcmci_use_dma(struct mxcmci_host * host)129*4882a593Smuzhiyun static inline int mxcmci_use_dma(struct mxcmci_host *host)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun 	return host->do_dma;
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun 
mxcmci_softreset(struct mxcmci_host * host)134*4882a593Smuzhiyun static void mxcmci_softreset(struct mxcmci_host *host)
135*4882a593Smuzhiyun {
136*4882a593Smuzhiyun 	int i;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	/* reset sequence */
139*4882a593Smuzhiyun 	writel(STR_STP_CLK_RESET, &host->base->str_stp_clk);
140*4882a593Smuzhiyun 	writel(STR_STP_CLK_RESET | STR_STP_CLK_START_CLK,
141*4882a593Smuzhiyun 			&host->base->str_stp_clk);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	for (i = 0; i < 8; i++)
144*4882a593Smuzhiyun 		writel(STR_STP_CLK_START_CLK, &host->base->str_stp_clk);
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	writel(0xff, &host->base->res_to);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
mxcmci_setup_data(struct mxcmci_host * host,struct mmc_data * data)149*4882a593Smuzhiyun static void mxcmci_setup_data(struct mxcmci_host *host, struct mmc_data *data)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	unsigned int nob = data->blocks;
152*4882a593Smuzhiyun 	unsigned int blksz = data->blocksize;
153*4882a593Smuzhiyun 	unsigned int datasize = nob * blksz;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	host->data = data;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	writel(nob, &host->base->nob);
158*4882a593Smuzhiyun 	writel(blksz, &host->base->blk_len);
159*4882a593Smuzhiyun 	host->datasize = datasize;
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun 
mxcmci_start_cmd(struct mxcmci_host * host,struct mmc_cmd * cmd,unsigned int cmdat)162*4882a593Smuzhiyun static int mxcmci_start_cmd(struct mxcmci_host *host, struct mmc_cmd *cmd,
163*4882a593Smuzhiyun 		unsigned int cmdat)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	if (host->cmd != NULL)
166*4882a593Smuzhiyun 		printf("mxcmci: error!\n");
167*4882a593Smuzhiyun 	host->cmd = cmd;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	switch (cmd->resp_type) {
170*4882a593Smuzhiyun 	case MMC_RSP_R1: /* short CRC, OPCODE */
171*4882a593Smuzhiyun 	case MMC_RSP_R1b:/* short CRC, OPCODE, BUSY */
172*4882a593Smuzhiyun 		cmdat |= CMD_DAT_CONT_RESPONSE_48BIT_CRC;
173*4882a593Smuzhiyun 		break;
174*4882a593Smuzhiyun 	case MMC_RSP_R2: /* long 136 bit + CRC */
175*4882a593Smuzhiyun 		cmdat |= CMD_DAT_CONT_RESPONSE_136BIT;
176*4882a593Smuzhiyun 		break;
177*4882a593Smuzhiyun 	case MMC_RSP_R3: /* short */
178*4882a593Smuzhiyun 		cmdat |= CMD_DAT_CONT_RESPONSE_48BIT;
179*4882a593Smuzhiyun 		break;
180*4882a593Smuzhiyun 	case MMC_RSP_NONE:
181*4882a593Smuzhiyun 		break;
182*4882a593Smuzhiyun 	default:
183*4882a593Smuzhiyun 		printf("mxcmci: unhandled response type 0x%x\n",
184*4882a593Smuzhiyun 				cmd->resp_type);
185*4882a593Smuzhiyun 		return -EINVAL;
186*4882a593Smuzhiyun 	}
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	writel(cmd->cmdidx, &host->base->cmd);
189*4882a593Smuzhiyun 	writel(cmd->cmdarg, &host->base->arg);
190*4882a593Smuzhiyun 	writel(cmdat, &host->base->cmd_dat_cont);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	return 0;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun 
mxcmci_finish_request(struct mxcmci_host * host,struct mmc_cmd * cmd,struct mmc_data * data)195*4882a593Smuzhiyun static void mxcmci_finish_request(struct mxcmci_host *host,
196*4882a593Smuzhiyun 		struct mmc_cmd *cmd, struct mmc_data *data)
197*4882a593Smuzhiyun {
198*4882a593Smuzhiyun 	host->cmd = NULL;
199*4882a593Smuzhiyun 	host->data = NULL;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun 
mxcmci_finish_data(struct mxcmci_host * host,unsigned int stat)202*4882a593Smuzhiyun static int mxcmci_finish_data(struct mxcmci_host *host, unsigned int stat)
203*4882a593Smuzhiyun {
204*4882a593Smuzhiyun 	int data_error = 0;
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun 	if (stat & STATUS_ERR_MASK) {
207*4882a593Smuzhiyun 		printf("request failed. status: 0x%08x\n",
208*4882a593Smuzhiyun 				stat);
209*4882a593Smuzhiyun 		if (stat & STATUS_CRC_READ_ERR) {
210*4882a593Smuzhiyun 			data_error = -EILSEQ;
211*4882a593Smuzhiyun 		} else if (stat & STATUS_CRC_WRITE_ERR) {
212*4882a593Smuzhiyun 			u32 err_code = (stat >> 9) & 0x3;
213*4882a593Smuzhiyun 			if (err_code == 2) /* No CRC response */
214*4882a593Smuzhiyun 				data_error = -ETIMEDOUT;
215*4882a593Smuzhiyun 			else
216*4882a593Smuzhiyun 				data_error = -EILSEQ;
217*4882a593Smuzhiyun 		} else if (stat & STATUS_TIME_OUT_READ) {
218*4882a593Smuzhiyun 			data_error = -ETIMEDOUT;
219*4882a593Smuzhiyun 		} else {
220*4882a593Smuzhiyun 			data_error = -EIO;
221*4882a593Smuzhiyun 		}
222*4882a593Smuzhiyun 	}
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	host->data = NULL;
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	return data_error;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
mxcmci_read_response(struct mxcmci_host * host,unsigned int stat)229*4882a593Smuzhiyun static int mxcmci_read_response(struct mxcmci_host *host, unsigned int stat)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	struct mmc_cmd *cmd = host->cmd;
232*4882a593Smuzhiyun 	int i;
233*4882a593Smuzhiyun 	u32 a, b, c;
234*4882a593Smuzhiyun 	u32 *resp = (u32 *)cmd->response;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	if (!cmd)
237*4882a593Smuzhiyun 		return 0;
238*4882a593Smuzhiyun 
239*4882a593Smuzhiyun 	if (stat & STATUS_TIME_OUT_RESP) {
240*4882a593Smuzhiyun 		printf("CMD TIMEOUT\n");
241*4882a593Smuzhiyun 		return -ETIMEDOUT;
242*4882a593Smuzhiyun 	} else if (stat & STATUS_RESP_CRC_ERR && cmd->resp_type & MMC_RSP_CRC) {
243*4882a593Smuzhiyun 		printf("cmd crc error\n");
244*4882a593Smuzhiyun 		return -EILSEQ;
245*4882a593Smuzhiyun 	}
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	if (cmd->resp_type & MMC_RSP_PRESENT) {
248*4882a593Smuzhiyun 		if (cmd->resp_type & MMC_RSP_136) {
249*4882a593Smuzhiyun 			for (i = 0; i < 4; i++) {
250*4882a593Smuzhiyun 				a = readl(&host->base->res_fifo) & 0xFFFF;
251*4882a593Smuzhiyun 				b = readl(&host->base->res_fifo) & 0xFFFF;
252*4882a593Smuzhiyun 				resp[i] = a << 16 | b;
253*4882a593Smuzhiyun 			}
254*4882a593Smuzhiyun 		} else {
255*4882a593Smuzhiyun 			a = readl(&host->base->res_fifo) & 0xFFFF;
256*4882a593Smuzhiyun 			b = readl(&host->base->res_fifo) & 0xFFFF;
257*4882a593Smuzhiyun 			c = readl(&host->base->res_fifo) & 0xFFFF;
258*4882a593Smuzhiyun 			resp[0] = a << 24 | b << 8 | c >> 8;
259*4882a593Smuzhiyun 		}
260*4882a593Smuzhiyun 	}
261*4882a593Smuzhiyun 	return 0;
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun 
mxcmci_poll_status(struct mxcmci_host * host,u32 mask)264*4882a593Smuzhiyun static int mxcmci_poll_status(struct mxcmci_host *host, u32 mask)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun 	u32 stat;
267*4882a593Smuzhiyun 	unsigned long timeout = get_ticks() + CONFIG_SYS_HZ;
268*4882a593Smuzhiyun 
269*4882a593Smuzhiyun 	do {
270*4882a593Smuzhiyun 		stat = readl(&host->base->status);
271*4882a593Smuzhiyun 		if (stat & STATUS_ERR_MASK)
272*4882a593Smuzhiyun 			return stat;
273*4882a593Smuzhiyun 		if (timeout < get_ticks())
274*4882a593Smuzhiyun 			return STATUS_TIME_OUT_READ;
275*4882a593Smuzhiyun 		if (stat & mask)
276*4882a593Smuzhiyun 			return 0;
277*4882a593Smuzhiyun 	} while (1);
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun 
mxcmci_pull(struct mxcmci_host * host,void * _buf,int bytes)280*4882a593Smuzhiyun static int mxcmci_pull(struct mxcmci_host *host, void *_buf, int bytes)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	unsigned int stat;
283*4882a593Smuzhiyun 	u32 *buf = _buf;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	while (bytes > 3) {
286*4882a593Smuzhiyun 		stat = mxcmci_poll_status(host,
287*4882a593Smuzhiyun 				STATUS_BUF_READ_RDY | STATUS_READ_OP_DONE);
288*4882a593Smuzhiyun 		if (stat)
289*4882a593Smuzhiyun 			return stat;
290*4882a593Smuzhiyun 		*buf++ = readl(&host->base->buffer_access);
291*4882a593Smuzhiyun 		bytes -= 4;
292*4882a593Smuzhiyun 	}
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	if (bytes) {
295*4882a593Smuzhiyun 		u8 *b = (u8 *)buf;
296*4882a593Smuzhiyun 		u32 tmp;
297*4882a593Smuzhiyun 
298*4882a593Smuzhiyun 		stat = mxcmci_poll_status(host,
299*4882a593Smuzhiyun 				STATUS_BUF_READ_RDY | STATUS_READ_OP_DONE);
300*4882a593Smuzhiyun 		if (stat)
301*4882a593Smuzhiyun 			return stat;
302*4882a593Smuzhiyun 		tmp = readl(&host->base->buffer_access);
303*4882a593Smuzhiyun 		memcpy(b, &tmp, bytes);
304*4882a593Smuzhiyun 	}
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	return 0;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun 
mxcmci_push(struct mxcmci_host * host,const void * _buf,int bytes)309*4882a593Smuzhiyun static int mxcmci_push(struct mxcmci_host *host, const void *_buf, int bytes)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun 	unsigned int stat;
312*4882a593Smuzhiyun 	const u32 *buf = _buf;
313*4882a593Smuzhiyun 
314*4882a593Smuzhiyun 	while (bytes > 3) {
315*4882a593Smuzhiyun 		stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
316*4882a593Smuzhiyun 		if (stat)
317*4882a593Smuzhiyun 			return stat;
318*4882a593Smuzhiyun 		writel(*buf++, &host->base->buffer_access);
319*4882a593Smuzhiyun 		bytes -= 4;
320*4882a593Smuzhiyun 	}
321*4882a593Smuzhiyun 
322*4882a593Smuzhiyun 	if (bytes) {
323*4882a593Smuzhiyun 		const u8 *b = (u8 *)buf;
324*4882a593Smuzhiyun 		u32 tmp;
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 		stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
327*4882a593Smuzhiyun 		if (stat)
328*4882a593Smuzhiyun 			return stat;
329*4882a593Smuzhiyun 
330*4882a593Smuzhiyun 		memcpy(&tmp, b, bytes);
331*4882a593Smuzhiyun 		writel(tmp, &host->base->buffer_access);
332*4882a593Smuzhiyun 	}
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	stat = mxcmci_poll_status(host, STATUS_BUF_WRITE_RDY);
335*4882a593Smuzhiyun 	if (stat)
336*4882a593Smuzhiyun 		return stat;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	return 0;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun 
mxcmci_transfer_data(struct mxcmci_host * host)341*4882a593Smuzhiyun static int mxcmci_transfer_data(struct mxcmci_host *host)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	struct mmc_data *data = host->data;
344*4882a593Smuzhiyun 	int stat;
345*4882a593Smuzhiyun 	unsigned long length;
346*4882a593Smuzhiyun 
347*4882a593Smuzhiyun 	length = data->blocks * data->blocksize;
348*4882a593Smuzhiyun 	host->datasize = 0;
349*4882a593Smuzhiyun 
350*4882a593Smuzhiyun 	if (data->flags & MMC_DATA_READ) {
351*4882a593Smuzhiyun 		stat = mxcmci_pull(host, data->dest, length);
352*4882a593Smuzhiyun 		if (stat)
353*4882a593Smuzhiyun 			return stat;
354*4882a593Smuzhiyun 		host->datasize += length;
355*4882a593Smuzhiyun 	} else {
356*4882a593Smuzhiyun 		stat = mxcmci_push(host, (const void *)(data->src), length);
357*4882a593Smuzhiyun 		if (stat)
358*4882a593Smuzhiyun 			return stat;
359*4882a593Smuzhiyun 		host->datasize += length;
360*4882a593Smuzhiyun 		stat = mxcmci_poll_status(host, STATUS_WRITE_OP_DONE);
361*4882a593Smuzhiyun 		if (stat)
362*4882a593Smuzhiyun 			return stat;
363*4882a593Smuzhiyun 	}
364*4882a593Smuzhiyun 	return 0;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun 
mxcmci_cmd_done(struct mxcmci_host * host,unsigned int stat)367*4882a593Smuzhiyun static int mxcmci_cmd_done(struct mxcmci_host *host, unsigned int stat)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun 	int datastat;
370*4882a593Smuzhiyun 	int ret;
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	ret = mxcmci_read_response(host, stat);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	if (ret) {
375*4882a593Smuzhiyun 		mxcmci_finish_request(host, host->cmd, host->data);
376*4882a593Smuzhiyun 		return ret;
377*4882a593Smuzhiyun 	}
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	if (!host->data) {
380*4882a593Smuzhiyun 		mxcmci_finish_request(host, host->cmd, host->data);
381*4882a593Smuzhiyun 		return 0;
382*4882a593Smuzhiyun 	}
383*4882a593Smuzhiyun 
384*4882a593Smuzhiyun 	datastat = mxcmci_transfer_data(host);
385*4882a593Smuzhiyun 	ret = mxcmci_finish_data(host, datastat);
386*4882a593Smuzhiyun 	mxcmci_finish_request(host, host->cmd, host->data);
387*4882a593Smuzhiyun 	return ret;
388*4882a593Smuzhiyun }
389*4882a593Smuzhiyun 
mxcmci_request(struct mmc * mmc,struct mmc_cmd * cmd,struct mmc_data * data)390*4882a593Smuzhiyun static int mxcmci_request(struct mmc *mmc, struct mmc_cmd *cmd,
391*4882a593Smuzhiyun 		struct mmc_data *data)
392*4882a593Smuzhiyun {
393*4882a593Smuzhiyun 	struct mxcmci_host *host = mmc->priv;
394*4882a593Smuzhiyun 	unsigned int cmdat = host->cmdat;
395*4882a593Smuzhiyun 	u32 stat;
396*4882a593Smuzhiyun 	int ret;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 	host->cmdat &= ~CMD_DAT_CONT_INIT;
399*4882a593Smuzhiyun 	if (data) {
400*4882a593Smuzhiyun 		mxcmci_setup_data(host, data);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 		cmdat |= CMD_DAT_CONT_DATA_ENABLE;
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 		if (data->flags & MMC_DATA_WRITE)
405*4882a593Smuzhiyun 			cmdat |= CMD_DAT_CONT_WRITE;
406*4882a593Smuzhiyun 	}
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	if ((ret = mxcmci_start_cmd(host, cmd, cmdat))) {
409*4882a593Smuzhiyun 		mxcmci_finish_request(host, cmd, data);
410*4882a593Smuzhiyun 		return ret;
411*4882a593Smuzhiyun 	}
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	do {
414*4882a593Smuzhiyun 		stat = readl(&host->base->status);
415*4882a593Smuzhiyun 		writel(stat, &host->base->status);
416*4882a593Smuzhiyun 	} while (!(stat & STATUS_END_CMD_RESP));
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun 	return mxcmci_cmd_done(host, stat);
419*4882a593Smuzhiyun }
420*4882a593Smuzhiyun 
mxcmci_set_clk_rate(struct mxcmci_host * host,unsigned int clk_ios)421*4882a593Smuzhiyun static void mxcmci_set_clk_rate(struct mxcmci_host *host, unsigned int clk_ios)
422*4882a593Smuzhiyun {
423*4882a593Smuzhiyun 	unsigned int divider;
424*4882a593Smuzhiyun 	int prescaler = 0;
425*4882a593Smuzhiyun 	unsigned long clk_in = mxc_get_clock(MXC_ESDHC_CLK);
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	while (prescaler <= 0x800) {
428*4882a593Smuzhiyun 		for (divider = 1; divider <= 0xF; divider++) {
429*4882a593Smuzhiyun 			int x;
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 			x = (clk_in / (divider + 1));
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 			if (prescaler)
434*4882a593Smuzhiyun 				x /= (prescaler * 2);
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 			if (x <= clk_ios)
437*4882a593Smuzhiyun 				break;
438*4882a593Smuzhiyun 		}
439*4882a593Smuzhiyun 		if (divider < 0x10)
440*4882a593Smuzhiyun 			break;
441*4882a593Smuzhiyun 
442*4882a593Smuzhiyun 		if (prescaler == 0)
443*4882a593Smuzhiyun 			prescaler = 1;
444*4882a593Smuzhiyun 		else
445*4882a593Smuzhiyun 			prescaler <<= 1;
446*4882a593Smuzhiyun 	}
447*4882a593Smuzhiyun 
448*4882a593Smuzhiyun 	writel((prescaler << 4) | divider, &host->base->clk_rate);
449*4882a593Smuzhiyun }
450*4882a593Smuzhiyun 
mxcmci_set_ios(struct mmc * mmc)451*4882a593Smuzhiyun static int mxcmci_set_ios(struct mmc *mmc)
452*4882a593Smuzhiyun {
453*4882a593Smuzhiyun 	struct mxcmci_host *host = mmc->priv;
454*4882a593Smuzhiyun 	if (mmc->bus_width == 4)
455*4882a593Smuzhiyun 		host->cmdat |= CMD_DAT_CONT_BUS_WIDTH_4;
456*4882a593Smuzhiyun 	else
457*4882a593Smuzhiyun 		host->cmdat &= ~CMD_DAT_CONT_BUS_WIDTH_4;
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	if (mmc->clock) {
460*4882a593Smuzhiyun 		mxcmci_set_clk_rate(host, mmc->clock);
461*4882a593Smuzhiyun 		writel(STR_STP_CLK_START_CLK, &host->base->str_stp_clk);
462*4882a593Smuzhiyun 	} else {
463*4882a593Smuzhiyun 		writel(STR_STP_CLK_STOP_CLK, &host->base->str_stp_clk);
464*4882a593Smuzhiyun 	}
465*4882a593Smuzhiyun 
466*4882a593Smuzhiyun 	host->clock = mmc->clock;
467*4882a593Smuzhiyun 
468*4882a593Smuzhiyun 	return 0;
469*4882a593Smuzhiyun }
470*4882a593Smuzhiyun 
mxcmci_init(struct mmc * mmc)471*4882a593Smuzhiyun static int mxcmci_init(struct mmc *mmc)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun 	struct mxcmci_host *host = mmc->priv;
474*4882a593Smuzhiyun 
475*4882a593Smuzhiyun 	mxcmci_softreset(host);
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 	host->rev_no = readl(&host->base->rev_no);
478*4882a593Smuzhiyun 	if (host->rev_no != 0x400) {
479*4882a593Smuzhiyun 		printf("wrong rev.no. 0x%08x. aborting.\n",
480*4882a593Smuzhiyun 			host->rev_no);
481*4882a593Smuzhiyun 		return -ENODEV;
482*4882a593Smuzhiyun 	}
483*4882a593Smuzhiyun 
484*4882a593Smuzhiyun 	/* recommended in data sheet */
485*4882a593Smuzhiyun 	writel(0x2db4, &host->base->read_to);
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 	writel(0, &host->base->int_cntr);
488*4882a593Smuzhiyun 
489*4882a593Smuzhiyun 	return 0;
490*4882a593Smuzhiyun }
491*4882a593Smuzhiyun 
492*4882a593Smuzhiyun static const struct mmc_ops mxcmci_ops = {
493*4882a593Smuzhiyun 	.send_cmd	= mxcmci_request,
494*4882a593Smuzhiyun 	.set_ios	= mxcmci_set_ios,
495*4882a593Smuzhiyun 	.init		= mxcmci_init,
496*4882a593Smuzhiyun };
497*4882a593Smuzhiyun 
498*4882a593Smuzhiyun static struct mmc_config mxcmci_cfg = {
499*4882a593Smuzhiyun 	.name		= "MXC MCI",
500*4882a593Smuzhiyun 	.ops		= &mxcmci_ops,
501*4882a593Smuzhiyun 	.host_caps	= MMC_MODE_4BIT,
502*4882a593Smuzhiyun 	.voltages	= MMC_VDD_32_33 | MMC_VDD_33_34,
503*4882a593Smuzhiyun 	.b_max		= CONFIG_SYS_MMC_MAX_BLK_COUNT,
504*4882a593Smuzhiyun };
505*4882a593Smuzhiyun 
mxcmci_initialize(bd_t * bis)506*4882a593Smuzhiyun static int mxcmci_initialize(bd_t *bis)
507*4882a593Smuzhiyun {
508*4882a593Smuzhiyun 	host->base = (struct mxcmci_regs *)CONFIG_MXC_MCI_REGS_BASE;
509*4882a593Smuzhiyun 
510*4882a593Smuzhiyun 	mxcmci_cfg.f_min = mxc_get_clock(MXC_ESDHC_CLK) >> 7;
511*4882a593Smuzhiyun 	mxcmci_cfg.f_max = mxc_get_clock(MXC_ESDHC_CLK) >> 1;
512*4882a593Smuzhiyun 
513*4882a593Smuzhiyun 	host->mmc = mmc_create(&mxcmci_cfg, host);
514*4882a593Smuzhiyun 	if (host->mmc == NULL)
515*4882a593Smuzhiyun 		return -1;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	return 0;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun 
mxc_mmc_init(bd_t * bis)520*4882a593Smuzhiyun int mxc_mmc_init(bd_t *bis)
521*4882a593Smuzhiyun {
522*4882a593Smuzhiyun 	return mxcmci_initialize(bis);
523*4882a593Smuzhiyun }
524