xref: /OK3568_Linux_fs/u-boot/drivers/mmc/mvebu_mmc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Marvell MMC/SD/SDIO driver
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * (C) Copyright 2012-2014
5*4882a593Smuzhiyun  * Marvell Semiconductor <www.marvell.com>
6*4882a593Smuzhiyun  * Written-by: Maen Suleiman, Gerald Kerma
7*4882a593Smuzhiyun  *
8*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
9*4882a593Smuzhiyun  */
10*4882a593Smuzhiyun 
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <errno.h>
13*4882a593Smuzhiyun #include <malloc.h>
14*4882a593Smuzhiyun #include <part.h>
15*4882a593Smuzhiyun #include <mmc.h>
16*4882a593Smuzhiyun #include <asm/io.h>
17*4882a593Smuzhiyun #include <asm/arch/cpu.h>
18*4882a593Smuzhiyun #include <asm/arch/soc.h>
19*4882a593Smuzhiyun #include <mvebu_mmc.h>
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define DRIVER_NAME "MVEBU_MMC"
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define MVEBU_TARGET_DRAM 0
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun #define TIMEOUT_DELAY	5*CONFIG_SYS_HZ		/* wait 5 seconds */
28*4882a593Smuzhiyun 
mvebu_mmc_write(u32 offs,u32 val)29*4882a593Smuzhiyun static void mvebu_mmc_write(u32 offs, u32 val)
30*4882a593Smuzhiyun {
31*4882a593Smuzhiyun 	writel(val, CONFIG_SYS_MMC_BASE + (offs));
32*4882a593Smuzhiyun }
33*4882a593Smuzhiyun 
mvebu_mmc_read(u32 offs)34*4882a593Smuzhiyun static u32 mvebu_mmc_read(u32 offs)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun 	return readl(CONFIG_SYS_MMC_BASE + (offs));
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun 
mvebu_mmc_setup_data(struct mmc_data * data)39*4882a593Smuzhiyun static int mvebu_mmc_setup_data(struct mmc_data *data)
40*4882a593Smuzhiyun {
41*4882a593Smuzhiyun 	u32 ctrl_reg;
42*4882a593Smuzhiyun 
43*4882a593Smuzhiyun 	debug("%s, data %s : blocks=%d blksz=%d\n", DRIVER_NAME,
44*4882a593Smuzhiyun 	      (data->flags & MMC_DATA_READ) ? "read" : "write",
45*4882a593Smuzhiyun 	      data->blocks, data->blocksize);
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	/* default to maximum timeout */
48*4882a593Smuzhiyun 	ctrl_reg = mvebu_mmc_read(SDIO_HOST_CTRL);
49*4882a593Smuzhiyun 	ctrl_reg |= SDIO_HOST_CTRL_TMOUT(SDIO_HOST_CTRL_TMOUT_MAX);
50*4882a593Smuzhiyun 	mvebu_mmc_write(SDIO_HOST_CTRL, ctrl_reg);
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	if (data->flags & MMC_DATA_READ) {
53*4882a593Smuzhiyun 		mvebu_mmc_write(SDIO_SYS_ADDR_LOW, (u32)data->dest & 0xffff);
54*4882a593Smuzhiyun 		mvebu_mmc_write(SDIO_SYS_ADDR_HI, (u32)data->dest >> 16);
55*4882a593Smuzhiyun 	} else {
56*4882a593Smuzhiyun 		mvebu_mmc_write(SDIO_SYS_ADDR_LOW, (u32)data->src & 0xffff);
57*4882a593Smuzhiyun 		mvebu_mmc_write(SDIO_SYS_ADDR_HI, (u32)data->src >> 16);
58*4882a593Smuzhiyun 	}
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	mvebu_mmc_write(SDIO_BLK_COUNT, data->blocks);
61*4882a593Smuzhiyun 	mvebu_mmc_write(SDIO_BLK_SIZE, data->blocksize);
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	return 0;
64*4882a593Smuzhiyun }
65*4882a593Smuzhiyun 
mvebu_mmc_send_cmd(struct mmc * mmc,struct mmc_cmd * cmd,struct mmc_data * data)66*4882a593Smuzhiyun static int mvebu_mmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
67*4882a593Smuzhiyun 			      struct mmc_data *data)
68*4882a593Smuzhiyun {
69*4882a593Smuzhiyun 	ulong start;
70*4882a593Smuzhiyun 	ushort waittype = 0;
71*4882a593Smuzhiyun 	ushort resptype = 0;
72*4882a593Smuzhiyun 	ushort xfertype = 0;
73*4882a593Smuzhiyun 	ushort resp_indx = 0;
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	debug("%s: cmdidx [0x%x] resp_type[0x%x] cmdarg[0x%x]\n",
76*4882a593Smuzhiyun 	      DRIVER_NAME, cmd->cmdidx, cmd->resp_type, cmd->cmdarg);
77*4882a593Smuzhiyun 
78*4882a593Smuzhiyun 	debug("%s: cmd %d (hw state 0x%04x)\n", DRIVER_NAME,
79*4882a593Smuzhiyun 	      cmd->cmdidx, mvebu_mmc_read(SDIO_HW_STATE));
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	/*
82*4882a593Smuzhiyun 	 * Hardware weirdness.  The FIFO_EMPTY bit of the HW_STATE
83*4882a593Smuzhiyun 	 * register is sometimes not set before a while when some
84*4882a593Smuzhiyun 	 * "unusual" data block sizes are used (such as with the SWITCH
85*4882a593Smuzhiyun 	 * command), even despite the fact that the XFER_DONE interrupt
86*4882a593Smuzhiyun 	 * was raised.  And if another data transfer starts before
87*4882a593Smuzhiyun 	 * this bit comes to good sense (which eventually happens by
88*4882a593Smuzhiyun 	 * itself) then the new transfer simply fails with a timeout.
89*4882a593Smuzhiyun 	 */
90*4882a593Smuzhiyun 	if (!(mvebu_mmc_read(SDIO_HW_STATE) & CMD_FIFO_EMPTY)) {
91*4882a593Smuzhiyun 		ushort hw_state, count = 0;
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 		start = get_timer(0);
94*4882a593Smuzhiyun 		do {
95*4882a593Smuzhiyun 			hw_state = mvebu_mmc_read(SDIO_HW_STATE);
96*4882a593Smuzhiyun 			if ((get_timer(0) - start) > TIMEOUT_DELAY) {
97*4882a593Smuzhiyun 				printf("%s : FIFO_EMPTY bit missing\n",
98*4882a593Smuzhiyun 				       DRIVER_NAME);
99*4882a593Smuzhiyun 				break;
100*4882a593Smuzhiyun 			}
101*4882a593Smuzhiyun 			count++;
102*4882a593Smuzhiyun 		} while (!(hw_state & CMD_FIFO_EMPTY));
103*4882a593Smuzhiyun 		debug("%s *** wait for FIFO_EMPTY bit (hw=0x%04x, count=%d, jiffies=%ld)\n",
104*4882a593Smuzhiyun 		      DRIVER_NAME, hw_state, count, (get_timer(0) - (start)));
105*4882a593Smuzhiyun 	}
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	/* Clear status */
108*4882a593Smuzhiyun 	mvebu_mmc_write(SDIO_NOR_INTR_STATUS, SDIO_POLL_MASK);
109*4882a593Smuzhiyun 	mvebu_mmc_write(SDIO_ERR_INTR_STATUS, SDIO_POLL_MASK);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	resptype = SDIO_CMD_INDEX(cmd->cmdidx);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	/* Analyzing resptype/xfertype/waittype for the command */
114*4882a593Smuzhiyun 	if (cmd->resp_type & MMC_RSP_BUSY)
115*4882a593Smuzhiyun 		resptype |= SDIO_CMD_RSP_48BUSY;
116*4882a593Smuzhiyun 	else if (cmd->resp_type & MMC_RSP_136)
117*4882a593Smuzhiyun 		resptype |= SDIO_CMD_RSP_136;
118*4882a593Smuzhiyun 	else if (cmd->resp_type & MMC_RSP_PRESENT)
119*4882a593Smuzhiyun 		resptype |= SDIO_CMD_RSP_48;
120*4882a593Smuzhiyun 	else
121*4882a593Smuzhiyun 		resptype |= SDIO_CMD_RSP_NONE;
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	if (cmd->resp_type & MMC_RSP_CRC)
124*4882a593Smuzhiyun 		resptype |= SDIO_CMD_CHECK_CMDCRC;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	if (cmd->resp_type & MMC_RSP_OPCODE)
127*4882a593Smuzhiyun 		resptype |= SDIO_CMD_INDX_CHECK;
128*4882a593Smuzhiyun 
129*4882a593Smuzhiyun 	if (cmd->resp_type & MMC_RSP_PRESENT) {
130*4882a593Smuzhiyun 		resptype |= SDIO_UNEXPECTED_RESP;
131*4882a593Smuzhiyun 		waittype |= SDIO_NOR_UNEXP_RSP;
132*4882a593Smuzhiyun 	}
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	if (data) {
135*4882a593Smuzhiyun 		int err = mvebu_mmc_setup_data(data);
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 		if (err) {
138*4882a593Smuzhiyun 			debug("%s: command DATA error :%x\n",
139*4882a593Smuzhiyun 			      DRIVER_NAME, err);
140*4882a593Smuzhiyun 			return err;
141*4882a593Smuzhiyun 		}
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 		resptype |= SDIO_CMD_DATA_PRESENT | SDIO_CMD_CHECK_DATACRC16;
144*4882a593Smuzhiyun 		xfertype |= SDIO_XFER_MODE_HW_WR_DATA_EN;
145*4882a593Smuzhiyun 		if (data->flags & MMC_DATA_READ) {
146*4882a593Smuzhiyun 			xfertype |= SDIO_XFER_MODE_TO_HOST;
147*4882a593Smuzhiyun 			waittype = SDIO_NOR_DMA_INI;
148*4882a593Smuzhiyun 		} else {
149*4882a593Smuzhiyun 			waittype |= SDIO_NOR_XFER_DONE;
150*4882a593Smuzhiyun 		}
151*4882a593Smuzhiyun 	} else {
152*4882a593Smuzhiyun 		waittype |= SDIO_NOR_CMD_DONE;
153*4882a593Smuzhiyun 	}
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	/* Setting cmd arguments */
156*4882a593Smuzhiyun 	mvebu_mmc_write(SDIO_ARG_LOW, cmd->cmdarg & 0xffff);
157*4882a593Smuzhiyun 	mvebu_mmc_write(SDIO_ARG_HI, cmd->cmdarg >> 16);
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	/* Setting Xfer mode */
160*4882a593Smuzhiyun 	mvebu_mmc_write(SDIO_XFER_MODE, xfertype);
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* Sending command */
163*4882a593Smuzhiyun 	mvebu_mmc_write(SDIO_CMD, resptype);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	start = get_timer(0);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	while (!((mvebu_mmc_read(SDIO_NOR_INTR_STATUS)) & waittype)) {
168*4882a593Smuzhiyun 		if (mvebu_mmc_read(SDIO_NOR_INTR_STATUS) & SDIO_NOR_ERROR) {
169*4882a593Smuzhiyun 			debug("%s: error! cmdidx : %d, err reg: %04x\n",
170*4882a593Smuzhiyun 			      DRIVER_NAME, cmd->cmdidx,
171*4882a593Smuzhiyun 			      mvebu_mmc_read(SDIO_ERR_INTR_STATUS));
172*4882a593Smuzhiyun 			if (mvebu_mmc_read(SDIO_ERR_INTR_STATUS) &
173*4882a593Smuzhiyun 			    (SDIO_ERR_CMD_TIMEOUT | SDIO_ERR_DATA_TIMEOUT)) {
174*4882a593Smuzhiyun 				debug("%s: command READ timed out\n",
175*4882a593Smuzhiyun 				      DRIVER_NAME);
176*4882a593Smuzhiyun 				return -ETIMEDOUT;
177*4882a593Smuzhiyun 			}
178*4882a593Smuzhiyun 			debug("%s: command READ error\n", DRIVER_NAME);
179*4882a593Smuzhiyun 			return -ECOMM;
180*4882a593Smuzhiyun 		}
181*4882a593Smuzhiyun 
182*4882a593Smuzhiyun 		if ((get_timer(0) - start) > TIMEOUT_DELAY) {
183*4882a593Smuzhiyun 			debug("%s: command timed out\n", DRIVER_NAME);
184*4882a593Smuzhiyun 			return -ETIMEDOUT;
185*4882a593Smuzhiyun 		}
186*4882a593Smuzhiyun 	}
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	/* Handling response */
189*4882a593Smuzhiyun 	if (cmd->resp_type & MMC_RSP_136) {
190*4882a593Smuzhiyun 		uint response[8];
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 		for (resp_indx = 0; resp_indx < 8; resp_indx++)
193*4882a593Smuzhiyun 			response[resp_indx]
194*4882a593Smuzhiyun 				= mvebu_mmc_read(SDIO_RSP(resp_indx));
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 		cmd->response[0] =	((response[0] & 0x03ff) << 22) |
197*4882a593Smuzhiyun 					((response[1] & 0xffff) << 6) |
198*4882a593Smuzhiyun 					((response[2] & 0xfc00) >> 10);
199*4882a593Smuzhiyun 		cmd->response[1] =	((response[2] & 0x03ff) << 22) |
200*4882a593Smuzhiyun 					((response[3] & 0xffff) << 6) |
201*4882a593Smuzhiyun 					((response[4] & 0xfc00) >> 10);
202*4882a593Smuzhiyun 		cmd->response[2] =	((response[4] & 0x03ff) << 22) |
203*4882a593Smuzhiyun 					((response[5] & 0xffff) << 6) |
204*4882a593Smuzhiyun 					((response[6] & 0xfc00) >> 10);
205*4882a593Smuzhiyun 		cmd->response[3] =	((response[6] & 0x03ff) << 22) |
206*4882a593Smuzhiyun 					((response[7] & 0x3fff) << 8);
207*4882a593Smuzhiyun 	} else if (cmd->resp_type & MMC_RSP_PRESENT) {
208*4882a593Smuzhiyun 		uint response[3];
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 		for (resp_indx = 0; resp_indx < 3; resp_indx++)
211*4882a593Smuzhiyun 			response[resp_indx]
212*4882a593Smuzhiyun 				= mvebu_mmc_read(SDIO_RSP(resp_indx));
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 		cmd->response[0] =	((response[2] & 0x003f) << (8 - 8)) |
215*4882a593Smuzhiyun 					((response[1] & 0xffff) << (14 - 8)) |
216*4882a593Smuzhiyun 					((response[0] & 0x03ff) << (30 - 8));
217*4882a593Smuzhiyun 		cmd->response[1] =	((response[0] & 0xfc00) >> 10);
218*4882a593Smuzhiyun 		cmd->response[2] =	0;
219*4882a593Smuzhiyun 		cmd->response[3] =	0;
220*4882a593Smuzhiyun 	} else {
221*4882a593Smuzhiyun 		cmd->response[0] =	0;
222*4882a593Smuzhiyun 		cmd->response[1] =	0;
223*4882a593Smuzhiyun 		cmd->response[2] =	0;
224*4882a593Smuzhiyun 		cmd->response[3] =	0;
225*4882a593Smuzhiyun 	}
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 	debug("%s: resp[0x%x] ", DRIVER_NAME, cmd->resp_type);
228*4882a593Smuzhiyun 	debug("[0x%x] ", cmd->response[0]);
229*4882a593Smuzhiyun 	debug("[0x%x] ", cmd->response[1]);
230*4882a593Smuzhiyun 	debug("[0x%x] ", cmd->response[2]);
231*4882a593Smuzhiyun 	debug("[0x%x] ", cmd->response[3]);
232*4882a593Smuzhiyun 	debug("\n");
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	if (mvebu_mmc_read(SDIO_ERR_INTR_STATUS) &
235*4882a593Smuzhiyun 		(SDIO_ERR_CMD_TIMEOUT | SDIO_ERR_DATA_TIMEOUT))
236*4882a593Smuzhiyun 		return -ETIMEDOUT;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	return 0;
239*4882a593Smuzhiyun }
240*4882a593Smuzhiyun 
mvebu_mmc_power_up(void)241*4882a593Smuzhiyun static void mvebu_mmc_power_up(void)
242*4882a593Smuzhiyun {
243*4882a593Smuzhiyun 	debug("%s: power up\n", DRIVER_NAME);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	/* disable interrupts */
246*4882a593Smuzhiyun 	mvebu_mmc_write(SDIO_NOR_INTR_EN, 0);
247*4882a593Smuzhiyun 	mvebu_mmc_write(SDIO_ERR_INTR_EN, 0);
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	/* SW reset */
250*4882a593Smuzhiyun 	mvebu_mmc_write(SDIO_SW_RESET, SDIO_SW_RESET_NOW);
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	mvebu_mmc_write(SDIO_XFER_MODE, 0);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	/* enable status */
255*4882a593Smuzhiyun 	mvebu_mmc_write(SDIO_NOR_STATUS_EN, SDIO_POLL_MASK);
256*4882a593Smuzhiyun 	mvebu_mmc_write(SDIO_ERR_STATUS_EN, SDIO_POLL_MASK);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	/* enable interrupts status */
259*4882a593Smuzhiyun 	mvebu_mmc_write(SDIO_NOR_INTR_STATUS, SDIO_POLL_MASK);
260*4882a593Smuzhiyun 	mvebu_mmc_write(SDIO_ERR_INTR_STATUS, SDIO_POLL_MASK);
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun 
mvebu_mmc_set_clk(unsigned int clock)263*4882a593Smuzhiyun static void mvebu_mmc_set_clk(unsigned int clock)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun 	unsigned int m;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	if (clock == 0) {
268*4882a593Smuzhiyun 		debug("%s: clock off\n", DRIVER_NAME);
269*4882a593Smuzhiyun 		mvebu_mmc_write(SDIO_XFER_MODE, SDIO_XFER_MODE_STOP_CLK);
270*4882a593Smuzhiyun 		mvebu_mmc_write(SDIO_CLK_DIV, MVEBU_MMC_BASE_DIV_MAX);
271*4882a593Smuzhiyun 	} else {
272*4882a593Smuzhiyun 		m = MVEBU_MMC_BASE_FAST_CLOCK/(2*clock) - 1;
273*4882a593Smuzhiyun 		if (m > MVEBU_MMC_BASE_DIV_MAX)
274*4882a593Smuzhiyun 			m = MVEBU_MMC_BASE_DIV_MAX;
275*4882a593Smuzhiyun 		mvebu_mmc_write(SDIO_CLK_DIV, m & MVEBU_MMC_BASE_DIV_MAX);
276*4882a593Smuzhiyun 		debug("%s: clock (%d) div : %d\n", DRIVER_NAME, clock, m);
277*4882a593Smuzhiyun 	}
278*4882a593Smuzhiyun }
279*4882a593Smuzhiyun 
mvebu_mmc_set_bus(unsigned int bus)280*4882a593Smuzhiyun static void mvebu_mmc_set_bus(unsigned int bus)
281*4882a593Smuzhiyun {
282*4882a593Smuzhiyun 	u32 ctrl_reg = 0;
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	ctrl_reg = mvebu_mmc_read(SDIO_HOST_CTRL);
285*4882a593Smuzhiyun 	ctrl_reg &= ~SDIO_HOST_CTRL_DATA_WIDTH_4_BITS;
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	switch (bus) {
288*4882a593Smuzhiyun 	case 4:
289*4882a593Smuzhiyun 		ctrl_reg |= SDIO_HOST_CTRL_DATA_WIDTH_4_BITS;
290*4882a593Smuzhiyun 		break;
291*4882a593Smuzhiyun 	case 1:
292*4882a593Smuzhiyun 	default:
293*4882a593Smuzhiyun 		ctrl_reg |= SDIO_HOST_CTRL_DATA_WIDTH_1_BIT;
294*4882a593Smuzhiyun 	}
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	/* default transfer mode */
297*4882a593Smuzhiyun 	ctrl_reg |= SDIO_HOST_CTRL_BIG_ENDIAN;
298*4882a593Smuzhiyun 	ctrl_reg &= ~SDIO_HOST_CTRL_LSB_FIRST;
299*4882a593Smuzhiyun 
300*4882a593Smuzhiyun 	/* default to maximum timeout */
301*4882a593Smuzhiyun 	ctrl_reg |= SDIO_HOST_CTRL_TMOUT(SDIO_HOST_CTRL_TMOUT_MAX);
302*4882a593Smuzhiyun 	ctrl_reg |= SDIO_HOST_CTRL_TMOUT_EN;
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	ctrl_reg |= SDIO_HOST_CTRL_PUSH_PULL_EN;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	ctrl_reg |= SDIO_HOST_CTRL_CARD_TYPE_MEM_ONLY;
307*4882a593Smuzhiyun 
308*4882a593Smuzhiyun 	debug("%s: ctrl 0x%04x: %s %s %s\n", DRIVER_NAME, ctrl_reg,
309*4882a593Smuzhiyun 	      (ctrl_reg & SDIO_HOST_CTRL_PUSH_PULL_EN) ?
310*4882a593Smuzhiyun 	      "push-pull" : "open-drain",
311*4882a593Smuzhiyun 	      (ctrl_reg & SDIO_HOST_CTRL_DATA_WIDTH_4_BITS) ?
312*4882a593Smuzhiyun 	      "4bit-width" : "1bit-width",
313*4882a593Smuzhiyun 	      (ctrl_reg & SDIO_HOST_CTRL_HI_SPEED_EN) ?
314*4882a593Smuzhiyun 	      "high-speed" : "");
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	mvebu_mmc_write(SDIO_HOST_CTRL, ctrl_reg);
317*4882a593Smuzhiyun }
318*4882a593Smuzhiyun 
mvebu_mmc_set_ios(struct mmc * mmc)319*4882a593Smuzhiyun static int mvebu_mmc_set_ios(struct mmc *mmc)
320*4882a593Smuzhiyun {
321*4882a593Smuzhiyun 	debug("%s: bus[%d] clock[%d]\n", DRIVER_NAME,
322*4882a593Smuzhiyun 	      mmc->bus_width, mmc->clock);
323*4882a593Smuzhiyun 	mvebu_mmc_set_bus(mmc->bus_width);
324*4882a593Smuzhiyun 	mvebu_mmc_set_clk(mmc->clock);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	return 0;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun /*
330*4882a593Smuzhiyun  * Set window register.
331*4882a593Smuzhiyun  */
mvebu_window_setup(void)332*4882a593Smuzhiyun static void mvebu_window_setup(void)
333*4882a593Smuzhiyun {
334*4882a593Smuzhiyun 	int i;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	for (i = 0; i < 4; i++) {
337*4882a593Smuzhiyun 		mvebu_mmc_write(WINDOW_CTRL(i), 0);
338*4882a593Smuzhiyun 		mvebu_mmc_write(WINDOW_BASE(i), 0);
339*4882a593Smuzhiyun 	}
340*4882a593Smuzhiyun 	for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
341*4882a593Smuzhiyun 		u32 size, base, attrib;
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 		/* Enable DRAM bank */
344*4882a593Smuzhiyun 		switch (i) {
345*4882a593Smuzhiyun 		case 0:
346*4882a593Smuzhiyun 			attrib = KWCPU_ATTR_DRAM_CS0;
347*4882a593Smuzhiyun 			break;
348*4882a593Smuzhiyun 		case 1:
349*4882a593Smuzhiyun 			attrib = KWCPU_ATTR_DRAM_CS1;
350*4882a593Smuzhiyun 			break;
351*4882a593Smuzhiyun 		case 2:
352*4882a593Smuzhiyun 			attrib = KWCPU_ATTR_DRAM_CS2;
353*4882a593Smuzhiyun 			break;
354*4882a593Smuzhiyun 		case 3:
355*4882a593Smuzhiyun 			attrib = KWCPU_ATTR_DRAM_CS3;
356*4882a593Smuzhiyun 			break;
357*4882a593Smuzhiyun 		default:
358*4882a593Smuzhiyun 			/* invalide bank, disable access */
359*4882a593Smuzhiyun 			attrib = 0;
360*4882a593Smuzhiyun 			break;
361*4882a593Smuzhiyun 		}
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 		size = gd->bd->bi_dram[i].size;
364*4882a593Smuzhiyun 		base = gd->bd->bi_dram[i].start;
365*4882a593Smuzhiyun 		if (size && attrib) {
366*4882a593Smuzhiyun 			mvebu_mmc_write(WINDOW_CTRL(i),
367*4882a593Smuzhiyun 					MVCPU_WIN_CTRL_DATA(size,
368*4882a593Smuzhiyun 							    MVEBU_TARGET_DRAM,
369*4882a593Smuzhiyun 							    attrib,
370*4882a593Smuzhiyun 							    MVCPU_WIN_ENABLE));
371*4882a593Smuzhiyun 		} else {
372*4882a593Smuzhiyun 			mvebu_mmc_write(WINDOW_CTRL(i), MVCPU_WIN_DISABLE);
373*4882a593Smuzhiyun 		}
374*4882a593Smuzhiyun 		mvebu_mmc_write(WINDOW_BASE(i), base);
375*4882a593Smuzhiyun 	}
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun 
mvebu_mmc_initialize(struct mmc * mmc)378*4882a593Smuzhiyun static int mvebu_mmc_initialize(struct mmc *mmc)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun 	debug("%s: mvebu_mmc_initialize\n", DRIVER_NAME);
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	/*
383*4882a593Smuzhiyun 	 * Setting host parameters
384*4882a593Smuzhiyun 	 * Initial Host Ctrl : Timeout : max , Normal Speed mode,
385*4882a593Smuzhiyun 	 * 4-bit data mode, Big Endian, SD memory Card, Push_pull CMD Line
386*4882a593Smuzhiyun 	 */
387*4882a593Smuzhiyun 	mvebu_mmc_write(SDIO_HOST_CTRL,
388*4882a593Smuzhiyun 			SDIO_HOST_CTRL_TMOUT(SDIO_HOST_CTRL_TMOUT_MAX) |
389*4882a593Smuzhiyun 			SDIO_HOST_CTRL_DATA_WIDTH_4_BITS |
390*4882a593Smuzhiyun 			SDIO_HOST_CTRL_BIG_ENDIAN |
391*4882a593Smuzhiyun 			SDIO_HOST_CTRL_PUSH_PULL_EN |
392*4882a593Smuzhiyun 			SDIO_HOST_CTRL_CARD_TYPE_MEM_ONLY);
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	mvebu_mmc_write(SDIO_CLK_CTRL, 0);
395*4882a593Smuzhiyun 
396*4882a593Smuzhiyun 	/* enable status */
397*4882a593Smuzhiyun 	mvebu_mmc_write(SDIO_NOR_STATUS_EN, SDIO_POLL_MASK);
398*4882a593Smuzhiyun 	mvebu_mmc_write(SDIO_ERR_STATUS_EN, SDIO_POLL_MASK);
399*4882a593Smuzhiyun 
400*4882a593Smuzhiyun 	/* disable interrupts */
401*4882a593Smuzhiyun 	mvebu_mmc_write(SDIO_NOR_INTR_EN, 0);
402*4882a593Smuzhiyun 	mvebu_mmc_write(SDIO_ERR_INTR_EN, 0);
403*4882a593Smuzhiyun 
404*4882a593Smuzhiyun 	mvebu_window_setup();
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	/* SW reset */
407*4882a593Smuzhiyun 	mvebu_mmc_write(SDIO_SW_RESET, SDIO_SW_RESET_NOW);
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun 	return 0;
410*4882a593Smuzhiyun }
411*4882a593Smuzhiyun 
412*4882a593Smuzhiyun static const struct mmc_ops mvebu_mmc_ops = {
413*4882a593Smuzhiyun 	.send_cmd	= mvebu_mmc_send_cmd,
414*4882a593Smuzhiyun 	.set_ios	= mvebu_mmc_set_ios,
415*4882a593Smuzhiyun 	.init		= mvebu_mmc_initialize,
416*4882a593Smuzhiyun };
417*4882a593Smuzhiyun 
418*4882a593Smuzhiyun static struct mmc_config mvebu_mmc_cfg = {
419*4882a593Smuzhiyun 	.name		= DRIVER_NAME,
420*4882a593Smuzhiyun 	.ops		= &mvebu_mmc_ops,
421*4882a593Smuzhiyun 	.f_min		= MVEBU_MMC_BASE_FAST_CLOCK / MVEBU_MMC_BASE_DIV_MAX,
422*4882a593Smuzhiyun 	.f_max		= MVEBU_MMC_CLOCKRATE_MAX,
423*4882a593Smuzhiyun 	.voltages	= MMC_VDD_32_33 | MMC_VDD_33_34,
424*4882a593Smuzhiyun 	.host_caps	= MMC_MODE_4BIT | MMC_MODE_HS |
425*4882a593Smuzhiyun 			  MMC_MODE_HS_52MHz,
426*4882a593Smuzhiyun 	.part_type	= PART_TYPE_DOS,
427*4882a593Smuzhiyun 	.b_max		= CONFIG_SYS_MMC_MAX_BLK_COUNT,
428*4882a593Smuzhiyun };
429*4882a593Smuzhiyun 
mvebu_mmc_init(bd_t * bis)430*4882a593Smuzhiyun int mvebu_mmc_init(bd_t *bis)
431*4882a593Smuzhiyun {
432*4882a593Smuzhiyun 	struct mmc *mmc;
433*4882a593Smuzhiyun 
434*4882a593Smuzhiyun 	mvebu_mmc_power_up();
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 	mmc = mmc_create(&mvebu_mmc_cfg, bis);
437*4882a593Smuzhiyun 	if (mmc == NULL)
438*4882a593Smuzhiyun 		return -1;
439*4882a593Smuzhiyun 
440*4882a593Smuzhiyun 	return 0;
441*4882a593Smuzhiyun }
442