1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2008, Freescale Semiconductor, Inc
3*4882a593Smuzhiyun * Andy Fleming
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Based vaguely on the Linux code
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #include <config.h>
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <command.h>
13*4882a593Smuzhiyun #include <dm.h>
14*4882a593Smuzhiyun #include <dm/device-internal.h>
15*4882a593Smuzhiyun #include <errno.h>
16*4882a593Smuzhiyun #include <mmc.h>
17*4882a593Smuzhiyun #include <part.h>
18*4882a593Smuzhiyun #include <power/regulator.h>
19*4882a593Smuzhiyun #include <malloc.h>
20*4882a593Smuzhiyun #include <memalign.h>
21*4882a593Smuzhiyun #include <linux/list.h>
22*4882a593Smuzhiyun #include <div64.h>
23*4882a593Smuzhiyun #include "mmc_private.h"
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun static const unsigned int sd_au_size[] = {
26*4882a593Smuzhiyun 0, SZ_16K / 512, SZ_32K / 512,
27*4882a593Smuzhiyun SZ_64K / 512, SZ_128K / 512, SZ_256K / 512,
28*4882a593Smuzhiyun SZ_512K / 512, SZ_1M / 512, SZ_2M / 512,
29*4882a593Smuzhiyun SZ_4M / 512, SZ_8M / 512, (SZ_8M + SZ_4M) / 512,
30*4882a593Smuzhiyun SZ_16M / 512, (SZ_16M + SZ_8M) / 512, SZ_32M / 512, SZ_64M / 512,
31*4882a593Smuzhiyun };
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun static char mmc_ext_csd[512];
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(MMC_TINY)
36*4882a593Smuzhiyun static struct mmc mmc_static;
find_mmc_device(int dev_num)37*4882a593Smuzhiyun struct mmc *find_mmc_device(int dev_num)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun return &mmc_static;
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun
mmc_do_preinit(void)42*4882a593Smuzhiyun void mmc_do_preinit(void)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun struct mmc *m = &mmc_static;
45*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
46*4882a593Smuzhiyun mmc_set_preinit(m, 1);
47*4882a593Smuzhiyun #endif
48*4882a593Smuzhiyun if (m->preinit)
49*4882a593Smuzhiyun mmc_start_init(m);
50*4882a593Smuzhiyun }
51*4882a593Smuzhiyun
mmc_get_blk_desc(struct mmc * mmc)52*4882a593Smuzhiyun struct blk_desc *mmc_get_blk_desc(struct mmc *mmc)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun return &mmc->block_dev;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun #endif
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(DM_MMC)
board_mmc_getwp(struct mmc * mmc)59*4882a593Smuzhiyun __weak int board_mmc_getwp(struct mmc *mmc)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun return -1;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
mmc_getwp(struct mmc * mmc)64*4882a593Smuzhiyun int mmc_getwp(struct mmc *mmc)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun int wp;
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun wp = board_mmc_getwp(mmc);
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun if (wp < 0) {
71*4882a593Smuzhiyun if (mmc->cfg->ops->getwp)
72*4882a593Smuzhiyun wp = mmc->cfg->ops->getwp(mmc);
73*4882a593Smuzhiyun else
74*4882a593Smuzhiyun wp = 0;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun return wp;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
board_mmc_getcd(struct mmc * mmc)80*4882a593Smuzhiyun __weak int board_mmc_getcd(struct mmc *mmc)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun return -1;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun #endif
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun #ifdef CONFIG_MMC_TRACE
mmmc_trace_before_send(struct mmc * mmc,struct mmc_cmd * cmd)87*4882a593Smuzhiyun void mmmc_trace_before_send(struct mmc *mmc, struct mmc_cmd *cmd)
88*4882a593Smuzhiyun {
89*4882a593Smuzhiyun printf("CMD_SEND:%d\n", cmd->cmdidx);
90*4882a593Smuzhiyun printf("\t\tARG\t\t\t 0x%08X\n", cmd->cmdarg);
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
mmmc_trace_after_send(struct mmc * mmc,struct mmc_cmd * cmd,int ret)93*4882a593Smuzhiyun void mmmc_trace_after_send(struct mmc *mmc, struct mmc_cmd *cmd, int ret)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun int i;
96*4882a593Smuzhiyun u8 *ptr;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun if (ret) {
99*4882a593Smuzhiyun printf("\t\tRET\t\t\t %d\n", ret);
100*4882a593Smuzhiyun } else {
101*4882a593Smuzhiyun switch (cmd->resp_type) {
102*4882a593Smuzhiyun case MMC_RSP_NONE:
103*4882a593Smuzhiyun printf("\t\tMMC_RSP_NONE\n");
104*4882a593Smuzhiyun break;
105*4882a593Smuzhiyun case MMC_RSP_R1:
106*4882a593Smuzhiyun printf("\t\tMMC_RSP_R1,5,6,7 \t 0x%08X \n",
107*4882a593Smuzhiyun cmd->response[0]);
108*4882a593Smuzhiyun break;
109*4882a593Smuzhiyun case MMC_RSP_R1b:
110*4882a593Smuzhiyun printf("\t\tMMC_RSP_R1b\t\t 0x%08X \n",
111*4882a593Smuzhiyun cmd->response[0]);
112*4882a593Smuzhiyun break;
113*4882a593Smuzhiyun case MMC_RSP_R2:
114*4882a593Smuzhiyun printf("\t\tMMC_RSP_R2\t\t 0x%08X \n",
115*4882a593Smuzhiyun cmd->response[0]);
116*4882a593Smuzhiyun printf("\t\t \t\t 0x%08X \n",
117*4882a593Smuzhiyun cmd->response[1]);
118*4882a593Smuzhiyun printf("\t\t \t\t 0x%08X \n",
119*4882a593Smuzhiyun cmd->response[2]);
120*4882a593Smuzhiyun printf("\t\t \t\t 0x%08X \n",
121*4882a593Smuzhiyun cmd->response[3]);
122*4882a593Smuzhiyun printf("\n");
123*4882a593Smuzhiyun printf("\t\t\t\t\tDUMPING DATA\n");
124*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
125*4882a593Smuzhiyun int j;
126*4882a593Smuzhiyun printf("\t\t\t\t\t%03d - ", i*4);
127*4882a593Smuzhiyun ptr = (u8 *)&cmd->response[i];
128*4882a593Smuzhiyun ptr += 3;
129*4882a593Smuzhiyun for (j = 0; j < 4; j++)
130*4882a593Smuzhiyun printf("%02X ", *ptr--);
131*4882a593Smuzhiyun printf("\n");
132*4882a593Smuzhiyun }
133*4882a593Smuzhiyun break;
134*4882a593Smuzhiyun case MMC_RSP_R3:
135*4882a593Smuzhiyun printf("\t\tMMC_RSP_R3,4\t\t 0x%08X \n",
136*4882a593Smuzhiyun cmd->response[0]);
137*4882a593Smuzhiyun break;
138*4882a593Smuzhiyun default:
139*4882a593Smuzhiyun printf("\t\tERROR MMC rsp not supported\n");
140*4882a593Smuzhiyun break;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun }
144*4882a593Smuzhiyun
mmc_trace_state(struct mmc * mmc,struct mmc_cmd * cmd)145*4882a593Smuzhiyun void mmc_trace_state(struct mmc *mmc, struct mmc_cmd *cmd)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun int status;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun status = (cmd->response[0] & MMC_STATUS_CURR_STATE) >> 9;
150*4882a593Smuzhiyun printf("CURR STATE:%d\n", status);
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun #endif
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(DM_MMC)
mmc_send_cmd(struct mmc * mmc,struct mmc_cmd * cmd,struct mmc_data * data)155*4882a593Smuzhiyun int mmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun int ret;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun mmmc_trace_before_send(mmc, cmd);
160*4882a593Smuzhiyun ret = mmc->cfg->ops->send_cmd(mmc, cmd, data);
161*4882a593Smuzhiyun mmmc_trace_after_send(mmc, cmd, ret);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun return ret;
164*4882a593Smuzhiyun }
165*4882a593Smuzhiyun #endif
166*4882a593Smuzhiyun
mmc_send_status(struct mmc * mmc,int timeout)167*4882a593Smuzhiyun int mmc_send_status(struct mmc *mmc, int timeout)
168*4882a593Smuzhiyun {
169*4882a593Smuzhiyun struct mmc_cmd cmd;
170*4882a593Smuzhiyun int err, retries = 5;
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun cmd.cmdidx = MMC_CMD_SEND_STATUS;
173*4882a593Smuzhiyun cmd.resp_type = MMC_RSP_R1;
174*4882a593Smuzhiyun if (!mmc_host_is_spi(mmc))
175*4882a593Smuzhiyun cmd.cmdarg = mmc->rca << 16;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun while (1) {
178*4882a593Smuzhiyun err = mmc_send_cmd(mmc, &cmd, NULL);
179*4882a593Smuzhiyun if (!err) {
180*4882a593Smuzhiyun if ((cmd.response[0] & MMC_STATUS_RDY_FOR_DATA) &&
181*4882a593Smuzhiyun (cmd.response[0] & MMC_STATUS_CURR_STATE) !=
182*4882a593Smuzhiyun MMC_STATE_PRG)
183*4882a593Smuzhiyun break;
184*4882a593Smuzhiyun else if (cmd.response[0] & MMC_STATUS_MASK) {
185*4882a593Smuzhiyun #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
186*4882a593Smuzhiyun printf("Status Error: 0x%08X\n",
187*4882a593Smuzhiyun cmd.response[0]);
188*4882a593Smuzhiyun #endif
189*4882a593Smuzhiyun return -ECOMM;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun } else if (--retries < 0)
192*4882a593Smuzhiyun return err;
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun if (timeout-- <= 0)
195*4882a593Smuzhiyun break;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun udelay(1000);
198*4882a593Smuzhiyun }
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun mmc_trace_state(mmc, &cmd);
201*4882a593Smuzhiyun if (timeout <= 0) {
202*4882a593Smuzhiyun #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
203*4882a593Smuzhiyun printf("Timeout waiting card ready\n");
204*4882a593Smuzhiyun #endif
205*4882a593Smuzhiyun return -ETIMEDOUT;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
208*4882a593Smuzhiyun return 0;
209*4882a593Smuzhiyun }
210*4882a593Smuzhiyun
mmc_set_blocklen(struct mmc * mmc,int len)211*4882a593Smuzhiyun int mmc_set_blocklen(struct mmc *mmc, int len)
212*4882a593Smuzhiyun {
213*4882a593Smuzhiyun struct mmc_cmd cmd;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun if (mmc_card_ddr(mmc))
216*4882a593Smuzhiyun return 0;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun cmd.cmdidx = MMC_CMD_SET_BLOCKLEN;
219*4882a593Smuzhiyun cmd.resp_type = MMC_RSP_R1;
220*4882a593Smuzhiyun cmd.cmdarg = len;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun return mmc_send_cmd(mmc, &cmd, NULL);
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun
mmc_read_blocks(struct mmc * mmc,void * dst,lbaint_t start,lbaint_t blkcnt)225*4882a593Smuzhiyun static int mmc_read_blocks(struct mmc *mmc, void *dst, lbaint_t start,
226*4882a593Smuzhiyun lbaint_t blkcnt)
227*4882a593Smuzhiyun {
228*4882a593Smuzhiyun struct mmc_cmd cmd;
229*4882a593Smuzhiyun struct mmc_data data;
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun if (blkcnt > 1)
232*4882a593Smuzhiyun cmd.cmdidx = MMC_CMD_READ_MULTIPLE_BLOCK;
233*4882a593Smuzhiyun else
234*4882a593Smuzhiyun cmd.cmdidx = MMC_CMD_READ_SINGLE_BLOCK;
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun if (mmc->high_capacity)
237*4882a593Smuzhiyun cmd.cmdarg = start;
238*4882a593Smuzhiyun else
239*4882a593Smuzhiyun cmd.cmdarg = start * mmc->read_bl_len;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun cmd.resp_type = MMC_RSP_R1;
242*4882a593Smuzhiyun
243*4882a593Smuzhiyun data.dest = dst;
244*4882a593Smuzhiyun data.blocks = blkcnt;
245*4882a593Smuzhiyun data.blocksize = mmc->read_bl_len;
246*4882a593Smuzhiyun data.flags = MMC_DATA_READ;
247*4882a593Smuzhiyun
248*4882a593Smuzhiyun if (mmc_send_cmd(mmc, &cmd, &data))
249*4882a593Smuzhiyun return 0;
250*4882a593Smuzhiyun
251*4882a593Smuzhiyun if (blkcnt > 1) {
252*4882a593Smuzhiyun cmd.cmdidx = MMC_CMD_STOP_TRANSMISSION;
253*4882a593Smuzhiyun cmd.cmdarg = 0;
254*4882a593Smuzhiyun cmd.resp_type = MMC_RSP_R1b;
255*4882a593Smuzhiyun if (mmc_send_cmd(mmc, &cmd, NULL)) {
256*4882a593Smuzhiyun #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
257*4882a593Smuzhiyun printf("mmc fail to send stop cmd\n");
258*4882a593Smuzhiyun #endif
259*4882a593Smuzhiyun return 0;
260*4882a593Smuzhiyun }
261*4882a593Smuzhiyun }
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun return blkcnt;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun #ifdef CONFIG_SPL_BLK_READ_PREPARE
mmc_read_blocks_prepare(struct mmc * mmc,void * dst,lbaint_t start,lbaint_t blkcnt)267*4882a593Smuzhiyun static int mmc_read_blocks_prepare(struct mmc *mmc, void *dst, lbaint_t start,
268*4882a593Smuzhiyun lbaint_t blkcnt)
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun struct mmc_cmd cmd;
271*4882a593Smuzhiyun struct mmc_data data;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun if (blkcnt > 1)
274*4882a593Smuzhiyun cmd.cmdidx = MMC_CMD_READ_MULTIPLE_BLOCK;
275*4882a593Smuzhiyun else
276*4882a593Smuzhiyun cmd.cmdidx = MMC_CMD_READ_SINGLE_BLOCK;
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun if (mmc->high_capacity)
279*4882a593Smuzhiyun cmd.cmdarg = start;
280*4882a593Smuzhiyun else
281*4882a593Smuzhiyun cmd.cmdarg = start * mmc->read_bl_len;
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun cmd.resp_type = MMC_RSP_R1;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun data.dest = dst;
286*4882a593Smuzhiyun data.blocks = blkcnt;
287*4882a593Smuzhiyun data.blocksize = mmc->read_bl_len;
288*4882a593Smuzhiyun data.flags = MMC_DATA_READ;
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun if (mmc_send_cmd_prepare(mmc, &cmd, &data))
291*4882a593Smuzhiyun return 0;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun return blkcnt;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun #endif
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun #ifdef CONFIG_SPL_BLK_READ_PREPARE
298*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(BLK)
mmc_bread_prepare(struct udevice * dev,lbaint_t start,lbaint_t blkcnt,void * dst)299*4882a593Smuzhiyun ulong mmc_bread_prepare(struct udevice *dev, lbaint_t start, lbaint_t blkcnt, void *dst)
300*4882a593Smuzhiyun #else
301*4882a593Smuzhiyun ulong mmc_bread_prepare(struct blk_desc *block_dev, lbaint_t start, lbaint_t blkcnt,
302*4882a593Smuzhiyun void *dst)
303*4882a593Smuzhiyun #endif
304*4882a593Smuzhiyun {
305*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(BLK)
306*4882a593Smuzhiyun struct blk_desc *block_dev = dev_get_uclass_platdata(dev);
307*4882a593Smuzhiyun #endif
308*4882a593Smuzhiyun int dev_num = block_dev->devnum;
309*4882a593Smuzhiyun int timeout = 0;
310*4882a593Smuzhiyun int err;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun if (blkcnt == 0)
313*4882a593Smuzhiyun return 0;
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun struct mmc *mmc = find_mmc_device(dev_num);
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun if (!mmc)
318*4882a593Smuzhiyun return 0;
319*4882a593Smuzhiyun
320*4882a593Smuzhiyun if (CONFIG_IS_ENABLED(MMC_TINY))
321*4882a593Smuzhiyun err = mmc_switch_part(mmc, block_dev->hwpart);
322*4882a593Smuzhiyun else
323*4882a593Smuzhiyun err = blk_dselect_hwpart(block_dev, block_dev->hwpart);
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun if (err < 0)
326*4882a593Smuzhiyun return 0;
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun if ((start + blkcnt) > block_dev->lba) {
329*4882a593Smuzhiyun #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
330*4882a593Smuzhiyun printf("MMC: block number 0x" LBAF " exceeds max(0x" LBAF ")\n",
331*4882a593Smuzhiyun start + blkcnt, block_dev->lba);
332*4882a593Smuzhiyun #endif
333*4882a593Smuzhiyun return 0;
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun if (mmc_set_blocklen(mmc, mmc->read_bl_len)) {
337*4882a593Smuzhiyun debug("%s: Failed to set blocklen\n", __func__);
338*4882a593Smuzhiyun return 0;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun if (mmc_read_blocks_prepare(mmc, dst, start, blkcnt) != blkcnt) {
342*4882a593Smuzhiyun debug("%s: Failed to read blocks\n", __func__);
343*4882a593Smuzhiyun re_init_retry:
344*4882a593Smuzhiyun timeout++;
345*4882a593Smuzhiyun /*
346*4882a593Smuzhiyun * Try re-init seven times.
347*4882a593Smuzhiyun */
348*4882a593Smuzhiyun if (timeout > 7) {
349*4882a593Smuzhiyun printf("Re-init retry timeout\n");
350*4882a593Smuzhiyun return 0;
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun
353*4882a593Smuzhiyun mmc->has_init = 0;
354*4882a593Smuzhiyun if (mmc_init(mmc))
355*4882a593Smuzhiyun return 0;
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun if (mmc_read_blocks_prepare(mmc, dst, start, blkcnt) != blkcnt) {
358*4882a593Smuzhiyun printf("%s: Re-init mmc_read_blocks_prepare error\n",
359*4882a593Smuzhiyun __func__);
360*4882a593Smuzhiyun goto re_init_retry;
361*4882a593Smuzhiyun }
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun return blkcnt;
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun #endif
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(BLK)
mmc_bread(struct udevice * dev,lbaint_t start,lbaint_t blkcnt,void * dst)369*4882a593Smuzhiyun ulong mmc_bread(struct udevice *dev, lbaint_t start, lbaint_t blkcnt, void *dst)
370*4882a593Smuzhiyun #else
371*4882a593Smuzhiyun ulong mmc_bread(struct blk_desc *block_dev, lbaint_t start, lbaint_t blkcnt,
372*4882a593Smuzhiyun void *dst)
373*4882a593Smuzhiyun #endif
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(BLK)
376*4882a593Smuzhiyun struct blk_desc *block_dev = dev_get_uclass_platdata(dev);
377*4882a593Smuzhiyun #endif
378*4882a593Smuzhiyun int dev_num = block_dev->devnum;
379*4882a593Smuzhiyun int err;
380*4882a593Smuzhiyun lbaint_t cur, blocks_todo = blkcnt;
381*4882a593Smuzhiyun
382*4882a593Smuzhiyun #ifdef CONFIG_SPL_BLK_READ_PREPARE
383*4882a593Smuzhiyun if (block_dev->op_flag == BLK_PRE_RW)
384*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(BLK)
385*4882a593Smuzhiyun return mmc_bread_prepare(dev, start, blkcnt, dst);
386*4882a593Smuzhiyun #else
387*4882a593Smuzhiyun return mmc_bread_prepare(block_dev, start, blkcnt, dst);
388*4882a593Smuzhiyun #endif
389*4882a593Smuzhiyun #endif
390*4882a593Smuzhiyun if (blkcnt == 0)
391*4882a593Smuzhiyun return 0;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun struct mmc *mmc = find_mmc_device(dev_num);
394*4882a593Smuzhiyun if (!mmc)
395*4882a593Smuzhiyun return 0;
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun if (CONFIG_IS_ENABLED(MMC_TINY))
398*4882a593Smuzhiyun err = mmc_switch_part(mmc, block_dev->hwpart);
399*4882a593Smuzhiyun else
400*4882a593Smuzhiyun err = blk_dselect_hwpart(block_dev, block_dev->hwpart);
401*4882a593Smuzhiyun
402*4882a593Smuzhiyun if (err < 0)
403*4882a593Smuzhiyun return 0;
404*4882a593Smuzhiyun
405*4882a593Smuzhiyun if ((start + blkcnt) > block_dev->lba) {
406*4882a593Smuzhiyun #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
407*4882a593Smuzhiyun printf("MMC: block number 0x" LBAF " exceeds max(0x" LBAF ")\n",
408*4882a593Smuzhiyun start + blkcnt, block_dev->lba);
409*4882a593Smuzhiyun #endif
410*4882a593Smuzhiyun return 0;
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun if (mmc_set_blocklen(mmc, mmc->read_bl_len)) {
414*4882a593Smuzhiyun debug("%s: Failed to set blocklen\n", __func__);
415*4882a593Smuzhiyun return 0;
416*4882a593Smuzhiyun }
417*4882a593Smuzhiyun
418*4882a593Smuzhiyun do {
419*4882a593Smuzhiyun cur = (blocks_todo > mmc->cfg->b_max) ?
420*4882a593Smuzhiyun mmc->cfg->b_max : blocks_todo;
421*4882a593Smuzhiyun if (mmc_read_blocks(mmc, dst, start, cur) != cur) {
422*4882a593Smuzhiyun debug("%s: Failed to read blocks\n", __func__);
423*4882a593Smuzhiyun int timeout = 0;
424*4882a593Smuzhiyun re_init_retry:
425*4882a593Smuzhiyun timeout++;
426*4882a593Smuzhiyun /*
427*4882a593Smuzhiyun * Try re-init seven times.
428*4882a593Smuzhiyun */
429*4882a593Smuzhiyun if (timeout > 7) {
430*4882a593Smuzhiyun printf("Re-init retry timeout\n");
431*4882a593Smuzhiyun return 0;
432*4882a593Smuzhiyun }
433*4882a593Smuzhiyun
434*4882a593Smuzhiyun mmc->has_init = 0;
435*4882a593Smuzhiyun if (mmc_init(mmc))
436*4882a593Smuzhiyun return 0;
437*4882a593Smuzhiyun
438*4882a593Smuzhiyun if (mmc_read_blocks(mmc, dst, start, cur) != cur) {
439*4882a593Smuzhiyun printf("%s: Re-init mmc_read_blocks error\n",
440*4882a593Smuzhiyun __func__);
441*4882a593Smuzhiyun goto re_init_retry;
442*4882a593Smuzhiyun }
443*4882a593Smuzhiyun }
444*4882a593Smuzhiyun blocks_todo -= cur;
445*4882a593Smuzhiyun start += cur;
446*4882a593Smuzhiyun dst += cur * mmc->read_bl_len;
447*4882a593Smuzhiyun } while (blocks_todo > 0);
448*4882a593Smuzhiyun
449*4882a593Smuzhiyun return blkcnt;
450*4882a593Smuzhiyun }
451*4882a593Smuzhiyun
mmc_set_clock(struct mmc * mmc,uint clock)452*4882a593Smuzhiyun void mmc_set_clock(struct mmc *mmc, uint clock)
453*4882a593Smuzhiyun {
454*4882a593Smuzhiyun if (clock > mmc->cfg->f_max)
455*4882a593Smuzhiyun clock = mmc->cfg->f_max;
456*4882a593Smuzhiyun
457*4882a593Smuzhiyun if (clock < mmc->cfg->f_min)
458*4882a593Smuzhiyun clock = mmc->cfg->f_min;
459*4882a593Smuzhiyun
460*4882a593Smuzhiyun mmc->clock = clock;
461*4882a593Smuzhiyun
462*4882a593Smuzhiyun mmc_set_ios(mmc);
463*4882a593Smuzhiyun }
464*4882a593Smuzhiyun
mmc_set_bus_width(struct mmc * mmc,uint width)465*4882a593Smuzhiyun static void mmc_set_bus_width(struct mmc *mmc, uint width)
466*4882a593Smuzhiyun {
467*4882a593Smuzhiyun mmc->bus_width = width;
468*4882a593Smuzhiyun
469*4882a593Smuzhiyun mmc_set_ios(mmc);
470*4882a593Smuzhiyun }
471*4882a593Smuzhiyun
mmc_set_timing(struct mmc * mmc,uint timing)472*4882a593Smuzhiyun static void mmc_set_timing(struct mmc *mmc, uint timing)
473*4882a593Smuzhiyun {
474*4882a593Smuzhiyun mmc->timing = timing;
475*4882a593Smuzhiyun mmc_set_ios(mmc);
476*4882a593Smuzhiyun }
477*4882a593Smuzhiyun
mmc_go_idle(struct mmc * mmc)478*4882a593Smuzhiyun static int mmc_go_idle(struct mmc *mmc)
479*4882a593Smuzhiyun {
480*4882a593Smuzhiyun struct mmc_cmd cmd;
481*4882a593Smuzhiyun int err;
482*4882a593Smuzhiyun
483*4882a593Smuzhiyun udelay(1000);
484*4882a593Smuzhiyun
485*4882a593Smuzhiyun cmd.cmdidx = MMC_CMD_GO_IDLE_STATE;
486*4882a593Smuzhiyun cmd.cmdarg = 0;
487*4882a593Smuzhiyun cmd.resp_type = MMC_RSP_NONE;
488*4882a593Smuzhiyun
489*4882a593Smuzhiyun err = mmc_send_cmd(mmc, &cmd, NULL);
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun if (err)
492*4882a593Smuzhiyun return err;
493*4882a593Smuzhiyun
494*4882a593Smuzhiyun udelay(2000);
495*4882a593Smuzhiyun
496*4882a593Smuzhiyun return 0;
497*4882a593Smuzhiyun }
498*4882a593Smuzhiyun
499*4882a593Smuzhiyun #ifndef CONFIG_MMC_USE_PRE_CONFIG
sd_send_op_cond(struct mmc * mmc)500*4882a593Smuzhiyun static int sd_send_op_cond(struct mmc *mmc)
501*4882a593Smuzhiyun {
502*4882a593Smuzhiyun int timeout = 1000;
503*4882a593Smuzhiyun int err;
504*4882a593Smuzhiyun struct mmc_cmd cmd;
505*4882a593Smuzhiyun
506*4882a593Smuzhiyun while (1) {
507*4882a593Smuzhiyun cmd.cmdidx = MMC_CMD_APP_CMD;
508*4882a593Smuzhiyun cmd.resp_type = MMC_RSP_R1;
509*4882a593Smuzhiyun cmd.cmdarg = 0;
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun err = mmc_send_cmd(mmc, &cmd, NULL);
512*4882a593Smuzhiyun
513*4882a593Smuzhiyun if (err)
514*4882a593Smuzhiyun return err;
515*4882a593Smuzhiyun
516*4882a593Smuzhiyun cmd.cmdidx = SD_CMD_APP_SEND_OP_COND;
517*4882a593Smuzhiyun cmd.resp_type = MMC_RSP_R3;
518*4882a593Smuzhiyun
519*4882a593Smuzhiyun /*
520*4882a593Smuzhiyun * Most cards do not answer if some reserved bits
521*4882a593Smuzhiyun * in the ocr are set. However, Some controller
522*4882a593Smuzhiyun * can set bit 7 (reserved for low voltages), but
523*4882a593Smuzhiyun * how to manage low voltages SD card is not yet
524*4882a593Smuzhiyun * specified.
525*4882a593Smuzhiyun */
526*4882a593Smuzhiyun cmd.cmdarg = mmc_host_is_spi(mmc) ? 0 :
527*4882a593Smuzhiyun (mmc->cfg->voltages & 0xff8000);
528*4882a593Smuzhiyun
529*4882a593Smuzhiyun if (mmc->version == SD_VERSION_2)
530*4882a593Smuzhiyun cmd.cmdarg |= OCR_HCS;
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun err = mmc_send_cmd(mmc, &cmd, NULL);
533*4882a593Smuzhiyun
534*4882a593Smuzhiyun if (err)
535*4882a593Smuzhiyun return err;
536*4882a593Smuzhiyun
537*4882a593Smuzhiyun if (cmd.response[0] & OCR_BUSY)
538*4882a593Smuzhiyun break;
539*4882a593Smuzhiyun
540*4882a593Smuzhiyun if (timeout-- <= 0)
541*4882a593Smuzhiyun return -EOPNOTSUPP;
542*4882a593Smuzhiyun
543*4882a593Smuzhiyun udelay(1000);
544*4882a593Smuzhiyun }
545*4882a593Smuzhiyun
546*4882a593Smuzhiyun if (mmc->version != SD_VERSION_2)
547*4882a593Smuzhiyun mmc->version = SD_VERSION_1_0;
548*4882a593Smuzhiyun
549*4882a593Smuzhiyun if (mmc_host_is_spi(mmc)) { /* read OCR for spi */
550*4882a593Smuzhiyun cmd.cmdidx = MMC_CMD_SPI_READ_OCR;
551*4882a593Smuzhiyun cmd.resp_type = MMC_RSP_R3;
552*4882a593Smuzhiyun cmd.cmdarg = 0;
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun err = mmc_send_cmd(mmc, &cmd, NULL);
555*4882a593Smuzhiyun
556*4882a593Smuzhiyun if (err)
557*4882a593Smuzhiyun return err;
558*4882a593Smuzhiyun }
559*4882a593Smuzhiyun
560*4882a593Smuzhiyun mmc->ocr = cmd.response[0];
561*4882a593Smuzhiyun
562*4882a593Smuzhiyun mmc->high_capacity = ((mmc->ocr & OCR_HCS) == OCR_HCS);
563*4882a593Smuzhiyun mmc->rca = 0;
564*4882a593Smuzhiyun
565*4882a593Smuzhiyun return 0;
566*4882a593Smuzhiyun }
567*4882a593Smuzhiyun #endif
568*4882a593Smuzhiyun
mmc_send_op_cond_iter(struct mmc * mmc,int use_arg)569*4882a593Smuzhiyun static int mmc_send_op_cond_iter(struct mmc *mmc, int use_arg)
570*4882a593Smuzhiyun {
571*4882a593Smuzhiyun struct mmc_cmd cmd;
572*4882a593Smuzhiyun int err;
573*4882a593Smuzhiyun
574*4882a593Smuzhiyun cmd.cmdidx = MMC_CMD_SEND_OP_COND;
575*4882a593Smuzhiyun cmd.resp_type = MMC_RSP_R3;
576*4882a593Smuzhiyun cmd.cmdarg = 0;
577*4882a593Smuzhiyun if (use_arg && !mmc_host_is_spi(mmc))
578*4882a593Smuzhiyun cmd.cmdarg = OCR_HCS |
579*4882a593Smuzhiyun (mmc->cfg->voltages &
580*4882a593Smuzhiyun (mmc->ocr & OCR_VOLTAGE_MASK)) |
581*4882a593Smuzhiyun (mmc->ocr & OCR_ACCESS_MODE);
582*4882a593Smuzhiyun
583*4882a593Smuzhiyun err = mmc_send_cmd(mmc, &cmd, NULL);
584*4882a593Smuzhiyun if (err)
585*4882a593Smuzhiyun return err;
586*4882a593Smuzhiyun mmc->ocr = cmd.response[0];
587*4882a593Smuzhiyun return 0;
588*4882a593Smuzhiyun }
589*4882a593Smuzhiyun
590*4882a593Smuzhiyun #ifndef CONFIG_MMC_USE_PRE_CONFIG
mmc_send_op_cond(struct mmc * mmc)591*4882a593Smuzhiyun static int mmc_send_op_cond(struct mmc *mmc)
592*4882a593Smuzhiyun {
593*4882a593Smuzhiyun int err, i;
594*4882a593Smuzhiyun
595*4882a593Smuzhiyun /* Some cards seem to need this */
596*4882a593Smuzhiyun mmc_go_idle(mmc);
597*4882a593Smuzhiyun
598*4882a593Smuzhiyun /* Asking to the card its capabilities */
599*4882a593Smuzhiyun for (i = 0; i < 2; i++) {
600*4882a593Smuzhiyun err = mmc_send_op_cond_iter(mmc, i != 0);
601*4882a593Smuzhiyun if (err)
602*4882a593Smuzhiyun return err;
603*4882a593Smuzhiyun
604*4882a593Smuzhiyun /* exit if not busy (flag seems to be inverted) */
605*4882a593Smuzhiyun if (mmc->ocr & OCR_BUSY)
606*4882a593Smuzhiyun break;
607*4882a593Smuzhiyun }
608*4882a593Smuzhiyun mmc->op_cond_pending = 1;
609*4882a593Smuzhiyun return 0;
610*4882a593Smuzhiyun }
611*4882a593Smuzhiyun #endif
mmc_complete_op_cond(struct mmc * mmc)612*4882a593Smuzhiyun static int mmc_complete_op_cond(struct mmc *mmc)
613*4882a593Smuzhiyun {
614*4882a593Smuzhiyun struct mmc_cmd cmd;
615*4882a593Smuzhiyun int timeout = 1000;
616*4882a593Smuzhiyun uint start;
617*4882a593Smuzhiyun int err;
618*4882a593Smuzhiyun
619*4882a593Smuzhiyun mmc->op_cond_pending = 0;
620*4882a593Smuzhiyun if (!(mmc->ocr & OCR_BUSY)) {
621*4882a593Smuzhiyun /* Some cards seem to need this */
622*4882a593Smuzhiyun mmc_go_idle(mmc);
623*4882a593Smuzhiyun
624*4882a593Smuzhiyun start = get_timer(0);
625*4882a593Smuzhiyun while (1) {
626*4882a593Smuzhiyun err = mmc_send_op_cond_iter(mmc, 1);
627*4882a593Smuzhiyun if (err)
628*4882a593Smuzhiyun return err;
629*4882a593Smuzhiyun if (mmc->ocr & OCR_BUSY)
630*4882a593Smuzhiyun break;
631*4882a593Smuzhiyun if (get_timer(start) > timeout)
632*4882a593Smuzhiyun return -EOPNOTSUPP;
633*4882a593Smuzhiyun udelay(100);
634*4882a593Smuzhiyun }
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun
637*4882a593Smuzhiyun if (mmc_host_is_spi(mmc)) { /* read OCR for spi */
638*4882a593Smuzhiyun cmd.cmdidx = MMC_CMD_SPI_READ_OCR;
639*4882a593Smuzhiyun cmd.resp_type = MMC_RSP_R3;
640*4882a593Smuzhiyun cmd.cmdarg = 0;
641*4882a593Smuzhiyun
642*4882a593Smuzhiyun err = mmc_send_cmd(mmc, &cmd, NULL);
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun if (err)
645*4882a593Smuzhiyun return err;
646*4882a593Smuzhiyun
647*4882a593Smuzhiyun mmc->ocr = cmd.response[0];
648*4882a593Smuzhiyun }
649*4882a593Smuzhiyun
650*4882a593Smuzhiyun mmc->version = MMC_VERSION_UNKNOWN;
651*4882a593Smuzhiyun
652*4882a593Smuzhiyun mmc->high_capacity = ((mmc->ocr & OCR_HCS) == OCR_HCS);
653*4882a593Smuzhiyun mmc->rca = 1;
654*4882a593Smuzhiyun
655*4882a593Smuzhiyun return 0;
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun
mmc_send_ext_csd(struct mmc * mmc,u8 * ext_csd)659*4882a593Smuzhiyun static int mmc_send_ext_csd(struct mmc *mmc, u8 *ext_csd)
660*4882a593Smuzhiyun {
661*4882a593Smuzhiyun struct mmc_cmd cmd;
662*4882a593Smuzhiyun struct mmc_data data;
663*4882a593Smuzhiyun int err;
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun #ifdef CONFIG_MMC_USE_PRE_CONFIG
666*4882a593Smuzhiyun static int initialized;
667*4882a593Smuzhiyun if (initialized) {
668*4882a593Smuzhiyun memcpy(ext_csd, mmc_ext_csd, 512);
669*4882a593Smuzhiyun return 0;
670*4882a593Smuzhiyun }
671*4882a593Smuzhiyun
672*4882a593Smuzhiyun initialized = 1;
673*4882a593Smuzhiyun #endif
674*4882a593Smuzhiyun /* Get the Card Status Register */
675*4882a593Smuzhiyun cmd.cmdidx = MMC_CMD_SEND_EXT_CSD;
676*4882a593Smuzhiyun cmd.resp_type = MMC_RSP_R1;
677*4882a593Smuzhiyun cmd.cmdarg = 0;
678*4882a593Smuzhiyun
679*4882a593Smuzhiyun data.dest = (char *)ext_csd;
680*4882a593Smuzhiyun data.blocks = 1;
681*4882a593Smuzhiyun data.blocksize = MMC_MAX_BLOCK_LEN;
682*4882a593Smuzhiyun data.flags = MMC_DATA_READ;
683*4882a593Smuzhiyun
684*4882a593Smuzhiyun err = mmc_send_cmd(mmc, &cmd, &data);
685*4882a593Smuzhiyun memcpy(mmc_ext_csd, ext_csd, 512);
686*4882a593Smuzhiyun #if defined(CONFIG_MMC_USE_PRE_CONFIG) && defined(CONFIG_SPL_BUILD)
687*4882a593Smuzhiyun char *mmc_ecsd_base = NULL;
688*4882a593Smuzhiyun ulong mmc_ecsd;
689*4882a593Smuzhiyun
690*4882a593Smuzhiyun mmc_ecsd = dev_read_u32_default(mmc->dev, "mmc-ecsd", 0);
691*4882a593Smuzhiyun mmc_ecsd_base = (char *)mmc_ecsd;
692*4882a593Smuzhiyun if (mmc_ecsd_base) {
693*4882a593Smuzhiyun memcpy(mmc_ecsd_base, ext_csd, 512);
694*4882a593Smuzhiyun *(unsigned int *)(mmc_ecsd_base + 512) = 0x55aa55aa;
695*4882a593Smuzhiyun }
696*4882a593Smuzhiyun #endif
697*4882a593Smuzhiyun return err;
698*4882a593Smuzhiyun }
699*4882a593Smuzhiyun
mmc_poll_for_busy(struct mmc * mmc,u8 send_status)700*4882a593Smuzhiyun static int mmc_poll_for_busy(struct mmc *mmc, u8 send_status)
701*4882a593Smuzhiyun {
702*4882a593Smuzhiyun struct mmc_cmd cmd;
703*4882a593Smuzhiyun u8 busy = true;
704*4882a593Smuzhiyun uint start;
705*4882a593Smuzhiyun int ret;
706*4882a593Smuzhiyun int timeout = 1000;
707*4882a593Smuzhiyun
708*4882a593Smuzhiyun cmd.cmdidx = MMC_CMD_SEND_STATUS;
709*4882a593Smuzhiyun cmd.resp_type = MMC_RSP_R1;
710*4882a593Smuzhiyun cmd.cmdarg = mmc->rca << 16;
711*4882a593Smuzhiyun
712*4882a593Smuzhiyun start = get_timer(0);
713*4882a593Smuzhiyun
714*4882a593Smuzhiyun if (!send_status && !mmc_can_card_busy(mmc)) {
715*4882a593Smuzhiyun mdelay(timeout);
716*4882a593Smuzhiyun return 0;
717*4882a593Smuzhiyun }
718*4882a593Smuzhiyun
719*4882a593Smuzhiyun do {
720*4882a593Smuzhiyun if (!send_status) {
721*4882a593Smuzhiyun busy = mmc_card_busy(mmc);
722*4882a593Smuzhiyun } else {
723*4882a593Smuzhiyun ret = mmc_send_cmd(mmc, &cmd, NULL);
724*4882a593Smuzhiyun
725*4882a593Smuzhiyun if (ret)
726*4882a593Smuzhiyun return ret;
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun if (cmd.response[0] & MMC_STATUS_SWITCH_ERROR)
729*4882a593Smuzhiyun return -EBADMSG;
730*4882a593Smuzhiyun busy = (cmd.response[0] & MMC_STATUS_CURR_STATE) ==
731*4882a593Smuzhiyun MMC_STATE_PRG;
732*4882a593Smuzhiyun }
733*4882a593Smuzhiyun
734*4882a593Smuzhiyun if (get_timer(start) > timeout && busy)
735*4882a593Smuzhiyun return -ETIMEDOUT;
736*4882a593Smuzhiyun } while (busy);
737*4882a593Smuzhiyun
738*4882a593Smuzhiyun return 0;
739*4882a593Smuzhiyun }
740*4882a593Smuzhiyun
__mmc_switch(struct mmc * mmc,u8 set,u8 index,u8 value,u8 send_status)741*4882a593Smuzhiyun static int __mmc_switch(struct mmc *mmc, u8 set, u8 index, u8 value,
742*4882a593Smuzhiyun u8 send_status)
743*4882a593Smuzhiyun {
744*4882a593Smuzhiyun struct mmc_cmd cmd;
745*4882a593Smuzhiyun int retries = 3;
746*4882a593Smuzhiyun int ret;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun cmd.cmdidx = MMC_CMD_SWITCH;
749*4882a593Smuzhiyun cmd.resp_type = MMC_RSP_R1b;
750*4882a593Smuzhiyun cmd.cmdarg = (MMC_SWITCH_MODE_WRITE_BYTE << 24) |
751*4882a593Smuzhiyun (index << 16) |
752*4882a593Smuzhiyun (value << 8);
753*4882a593Smuzhiyun
754*4882a593Smuzhiyun do {
755*4882a593Smuzhiyun ret = mmc_send_cmd(mmc, &cmd, NULL);
756*4882a593Smuzhiyun
757*4882a593Smuzhiyun if (!ret)
758*4882a593Smuzhiyun return mmc_poll_for_busy(mmc, send_status);
759*4882a593Smuzhiyun } while (--retries > 0 && ret);
760*4882a593Smuzhiyun
761*4882a593Smuzhiyun return ret;
762*4882a593Smuzhiyun }
763*4882a593Smuzhiyun
mmc_switch(struct mmc * mmc,u8 set,u8 index,u8 value)764*4882a593Smuzhiyun int mmc_switch(struct mmc *mmc, u8 set, u8 index, u8 value)
765*4882a593Smuzhiyun {
766*4882a593Smuzhiyun return __mmc_switch(mmc, set, index, value, true);
767*4882a593Smuzhiyun }
768*4882a593Smuzhiyun
mmc_select_bus_width(struct mmc * mmc)769*4882a593Smuzhiyun static int mmc_select_bus_width(struct mmc *mmc)
770*4882a593Smuzhiyun {
771*4882a593Smuzhiyun u32 ext_csd_bits[] = {
772*4882a593Smuzhiyun EXT_CSD_BUS_WIDTH_8,
773*4882a593Smuzhiyun EXT_CSD_BUS_WIDTH_4,
774*4882a593Smuzhiyun };
775*4882a593Smuzhiyun u32 bus_widths[] = {
776*4882a593Smuzhiyun MMC_BUS_WIDTH_8BIT,
777*4882a593Smuzhiyun MMC_BUS_WIDTH_4BIT,
778*4882a593Smuzhiyun };
779*4882a593Smuzhiyun ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
780*4882a593Smuzhiyun ALLOC_CACHE_ALIGN_BUFFER(u8, test_csd, MMC_MAX_BLOCK_LEN);
781*4882a593Smuzhiyun u32 idx, bus_width = 0;
782*4882a593Smuzhiyun int err = 0;
783*4882a593Smuzhiyun
784*4882a593Smuzhiyun if (mmc->version < MMC_VERSION_4 ||
785*4882a593Smuzhiyun !(mmc->cfg->host_caps & (MMC_MODE_4BIT | MMC_MODE_8BIT)))
786*4882a593Smuzhiyun return 0;
787*4882a593Smuzhiyun
788*4882a593Smuzhiyun err = mmc_send_ext_csd(mmc, ext_csd);
789*4882a593Smuzhiyun
790*4882a593Smuzhiyun if (err)
791*4882a593Smuzhiyun return err;
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun idx = (mmc->cfg->host_caps & MMC_MODE_8BIT) ? 0 : 1;
794*4882a593Smuzhiyun
795*4882a593Smuzhiyun /*
796*4882a593Smuzhiyun * Unlike SD, MMC cards dont have a configuration register to notify
797*4882a593Smuzhiyun * supported bus width. So bus test command should be run to identify
798*4882a593Smuzhiyun * the supported bus width or compare the ext csd values of current
799*4882a593Smuzhiyun * bus width and ext csd values of 1 bit mode read earlier.
800*4882a593Smuzhiyun */
801*4882a593Smuzhiyun for (; idx < ARRAY_SIZE(bus_widths); idx++) {
802*4882a593Smuzhiyun /*
803*4882a593Smuzhiyun * Host is capable of 8bit transfer, then switch
804*4882a593Smuzhiyun * the device to work in 8bit transfer mode. If the
805*4882a593Smuzhiyun * mmc switch command returns error then switch to
806*4882a593Smuzhiyun * 4bit transfer mode. On success set the corresponding
807*4882a593Smuzhiyun * bus width on the host.
808*4882a593Smuzhiyun */
809*4882a593Smuzhiyun err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
810*4882a593Smuzhiyun EXT_CSD_BUS_WIDTH, ext_csd_bits[idx]);
811*4882a593Smuzhiyun if (err)
812*4882a593Smuzhiyun continue;
813*4882a593Smuzhiyun
814*4882a593Smuzhiyun bus_width = bus_widths[idx];
815*4882a593Smuzhiyun mmc_set_bus_width(mmc, bus_width);
816*4882a593Smuzhiyun
817*4882a593Smuzhiyun err = mmc_send_ext_csd(mmc, test_csd);
818*4882a593Smuzhiyun
819*4882a593Smuzhiyun if (err)
820*4882a593Smuzhiyun continue;
821*4882a593Smuzhiyun
822*4882a593Smuzhiyun /* Only compare read only fields */
823*4882a593Smuzhiyun if ((ext_csd[EXT_CSD_PARTITIONING_SUPPORT] ==
824*4882a593Smuzhiyun test_csd[EXT_CSD_PARTITIONING_SUPPORT]) &&
825*4882a593Smuzhiyun (ext_csd[EXT_CSD_HC_WP_GRP_SIZE] ==
826*4882a593Smuzhiyun test_csd[EXT_CSD_HC_WP_GRP_SIZE]) &&
827*4882a593Smuzhiyun (ext_csd[EXT_CSD_REV] == test_csd[EXT_CSD_REV]) &&
828*4882a593Smuzhiyun (ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE] ==
829*4882a593Smuzhiyun test_csd[EXT_CSD_HC_ERASE_GRP_SIZE]) &&
830*4882a593Smuzhiyun !memcmp(&ext_csd[EXT_CSD_SEC_CNT],
831*4882a593Smuzhiyun &test_csd[EXT_CSD_SEC_CNT], 4)) {
832*4882a593Smuzhiyun err = bus_width;
833*4882a593Smuzhiyun break;
834*4882a593Smuzhiyun } else {
835*4882a593Smuzhiyun err = -EBADMSG;
836*4882a593Smuzhiyun }
837*4882a593Smuzhiyun }
838*4882a593Smuzhiyun
839*4882a593Smuzhiyun return err;
840*4882a593Smuzhiyun }
841*4882a593Smuzhiyun
842*4882a593Smuzhiyun #ifndef CONFIG_MMC_SIMPLE
843*4882a593Smuzhiyun static const u8 tuning_blk_pattern_4bit[] = {
844*4882a593Smuzhiyun 0xff, 0x0f, 0xff, 0x00, 0xff, 0xcc, 0xc3, 0xcc,
845*4882a593Smuzhiyun 0xc3, 0x3c, 0xcc, 0xff, 0xfe, 0xff, 0xfe, 0xef,
846*4882a593Smuzhiyun 0xff, 0xdf, 0xff, 0xdd, 0xff, 0xfb, 0xff, 0xfb,
847*4882a593Smuzhiyun 0xbf, 0xff, 0x7f, 0xff, 0x77, 0xf7, 0xbd, 0xef,
848*4882a593Smuzhiyun 0xff, 0xf0, 0xff, 0xf0, 0x0f, 0xfc, 0xcc, 0x3c,
849*4882a593Smuzhiyun 0xcc, 0x33, 0xcc, 0xcf, 0xff, 0xef, 0xff, 0xee,
850*4882a593Smuzhiyun 0xff, 0xfd, 0xff, 0xfd, 0xdf, 0xff, 0xbf, 0xff,
851*4882a593Smuzhiyun 0xbb, 0xff, 0xf7, 0xff, 0xf7, 0x7f, 0x7b, 0xde,
852*4882a593Smuzhiyun };
853*4882a593Smuzhiyun
854*4882a593Smuzhiyun static const u8 tuning_blk_pattern_8bit[] = {
855*4882a593Smuzhiyun 0xff, 0xff, 0x00, 0xff, 0xff, 0xff, 0x00, 0x00,
856*4882a593Smuzhiyun 0xff, 0xff, 0xcc, 0xcc, 0xcc, 0x33, 0xcc, 0xcc,
857*4882a593Smuzhiyun 0xcc, 0x33, 0x33, 0xcc, 0xcc, 0xcc, 0xff, 0xff,
858*4882a593Smuzhiyun 0xff, 0xee, 0xff, 0xff, 0xff, 0xee, 0xee, 0xff,
859*4882a593Smuzhiyun 0xff, 0xff, 0xdd, 0xff, 0xff, 0xff, 0xdd, 0xdd,
860*4882a593Smuzhiyun 0xff, 0xff, 0xff, 0xbb, 0xff, 0xff, 0xff, 0xbb,
861*4882a593Smuzhiyun 0xbb, 0xff, 0xff, 0xff, 0x77, 0xff, 0xff, 0xff,
862*4882a593Smuzhiyun 0x77, 0x77, 0xff, 0x77, 0xbb, 0xdd, 0xee, 0xff,
863*4882a593Smuzhiyun 0xff, 0xff, 0xff, 0x00, 0xff, 0xff, 0xff, 0x00,
864*4882a593Smuzhiyun 0x00, 0xff, 0xff, 0xcc, 0xcc, 0xcc, 0x33, 0xcc,
865*4882a593Smuzhiyun 0xcc, 0xcc, 0x33, 0x33, 0xcc, 0xcc, 0xcc, 0xff,
866*4882a593Smuzhiyun 0xff, 0xff, 0xee, 0xff, 0xff, 0xff, 0xee, 0xee,
867*4882a593Smuzhiyun 0xff, 0xff, 0xff, 0xdd, 0xff, 0xff, 0xff, 0xdd,
868*4882a593Smuzhiyun 0xdd, 0xff, 0xff, 0xff, 0xbb, 0xff, 0xff, 0xff,
869*4882a593Smuzhiyun 0xbb, 0xbb, 0xff, 0xff, 0xff, 0x77, 0xff, 0xff,
870*4882a593Smuzhiyun 0xff, 0x77, 0x77, 0xff, 0x77, 0xbb, 0xdd, 0xee,
871*4882a593Smuzhiyun };
872*4882a593Smuzhiyun
mmc_send_tuning(struct mmc * mmc,u32 opcode)873*4882a593Smuzhiyun int mmc_send_tuning(struct mmc *mmc, u32 opcode)
874*4882a593Smuzhiyun {
875*4882a593Smuzhiyun struct mmc_cmd cmd;
876*4882a593Smuzhiyun struct mmc_data data;
877*4882a593Smuzhiyun const u8 *tuning_block_pattern;
878*4882a593Smuzhiyun int size, err = 0;
879*4882a593Smuzhiyun u8 *data_buf;
880*4882a593Smuzhiyun
881*4882a593Smuzhiyun if (mmc->bus_width == MMC_BUS_WIDTH_8BIT) {
882*4882a593Smuzhiyun tuning_block_pattern = tuning_blk_pattern_8bit;
883*4882a593Smuzhiyun size = sizeof(tuning_blk_pattern_8bit);
884*4882a593Smuzhiyun } else if (mmc->bus_width == MMC_BUS_WIDTH_4BIT) {
885*4882a593Smuzhiyun tuning_block_pattern = tuning_blk_pattern_4bit;
886*4882a593Smuzhiyun size = sizeof(tuning_blk_pattern_4bit);
887*4882a593Smuzhiyun } else {
888*4882a593Smuzhiyun return -EINVAL;
889*4882a593Smuzhiyun }
890*4882a593Smuzhiyun
891*4882a593Smuzhiyun data_buf = calloc(1, size);
892*4882a593Smuzhiyun if (!data_buf)
893*4882a593Smuzhiyun return -ENOMEM;
894*4882a593Smuzhiyun
895*4882a593Smuzhiyun cmd.cmdidx = opcode;
896*4882a593Smuzhiyun cmd.resp_type = MMC_RSP_R1;
897*4882a593Smuzhiyun cmd.cmdarg = 0;
898*4882a593Smuzhiyun
899*4882a593Smuzhiyun data.dest = (char *)data_buf;
900*4882a593Smuzhiyun data.blocksize = size;
901*4882a593Smuzhiyun data.blocks = 1;
902*4882a593Smuzhiyun data.flags = MMC_DATA_READ;
903*4882a593Smuzhiyun
904*4882a593Smuzhiyun err = mmc_send_cmd(mmc, &cmd, &data);
905*4882a593Smuzhiyun if (err)
906*4882a593Smuzhiyun goto out;
907*4882a593Smuzhiyun
908*4882a593Smuzhiyun if (memcmp(data_buf, tuning_block_pattern, size))
909*4882a593Smuzhiyun err = -EIO;
910*4882a593Smuzhiyun out:
911*4882a593Smuzhiyun free(data_buf);
912*4882a593Smuzhiyun return err;
913*4882a593Smuzhiyun }
914*4882a593Smuzhiyun
mmc_execute_tuning(struct mmc * mmc)915*4882a593Smuzhiyun static int mmc_execute_tuning(struct mmc *mmc)
916*4882a593Smuzhiyun {
917*4882a593Smuzhiyun #ifdef CONFIG_DM_MMC
918*4882a593Smuzhiyun struct dm_mmc_ops *ops = mmc_get_ops(mmc->dev);
919*4882a593Smuzhiyun #endif
920*4882a593Smuzhiyun u32 opcode;
921*4882a593Smuzhiyun
922*4882a593Smuzhiyun if (IS_SD(mmc))
923*4882a593Smuzhiyun opcode = MMC_SEND_TUNING_BLOCK;
924*4882a593Smuzhiyun else
925*4882a593Smuzhiyun opcode = MMC_SEND_TUNING_BLOCK_HS200;
926*4882a593Smuzhiyun
927*4882a593Smuzhiyun #ifndef CONFIG_DM_MMC
928*4882a593Smuzhiyun if (mmc->cfg->ops->execute_tuning) {
929*4882a593Smuzhiyun return mmc->cfg->ops->execute_tuning(mmc, opcode);
930*4882a593Smuzhiyun #else
931*4882a593Smuzhiyun if (ops->execute_tuning) {
932*4882a593Smuzhiyun return ops->execute_tuning(mmc->dev, opcode);
933*4882a593Smuzhiyun #endif
934*4882a593Smuzhiyun } else {
935*4882a593Smuzhiyun debug("Tuning feature required for HS200 mode.\n");
936*4882a593Smuzhiyun return -EIO;
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun }
939*4882a593Smuzhiyun
940*4882a593Smuzhiyun static int mmc_hs200_tuning(struct mmc *mmc)
941*4882a593Smuzhiyun {
942*4882a593Smuzhiyun return mmc_execute_tuning(mmc);
943*4882a593Smuzhiyun }
944*4882a593Smuzhiyun
945*4882a593Smuzhiyun #else
946*4882a593Smuzhiyun int mmc_send_tuning(struct mmc *mmc, u32 opcode) { return 0; }
947*4882a593Smuzhiyun int mmc_execute_tuning(struct mmc *mmc) { return 0; }
948*4882a593Smuzhiyun static int mmc_hs200_tuning(struct mmc *mmc) { return 0; }
949*4882a593Smuzhiyun #endif
950*4882a593Smuzhiyun
951*4882a593Smuzhiyun static int mmc_select_hs(struct mmc *mmc)
952*4882a593Smuzhiyun {
953*4882a593Smuzhiyun int ret;
954*4882a593Smuzhiyun
955*4882a593Smuzhiyun ret = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
956*4882a593Smuzhiyun EXT_CSD_HS_TIMING, EXT_CSD_TIMING_HS);
957*4882a593Smuzhiyun
958*4882a593Smuzhiyun if (!ret)
959*4882a593Smuzhiyun mmc_set_timing(mmc, MMC_TIMING_MMC_HS);
960*4882a593Smuzhiyun
961*4882a593Smuzhiyun return ret;
962*4882a593Smuzhiyun }
963*4882a593Smuzhiyun
964*4882a593Smuzhiyun static int mmc_select_hs_ddr(struct mmc *mmc)
965*4882a593Smuzhiyun {
966*4882a593Smuzhiyun u32 ext_csd_bits;
967*4882a593Smuzhiyun int err = 0;
968*4882a593Smuzhiyun
969*4882a593Smuzhiyun if (mmc->bus_width == MMC_BUS_WIDTH_1BIT)
970*4882a593Smuzhiyun return 0;
971*4882a593Smuzhiyun
972*4882a593Smuzhiyun ext_csd_bits = (mmc->bus_width == MMC_BUS_WIDTH_8BIT) ?
973*4882a593Smuzhiyun EXT_CSD_DDR_BUS_WIDTH_8 : EXT_CSD_DDR_BUS_WIDTH_4;
974*4882a593Smuzhiyun
975*4882a593Smuzhiyun err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
976*4882a593Smuzhiyun EXT_CSD_BUS_WIDTH, ext_csd_bits);
977*4882a593Smuzhiyun if (err)
978*4882a593Smuzhiyun return err;
979*4882a593Smuzhiyun
980*4882a593Smuzhiyun mmc_set_timing(mmc, MMC_TIMING_MMC_DDR52);
981*4882a593Smuzhiyun
982*4882a593Smuzhiyun return 0;
983*4882a593Smuzhiyun }
984*4882a593Smuzhiyun
985*4882a593Smuzhiyun #ifndef CONFIG_MMC_SIMPLE
986*4882a593Smuzhiyun static int mmc_select_hs200(struct mmc *mmc)
987*4882a593Smuzhiyun {
988*4882a593Smuzhiyun int ret;
989*4882a593Smuzhiyun
990*4882a593Smuzhiyun /*
991*4882a593Smuzhiyun * Set the bus width(4 or 8) with host's support and
992*4882a593Smuzhiyun * switch to HS200 mode if bus width is set successfully.
993*4882a593Smuzhiyun */
994*4882a593Smuzhiyun ret = mmc_select_bus_width(mmc);
995*4882a593Smuzhiyun
996*4882a593Smuzhiyun if (ret > 0) {
997*4882a593Smuzhiyun ret = __mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
998*4882a593Smuzhiyun EXT_CSD_HS_TIMING,
999*4882a593Smuzhiyun EXT_CSD_TIMING_HS200, false);
1000*4882a593Smuzhiyun
1001*4882a593Smuzhiyun if (ret)
1002*4882a593Smuzhiyun return ret;
1003*4882a593Smuzhiyun
1004*4882a593Smuzhiyun mmc_set_timing(mmc, MMC_TIMING_MMC_HS200);
1005*4882a593Smuzhiyun }
1006*4882a593Smuzhiyun
1007*4882a593Smuzhiyun return ret;
1008*4882a593Smuzhiyun }
1009*4882a593Smuzhiyun
1010*4882a593Smuzhiyun static int mmc_switch_to_hs400(struct mmc *mmc)
1011*4882a593Smuzhiyun {
1012*4882a593Smuzhiyun u8 val, fixed_drv_type, card_drv_type, drive_strength;
1013*4882a593Smuzhiyun
1014*4882a593Smuzhiyun fixed_drv_type = mmc->cfg->fixed_drv_type;
1015*4882a593Smuzhiyun card_drv_type = mmc->raw_driver_strength | mmc_driver_type_mask(0);
1016*4882a593Smuzhiyun drive_strength = (card_drv_type & mmc_driver_type_mask(fixed_drv_type))
1017*4882a593Smuzhiyun ? fixed_drv_type : 0;
1018*4882a593Smuzhiyun val = EXT_CSD_TIMING_HS400 | drive_strength << EXT_CSD_DRV_STR_SHIFT;
1019*4882a593Smuzhiyun
1020*4882a593Smuzhiyun return __mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_HS_TIMING, val, false);
1021*4882a593Smuzhiyun }
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun static int mmc_select_hs400(struct mmc *mmc)
1024*4882a593Smuzhiyun {
1025*4882a593Smuzhiyun int ret;
1026*4882a593Smuzhiyun
1027*4882a593Smuzhiyun /* Switch card to HS mode */
1028*4882a593Smuzhiyun ret = __mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1029*4882a593Smuzhiyun EXT_CSD_HS_TIMING, EXT_CSD_TIMING_HS, false);
1030*4882a593Smuzhiyun if (ret)
1031*4882a593Smuzhiyun return ret;
1032*4882a593Smuzhiyun
1033*4882a593Smuzhiyun /* Set host controller to HS timing */
1034*4882a593Smuzhiyun mmc_set_timing(mmc, MMC_TIMING_MMC_HS);
1035*4882a593Smuzhiyun
1036*4882a593Smuzhiyun /* Reduce frequency to HS frequency */
1037*4882a593Smuzhiyun mmc_set_clock(mmc, MMC_HIGH_52_MAX_DTR);
1038*4882a593Smuzhiyun
1039*4882a593Smuzhiyun ret = mmc_send_status(mmc, 1000);
1040*4882a593Smuzhiyun if (ret)
1041*4882a593Smuzhiyun return ret;
1042*4882a593Smuzhiyun
1043*4882a593Smuzhiyun /* Switch card to DDR */
1044*4882a593Smuzhiyun ret = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1045*4882a593Smuzhiyun EXT_CSD_BUS_WIDTH,
1046*4882a593Smuzhiyun EXT_CSD_DDR_BUS_WIDTH_8);
1047*4882a593Smuzhiyun if (ret)
1048*4882a593Smuzhiyun return ret;
1049*4882a593Smuzhiyun
1050*4882a593Smuzhiyun /* Switch card to HS400 */
1051*4882a593Smuzhiyun ret = mmc_switch_to_hs400(mmc);
1052*4882a593Smuzhiyun if (ret)
1053*4882a593Smuzhiyun return ret;
1054*4882a593Smuzhiyun
1055*4882a593Smuzhiyun /* Set host controller to HS400 timing and frequency */
1056*4882a593Smuzhiyun mmc_set_timing(mmc, MMC_TIMING_MMC_HS400);
1057*4882a593Smuzhiyun
1058*4882a593Smuzhiyun return ret;
1059*4882a593Smuzhiyun }
1060*4882a593Smuzhiyun
1061*4882a593Smuzhiyun static int mmc_select_hs400es(struct mmc *mmc)
1062*4882a593Smuzhiyun {
1063*4882a593Smuzhiyun int err;
1064*4882a593Smuzhiyun
1065*4882a593Smuzhiyun /* Switch card to HS mode */
1066*4882a593Smuzhiyun err = __mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1067*4882a593Smuzhiyun EXT_CSD_HS_TIMING, EXT_CSD_TIMING_HS, false);
1068*4882a593Smuzhiyun if (err)
1069*4882a593Smuzhiyun return err;
1070*4882a593Smuzhiyun
1071*4882a593Smuzhiyun /* Set host controller to HS timing */
1072*4882a593Smuzhiyun mmc_set_timing(mmc, MMC_TIMING_MMC_HS);
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun err = mmc_send_status(mmc, 1000);
1075*4882a593Smuzhiyun if (err)
1076*4882a593Smuzhiyun return err;
1077*4882a593Smuzhiyun
1078*4882a593Smuzhiyun mmc_set_clock(mmc, MMC_HIGH_52_MAX_DTR);
1079*4882a593Smuzhiyun
1080*4882a593Smuzhiyun err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_BUS_WIDTH,
1081*4882a593Smuzhiyun EXT_CSD_DDR_BUS_WIDTH_8 |
1082*4882a593Smuzhiyun EXT_CSD_BUS_WIDTH_STROBE);
1083*4882a593Smuzhiyun if (err) {
1084*4882a593Smuzhiyun printf("switch to bus width for hs400 failed\n");
1085*4882a593Smuzhiyun return err;
1086*4882a593Smuzhiyun }
1087*4882a593Smuzhiyun
1088*4882a593Smuzhiyun /* Switch card to HS400 */
1089*4882a593Smuzhiyun err = mmc_switch_to_hs400(mmc);
1090*4882a593Smuzhiyun if (err)
1091*4882a593Smuzhiyun return err;
1092*4882a593Smuzhiyun
1093*4882a593Smuzhiyun /* Set host controller to HS400 timing and frequency */
1094*4882a593Smuzhiyun mmc_set_timing(mmc, MMC_TIMING_MMC_HS400ES);
1095*4882a593Smuzhiyun
1096*4882a593Smuzhiyun return mmc_set_enhanced_strobe(mmc);
1097*4882a593Smuzhiyun }
1098*4882a593Smuzhiyun #else
1099*4882a593Smuzhiyun static int mmc_select_hs200(struct mmc *mmc) { return 0; }
1100*4882a593Smuzhiyun static int mmc_select_hs400(struct mmc *mmc) { return 0; }
1101*4882a593Smuzhiyun static int mmc_select_hs400es(struct mmc *mmc) { return 0; }
1102*4882a593Smuzhiyun #endif
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun static u32 mmc_select_card_type(struct mmc *mmc, u8 *ext_csd)
1105*4882a593Smuzhiyun {
1106*4882a593Smuzhiyun u8 card_type;
1107*4882a593Smuzhiyun u32 host_caps, avail_type = 0;
1108*4882a593Smuzhiyun
1109*4882a593Smuzhiyun card_type = ext_csd[EXT_CSD_CARD_TYPE];
1110*4882a593Smuzhiyun host_caps = mmc->cfg->host_caps;
1111*4882a593Smuzhiyun
1112*4882a593Smuzhiyun if ((host_caps & MMC_MODE_HS) &&
1113*4882a593Smuzhiyun (card_type & EXT_CSD_CARD_TYPE_26))
1114*4882a593Smuzhiyun avail_type |= EXT_CSD_CARD_TYPE_26;
1115*4882a593Smuzhiyun
1116*4882a593Smuzhiyun if ((host_caps & MMC_MODE_HS) &&
1117*4882a593Smuzhiyun (card_type & EXT_CSD_CARD_TYPE_52))
1118*4882a593Smuzhiyun avail_type |= EXT_CSD_CARD_TYPE_52;
1119*4882a593Smuzhiyun
1120*4882a593Smuzhiyun /*
1121*4882a593Smuzhiyun * For the moment, u-boot doesn't support signal voltage
1122*4882a593Smuzhiyun * switch, therefor we assume that host support ddr52
1123*4882a593Smuzhiyun * at 1.8v or 3.3v I/O(1.2v I/O not supported, hs200 and
1124*4882a593Smuzhiyun * hs400 are the same).
1125*4882a593Smuzhiyun */
1126*4882a593Smuzhiyun if ((host_caps & MMC_MODE_DDR_52MHz) &&
1127*4882a593Smuzhiyun (card_type & EXT_CSD_CARD_TYPE_DDR_1_8V))
1128*4882a593Smuzhiyun avail_type |= EXT_CSD_CARD_TYPE_DDR_1_8V;
1129*4882a593Smuzhiyun
1130*4882a593Smuzhiyun if ((host_caps & MMC_MODE_HS200) &&
1131*4882a593Smuzhiyun (card_type & EXT_CSD_CARD_TYPE_HS200_1_8V))
1132*4882a593Smuzhiyun avail_type |= EXT_CSD_CARD_TYPE_HS200_1_8V;
1133*4882a593Smuzhiyun
1134*4882a593Smuzhiyun /*
1135*4882a593Smuzhiyun * If host can support HS400, it means that host can also
1136*4882a593Smuzhiyun * support HS200.
1137*4882a593Smuzhiyun */
1138*4882a593Smuzhiyun if ((host_caps & MMC_MODE_HS400) &&
1139*4882a593Smuzhiyun (host_caps & MMC_MODE_8BIT) &&
1140*4882a593Smuzhiyun (card_type & EXT_CSD_CARD_TYPE_HS400_1_8V))
1141*4882a593Smuzhiyun avail_type |= EXT_CSD_CARD_TYPE_HS200_1_8V |
1142*4882a593Smuzhiyun EXT_CSD_CARD_TYPE_HS400_1_8V;
1143*4882a593Smuzhiyun
1144*4882a593Smuzhiyun if ((host_caps & MMC_MODE_HS400ES) &&
1145*4882a593Smuzhiyun (host_caps & MMC_MODE_8BIT) &&
1146*4882a593Smuzhiyun ext_csd[EXT_CSD_STROBE_SUPPORT] &&
1147*4882a593Smuzhiyun (avail_type & EXT_CSD_CARD_TYPE_HS400_1_8V))
1148*4882a593Smuzhiyun avail_type |= EXT_CSD_CARD_TYPE_HS200_1_8V |
1149*4882a593Smuzhiyun EXT_CSD_CARD_TYPE_HS400_1_8V |
1150*4882a593Smuzhiyun EXT_CSD_CARD_TYPE_HS400ES;
1151*4882a593Smuzhiyun
1152*4882a593Smuzhiyun return avail_type;
1153*4882a593Smuzhiyun }
1154*4882a593Smuzhiyun
1155*4882a593Smuzhiyun static void mmc_set_bus_speed(struct mmc *mmc, u8 avail_type)
1156*4882a593Smuzhiyun {
1157*4882a593Smuzhiyun int clock = 0;
1158*4882a593Smuzhiyun
1159*4882a593Smuzhiyun if (mmc_card_hs(mmc))
1160*4882a593Smuzhiyun clock = (avail_type & EXT_CSD_CARD_TYPE_52) ?
1161*4882a593Smuzhiyun MMC_HIGH_52_MAX_DTR : MMC_HIGH_26_MAX_DTR;
1162*4882a593Smuzhiyun else if (mmc_card_hs200(mmc) ||
1163*4882a593Smuzhiyun mmc_card_hs400(mmc) ||
1164*4882a593Smuzhiyun mmc_card_hs400es(mmc))
1165*4882a593Smuzhiyun clock = MMC_HS200_MAX_DTR;
1166*4882a593Smuzhiyun
1167*4882a593Smuzhiyun mmc_set_clock(mmc, clock);
1168*4882a593Smuzhiyun }
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun static int mmc_change_freq(struct mmc *mmc)
1171*4882a593Smuzhiyun {
1172*4882a593Smuzhiyun ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
1173*4882a593Smuzhiyun u32 avail_type;
1174*4882a593Smuzhiyun int err;
1175*4882a593Smuzhiyun
1176*4882a593Smuzhiyun mmc->card_caps = 0;
1177*4882a593Smuzhiyun
1178*4882a593Smuzhiyun if (mmc_host_is_spi(mmc))
1179*4882a593Smuzhiyun return 0;
1180*4882a593Smuzhiyun
1181*4882a593Smuzhiyun /* Only version 4 supports high-speed */
1182*4882a593Smuzhiyun if (mmc->version < MMC_VERSION_4)
1183*4882a593Smuzhiyun return 0;
1184*4882a593Smuzhiyun
1185*4882a593Smuzhiyun mmc->card_caps |= MMC_MODE_4BIT | MMC_MODE_8BIT;
1186*4882a593Smuzhiyun
1187*4882a593Smuzhiyun err = mmc_send_ext_csd(mmc, ext_csd);
1188*4882a593Smuzhiyun
1189*4882a593Smuzhiyun if (err)
1190*4882a593Smuzhiyun return err;
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun avail_type = mmc_select_card_type(mmc, ext_csd);
1193*4882a593Smuzhiyun
1194*4882a593Smuzhiyun if (avail_type & EXT_CSD_CARD_TYPE_HS400ES) {
1195*4882a593Smuzhiyun err = mmc_select_bus_width(mmc);
1196*4882a593Smuzhiyun if (err > 0 && mmc->bus_width == MMC_BUS_WIDTH_8BIT) {
1197*4882a593Smuzhiyun err = mmc_select_hs400es(mmc);
1198*4882a593Smuzhiyun mmc_set_bus_speed(mmc, avail_type);
1199*4882a593Smuzhiyun if (!err)
1200*4882a593Smuzhiyun return err;
1201*4882a593Smuzhiyun }
1202*4882a593Smuzhiyun }
1203*4882a593Smuzhiyun
1204*4882a593Smuzhiyun if (avail_type & EXT_CSD_CARD_TYPE_HS200)
1205*4882a593Smuzhiyun err = mmc_select_hs200(mmc);
1206*4882a593Smuzhiyun else if (avail_type & EXT_CSD_CARD_TYPE_HS)
1207*4882a593Smuzhiyun err = mmc_select_hs(mmc);
1208*4882a593Smuzhiyun else
1209*4882a593Smuzhiyun err = -EINVAL;
1210*4882a593Smuzhiyun
1211*4882a593Smuzhiyun if (err)
1212*4882a593Smuzhiyun return err;
1213*4882a593Smuzhiyun
1214*4882a593Smuzhiyun mmc_set_bus_speed(mmc, avail_type);
1215*4882a593Smuzhiyun
1216*4882a593Smuzhiyun if (mmc_card_hs200(mmc)) {
1217*4882a593Smuzhiyun err = mmc_hs200_tuning(mmc);
1218*4882a593Smuzhiyun if (avail_type & EXT_CSD_CARD_TYPE_HS400 &&
1219*4882a593Smuzhiyun mmc->bus_width == MMC_BUS_WIDTH_8BIT) {
1220*4882a593Smuzhiyun err = mmc_select_hs400(mmc);
1221*4882a593Smuzhiyun mmc_set_bus_speed(mmc, avail_type);
1222*4882a593Smuzhiyun }
1223*4882a593Smuzhiyun } else if (!mmc_card_hs400es(mmc)) {
1224*4882a593Smuzhiyun err = mmc_select_bus_width(mmc) > 0 ? 0 : err;
1225*4882a593Smuzhiyun if (!err && avail_type & EXT_CSD_CARD_TYPE_DDR_52)
1226*4882a593Smuzhiyun err = mmc_select_hs_ddr(mmc);
1227*4882a593Smuzhiyun }
1228*4882a593Smuzhiyun
1229*4882a593Smuzhiyun return err;
1230*4882a593Smuzhiyun }
1231*4882a593Smuzhiyun
1232*4882a593Smuzhiyun static int mmc_set_capacity(struct mmc *mmc, int part_num)
1233*4882a593Smuzhiyun {
1234*4882a593Smuzhiyun switch (part_num) {
1235*4882a593Smuzhiyun case 0:
1236*4882a593Smuzhiyun mmc->capacity = mmc->capacity_user;
1237*4882a593Smuzhiyun break;
1238*4882a593Smuzhiyun case 1:
1239*4882a593Smuzhiyun case 2:
1240*4882a593Smuzhiyun mmc->capacity = mmc->capacity_boot;
1241*4882a593Smuzhiyun break;
1242*4882a593Smuzhiyun case 3:
1243*4882a593Smuzhiyun mmc->capacity = mmc->capacity_rpmb;
1244*4882a593Smuzhiyun break;
1245*4882a593Smuzhiyun case 4:
1246*4882a593Smuzhiyun case 5:
1247*4882a593Smuzhiyun case 6:
1248*4882a593Smuzhiyun case 7:
1249*4882a593Smuzhiyun mmc->capacity = mmc->capacity_gp[part_num - 4];
1250*4882a593Smuzhiyun break;
1251*4882a593Smuzhiyun default:
1252*4882a593Smuzhiyun return -1;
1253*4882a593Smuzhiyun }
1254*4882a593Smuzhiyun
1255*4882a593Smuzhiyun mmc_get_blk_desc(mmc)->lba = lldiv(mmc->capacity, mmc->read_bl_len);
1256*4882a593Smuzhiyun
1257*4882a593Smuzhiyun return 0;
1258*4882a593Smuzhiyun }
1259*4882a593Smuzhiyun
1260*4882a593Smuzhiyun int mmc_switch_part(struct mmc *mmc, unsigned int part_num)
1261*4882a593Smuzhiyun {
1262*4882a593Smuzhiyun int ret;
1263*4882a593Smuzhiyun
1264*4882a593Smuzhiyun ret = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_PART_CONF,
1265*4882a593Smuzhiyun (mmc->part_config & ~PART_ACCESS_MASK)
1266*4882a593Smuzhiyun | (part_num & PART_ACCESS_MASK));
1267*4882a593Smuzhiyun
1268*4882a593Smuzhiyun /*
1269*4882a593Smuzhiyun * Set the capacity if the switch succeeded or was intended
1270*4882a593Smuzhiyun * to return to representing the raw device.
1271*4882a593Smuzhiyun */
1272*4882a593Smuzhiyun if ((ret == 0) || ((ret == -ENODEV) && (part_num == 0))) {
1273*4882a593Smuzhiyun ret = mmc_set_capacity(mmc, part_num);
1274*4882a593Smuzhiyun mmc_get_blk_desc(mmc)->hwpart = part_num;
1275*4882a593Smuzhiyun }
1276*4882a593Smuzhiyun
1277*4882a593Smuzhiyun return ret;
1278*4882a593Smuzhiyun }
1279*4882a593Smuzhiyun
1280*4882a593Smuzhiyun int mmc_hwpart_config(struct mmc *mmc,
1281*4882a593Smuzhiyun const struct mmc_hwpart_conf *conf,
1282*4882a593Smuzhiyun enum mmc_hwpart_conf_mode mode)
1283*4882a593Smuzhiyun {
1284*4882a593Smuzhiyun u8 part_attrs = 0;
1285*4882a593Smuzhiyun u32 enh_size_mult;
1286*4882a593Smuzhiyun u32 enh_start_addr;
1287*4882a593Smuzhiyun u32 gp_size_mult[4];
1288*4882a593Smuzhiyun u32 max_enh_size_mult;
1289*4882a593Smuzhiyun u32 tot_enh_size_mult = 0;
1290*4882a593Smuzhiyun u8 wr_rel_set;
1291*4882a593Smuzhiyun int i, pidx, err;
1292*4882a593Smuzhiyun ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
1293*4882a593Smuzhiyun
1294*4882a593Smuzhiyun if (mode < MMC_HWPART_CONF_CHECK || mode > MMC_HWPART_CONF_COMPLETE)
1295*4882a593Smuzhiyun return -EINVAL;
1296*4882a593Smuzhiyun
1297*4882a593Smuzhiyun if (IS_SD(mmc) || (mmc->version < MMC_VERSION_4_41)) {
1298*4882a593Smuzhiyun printf("eMMC >= 4.4 required for enhanced user data area\n");
1299*4882a593Smuzhiyun return -EMEDIUMTYPE;
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun
1302*4882a593Smuzhiyun if (!(mmc->part_support & PART_SUPPORT)) {
1303*4882a593Smuzhiyun printf("Card does not support partitioning\n");
1304*4882a593Smuzhiyun return -EMEDIUMTYPE;
1305*4882a593Smuzhiyun }
1306*4882a593Smuzhiyun
1307*4882a593Smuzhiyun if (!mmc->hc_wp_grp_size) {
1308*4882a593Smuzhiyun printf("Card does not define HC WP group size\n");
1309*4882a593Smuzhiyun return -EMEDIUMTYPE;
1310*4882a593Smuzhiyun }
1311*4882a593Smuzhiyun
1312*4882a593Smuzhiyun /* check partition alignment and total enhanced size */
1313*4882a593Smuzhiyun if (conf->user.enh_size) {
1314*4882a593Smuzhiyun if (conf->user.enh_size % mmc->hc_wp_grp_size ||
1315*4882a593Smuzhiyun conf->user.enh_start % mmc->hc_wp_grp_size) {
1316*4882a593Smuzhiyun printf("User data enhanced area not HC WP group "
1317*4882a593Smuzhiyun "size aligned\n");
1318*4882a593Smuzhiyun return -EINVAL;
1319*4882a593Smuzhiyun }
1320*4882a593Smuzhiyun part_attrs |= EXT_CSD_ENH_USR;
1321*4882a593Smuzhiyun enh_size_mult = conf->user.enh_size / mmc->hc_wp_grp_size;
1322*4882a593Smuzhiyun if (mmc->high_capacity) {
1323*4882a593Smuzhiyun enh_start_addr = conf->user.enh_start;
1324*4882a593Smuzhiyun } else {
1325*4882a593Smuzhiyun enh_start_addr = (conf->user.enh_start << 9);
1326*4882a593Smuzhiyun }
1327*4882a593Smuzhiyun } else {
1328*4882a593Smuzhiyun enh_size_mult = 0;
1329*4882a593Smuzhiyun enh_start_addr = 0;
1330*4882a593Smuzhiyun }
1331*4882a593Smuzhiyun tot_enh_size_mult += enh_size_mult;
1332*4882a593Smuzhiyun
1333*4882a593Smuzhiyun for (pidx = 0; pidx < 4; pidx++) {
1334*4882a593Smuzhiyun if (conf->gp_part[pidx].size % mmc->hc_wp_grp_size) {
1335*4882a593Smuzhiyun printf("GP%i partition not HC WP group size "
1336*4882a593Smuzhiyun "aligned\n", pidx+1);
1337*4882a593Smuzhiyun return -EINVAL;
1338*4882a593Smuzhiyun }
1339*4882a593Smuzhiyun gp_size_mult[pidx] = conf->gp_part[pidx].size / mmc->hc_wp_grp_size;
1340*4882a593Smuzhiyun if (conf->gp_part[pidx].size && conf->gp_part[pidx].enhanced) {
1341*4882a593Smuzhiyun part_attrs |= EXT_CSD_ENH_GP(pidx);
1342*4882a593Smuzhiyun tot_enh_size_mult += gp_size_mult[pidx];
1343*4882a593Smuzhiyun }
1344*4882a593Smuzhiyun }
1345*4882a593Smuzhiyun
1346*4882a593Smuzhiyun if (part_attrs && ! (mmc->part_support & ENHNCD_SUPPORT)) {
1347*4882a593Smuzhiyun printf("Card does not support enhanced attribute\n");
1348*4882a593Smuzhiyun return -EMEDIUMTYPE;
1349*4882a593Smuzhiyun }
1350*4882a593Smuzhiyun
1351*4882a593Smuzhiyun err = mmc_send_ext_csd(mmc, ext_csd);
1352*4882a593Smuzhiyun if (err)
1353*4882a593Smuzhiyun return err;
1354*4882a593Smuzhiyun
1355*4882a593Smuzhiyun max_enh_size_mult =
1356*4882a593Smuzhiyun (ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT+2] << 16) +
1357*4882a593Smuzhiyun (ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT+1] << 8) +
1358*4882a593Smuzhiyun ext_csd[EXT_CSD_MAX_ENH_SIZE_MULT];
1359*4882a593Smuzhiyun if (tot_enh_size_mult > max_enh_size_mult) {
1360*4882a593Smuzhiyun printf("Total enhanced size exceeds maximum (%u > %u)\n",
1361*4882a593Smuzhiyun tot_enh_size_mult, max_enh_size_mult);
1362*4882a593Smuzhiyun return -EMEDIUMTYPE;
1363*4882a593Smuzhiyun }
1364*4882a593Smuzhiyun
1365*4882a593Smuzhiyun /* The default value of EXT_CSD_WR_REL_SET is device
1366*4882a593Smuzhiyun * dependent, the values can only be changed if the
1367*4882a593Smuzhiyun * EXT_CSD_HS_CTRL_REL bit is set. The values can be
1368*4882a593Smuzhiyun * changed only once and before partitioning is completed. */
1369*4882a593Smuzhiyun wr_rel_set = ext_csd[EXT_CSD_WR_REL_SET];
1370*4882a593Smuzhiyun if (conf->user.wr_rel_change) {
1371*4882a593Smuzhiyun if (conf->user.wr_rel_set)
1372*4882a593Smuzhiyun wr_rel_set |= EXT_CSD_WR_DATA_REL_USR;
1373*4882a593Smuzhiyun else
1374*4882a593Smuzhiyun wr_rel_set &= ~EXT_CSD_WR_DATA_REL_USR;
1375*4882a593Smuzhiyun }
1376*4882a593Smuzhiyun for (pidx = 0; pidx < 4; pidx++) {
1377*4882a593Smuzhiyun if (conf->gp_part[pidx].wr_rel_change) {
1378*4882a593Smuzhiyun if (conf->gp_part[pidx].wr_rel_set)
1379*4882a593Smuzhiyun wr_rel_set |= EXT_CSD_WR_DATA_REL_GP(pidx);
1380*4882a593Smuzhiyun else
1381*4882a593Smuzhiyun wr_rel_set &= ~EXT_CSD_WR_DATA_REL_GP(pidx);
1382*4882a593Smuzhiyun }
1383*4882a593Smuzhiyun }
1384*4882a593Smuzhiyun
1385*4882a593Smuzhiyun if (wr_rel_set != ext_csd[EXT_CSD_WR_REL_SET] &&
1386*4882a593Smuzhiyun !(ext_csd[EXT_CSD_WR_REL_PARAM] & EXT_CSD_HS_CTRL_REL)) {
1387*4882a593Smuzhiyun puts("Card does not support host controlled partition write "
1388*4882a593Smuzhiyun "reliability settings\n");
1389*4882a593Smuzhiyun return -EMEDIUMTYPE;
1390*4882a593Smuzhiyun }
1391*4882a593Smuzhiyun
1392*4882a593Smuzhiyun if (ext_csd[EXT_CSD_PARTITION_SETTING] &
1393*4882a593Smuzhiyun EXT_CSD_PARTITION_SETTING_COMPLETED) {
1394*4882a593Smuzhiyun printf("Card already partitioned\n");
1395*4882a593Smuzhiyun return -EPERM;
1396*4882a593Smuzhiyun }
1397*4882a593Smuzhiyun
1398*4882a593Smuzhiyun if (mode == MMC_HWPART_CONF_CHECK)
1399*4882a593Smuzhiyun return 0;
1400*4882a593Smuzhiyun
1401*4882a593Smuzhiyun /* Partitioning requires high-capacity size definitions */
1402*4882a593Smuzhiyun if (!(ext_csd[EXT_CSD_ERASE_GROUP_DEF] & 0x01)) {
1403*4882a593Smuzhiyun err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1404*4882a593Smuzhiyun EXT_CSD_ERASE_GROUP_DEF, 1);
1405*4882a593Smuzhiyun
1406*4882a593Smuzhiyun if (err)
1407*4882a593Smuzhiyun return err;
1408*4882a593Smuzhiyun
1409*4882a593Smuzhiyun ext_csd[EXT_CSD_ERASE_GROUP_DEF] = 1;
1410*4882a593Smuzhiyun
1411*4882a593Smuzhiyun /* update erase group size to be high-capacity */
1412*4882a593Smuzhiyun mmc->erase_grp_size =
1413*4882a593Smuzhiyun ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE] * 1024;
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun }
1416*4882a593Smuzhiyun
1417*4882a593Smuzhiyun /* all OK, write the configuration */
1418*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
1419*4882a593Smuzhiyun err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1420*4882a593Smuzhiyun EXT_CSD_ENH_START_ADDR+i,
1421*4882a593Smuzhiyun (enh_start_addr >> (i*8)) & 0xFF);
1422*4882a593Smuzhiyun if (err)
1423*4882a593Smuzhiyun return err;
1424*4882a593Smuzhiyun }
1425*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
1426*4882a593Smuzhiyun err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1427*4882a593Smuzhiyun EXT_CSD_ENH_SIZE_MULT+i,
1428*4882a593Smuzhiyun (enh_size_mult >> (i*8)) & 0xFF);
1429*4882a593Smuzhiyun if (err)
1430*4882a593Smuzhiyun return err;
1431*4882a593Smuzhiyun }
1432*4882a593Smuzhiyun for (pidx = 0; pidx < 4; pidx++) {
1433*4882a593Smuzhiyun for (i = 0; i < 3; i++) {
1434*4882a593Smuzhiyun err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1435*4882a593Smuzhiyun EXT_CSD_GP_SIZE_MULT+pidx*3+i,
1436*4882a593Smuzhiyun (gp_size_mult[pidx] >> (i*8)) & 0xFF);
1437*4882a593Smuzhiyun if (err)
1438*4882a593Smuzhiyun return err;
1439*4882a593Smuzhiyun }
1440*4882a593Smuzhiyun }
1441*4882a593Smuzhiyun err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1442*4882a593Smuzhiyun EXT_CSD_PARTITIONS_ATTRIBUTE, part_attrs);
1443*4882a593Smuzhiyun if (err)
1444*4882a593Smuzhiyun return err;
1445*4882a593Smuzhiyun
1446*4882a593Smuzhiyun if (mode == MMC_HWPART_CONF_SET)
1447*4882a593Smuzhiyun return 0;
1448*4882a593Smuzhiyun
1449*4882a593Smuzhiyun /* The WR_REL_SET is a write-once register but shall be
1450*4882a593Smuzhiyun * written before setting PART_SETTING_COMPLETED. As it is
1451*4882a593Smuzhiyun * write-once we can only write it when completing the
1452*4882a593Smuzhiyun * partitioning. */
1453*4882a593Smuzhiyun if (wr_rel_set != ext_csd[EXT_CSD_WR_REL_SET]) {
1454*4882a593Smuzhiyun err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1455*4882a593Smuzhiyun EXT_CSD_WR_REL_SET, wr_rel_set);
1456*4882a593Smuzhiyun if (err)
1457*4882a593Smuzhiyun return err;
1458*4882a593Smuzhiyun }
1459*4882a593Smuzhiyun
1460*4882a593Smuzhiyun /* Setting PART_SETTING_COMPLETED confirms the partition
1461*4882a593Smuzhiyun * configuration but it only becomes effective after power
1462*4882a593Smuzhiyun * cycle, so we do not adjust the partition related settings
1463*4882a593Smuzhiyun * in the mmc struct. */
1464*4882a593Smuzhiyun
1465*4882a593Smuzhiyun err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
1466*4882a593Smuzhiyun EXT_CSD_PARTITION_SETTING,
1467*4882a593Smuzhiyun EXT_CSD_PARTITION_SETTING_COMPLETED);
1468*4882a593Smuzhiyun if (err)
1469*4882a593Smuzhiyun return err;
1470*4882a593Smuzhiyun
1471*4882a593Smuzhiyun return 0;
1472*4882a593Smuzhiyun }
1473*4882a593Smuzhiyun
1474*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(DM_MMC)
1475*4882a593Smuzhiyun int mmc_getcd(struct mmc *mmc)
1476*4882a593Smuzhiyun {
1477*4882a593Smuzhiyun int cd;
1478*4882a593Smuzhiyun
1479*4882a593Smuzhiyun cd = board_mmc_getcd(mmc);
1480*4882a593Smuzhiyun
1481*4882a593Smuzhiyun if (cd < 0) {
1482*4882a593Smuzhiyun if (mmc->cfg->ops->getcd)
1483*4882a593Smuzhiyun cd = mmc->cfg->ops->getcd(mmc);
1484*4882a593Smuzhiyun else
1485*4882a593Smuzhiyun cd = 1;
1486*4882a593Smuzhiyun }
1487*4882a593Smuzhiyun
1488*4882a593Smuzhiyun return cd;
1489*4882a593Smuzhiyun }
1490*4882a593Smuzhiyun #endif
1491*4882a593Smuzhiyun
1492*4882a593Smuzhiyun static int sd_switch(struct mmc *mmc, int mode, int group, u8 value, u8 *resp)
1493*4882a593Smuzhiyun {
1494*4882a593Smuzhiyun struct mmc_cmd cmd;
1495*4882a593Smuzhiyun struct mmc_data data;
1496*4882a593Smuzhiyun
1497*4882a593Smuzhiyun /* Switch the frequency */
1498*4882a593Smuzhiyun cmd.cmdidx = SD_CMD_SWITCH_FUNC;
1499*4882a593Smuzhiyun cmd.resp_type = MMC_RSP_R1;
1500*4882a593Smuzhiyun cmd.cmdarg = (mode << 31) | 0xffffff;
1501*4882a593Smuzhiyun cmd.cmdarg &= ~(0xf << (group * 4));
1502*4882a593Smuzhiyun cmd.cmdarg |= value << (group * 4);
1503*4882a593Smuzhiyun
1504*4882a593Smuzhiyun data.dest = (char *)resp;
1505*4882a593Smuzhiyun data.blocksize = 64;
1506*4882a593Smuzhiyun data.blocks = 1;
1507*4882a593Smuzhiyun data.flags = MMC_DATA_READ;
1508*4882a593Smuzhiyun
1509*4882a593Smuzhiyun return mmc_send_cmd(mmc, &cmd, &data);
1510*4882a593Smuzhiyun }
1511*4882a593Smuzhiyun
1512*4882a593Smuzhiyun
1513*4882a593Smuzhiyun static int sd_change_freq(struct mmc *mmc)
1514*4882a593Smuzhiyun {
1515*4882a593Smuzhiyun int err;
1516*4882a593Smuzhiyun struct mmc_cmd cmd;
1517*4882a593Smuzhiyun ALLOC_CACHE_ALIGN_BUFFER(uint, scr, 2);
1518*4882a593Smuzhiyun ALLOC_CACHE_ALIGN_BUFFER(uint, switch_status, 16);
1519*4882a593Smuzhiyun struct mmc_data data;
1520*4882a593Smuzhiyun int timeout;
1521*4882a593Smuzhiyun
1522*4882a593Smuzhiyun mmc->card_caps = 0;
1523*4882a593Smuzhiyun
1524*4882a593Smuzhiyun if (mmc_host_is_spi(mmc))
1525*4882a593Smuzhiyun return 0;
1526*4882a593Smuzhiyun
1527*4882a593Smuzhiyun /* Read the SCR to find out if this card supports higher speeds */
1528*4882a593Smuzhiyun cmd.cmdidx = MMC_CMD_APP_CMD;
1529*4882a593Smuzhiyun cmd.resp_type = MMC_RSP_R1;
1530*4882a593Smuzhiyun cmd.cmdarg = mmc->rca << 16;
1531*4882a593Smuzhiyun
1532*4882a593Smuzhiyun err = mmc_send_cmd(mmc, &cmd, NULL);
1533*4882a593Smuzhiyun
1534*4882a593Smuzhiyun if (err)
1535*4882a593Smuzhiyun return err;
1536*4882a593Smuzhiyun
1537*4882a593Smuzhiyun cmd.cmdidx = SD_CMD_APP_SEND_SCR;
1538*4882a593Smuzhiyun cmd.resp_type = MMC_RSP_R1;
1539*4882a593Smuzhiyun cmd.cmdarg = 0;
1540*4882a593Smuzhiyun
1541*4882a593Smuzhiyun timeout = 3;
1542*4882a593Smuzhiyun
1543*4882a593Smuzhiyun retry_scr:
1544*4882a593Smuzhiyun data.dest = (char *)scr;
1545*4882a593Smuzhiyun data.blocksize = 8;
1546*4882a593Smuzhiyun data.blocks = 1;
1547*4882a593Smuzhiyun data.flags = MMC_DATA_READ;
1548*4882a593Smuzhiyun
1549*4882a593Smuzhiyun err = mmc_send_cmd(mmc, &cmd, &data);
1550*4882a593Smuzhiyun
1551*4882a593Smuzhiyun if (err) {
1552*4882a593Smuzhiyun if (timeout--)
1553*4882a593Smuzhiyun goto retry_scr;
1554*4882a593Smuzhiyun
1555*4882a593Smuzhiyun return err;
1556*4882a593Smuzhiyun }
1557*4882a593Smuzhiyun
1558*4882a593Smuzhiyun mmc->scr[0] = __be32_to_cpu(scr[0]);
1559*4882a593Smuzhiyun mmc->scr[1] = __be32_to_cpu(scr[1]);
1560*4882a593Smuzhiyun
1561*4882a593Smuzhiyun switch ((mmc->scr[0] >> 24) & 0xf) {
1562*4882a593Smuzhiyun case 0:
1563*4882a593Smuzhiyun mmc->version = SD_VERSION_1_0;
1564*4882a593Smuzhiyun break;
1565*4882a593Smuzhiyun case 1:
1566*4882a593Smuzhiyun mmc->version = SD_VERSION_1_10;
1567*4882a593Smuzhiyun break;
1568*4882a593Smuzhiyun case 2:
1569*4882a593Smuzhiyun mmc->version = SD_VERSION_2;
1570*4882a593Smuzhiyun if ((mmc->scr[0] >> 15) & 0x1)
1571*4882a593Smuzhiyun mmc->version = SD_VERSION_3;
1572*4882a593Smuzhiyun break;
1573*4882a593Smuzhiyun default:
1574*4882a593Smuzhiyun mmc->version = SD_VERSION_1_0;
1575*4882a593Smuzhiyun break;
1576*4882a593Smuzhiyun }
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun if (mmc->scr[0] & SD_DATA_4BIT)
1579*4882a593Smuzhiyun mmc->card_caps |= MMC_MODE_4BIT;
1580*4882a593Smuzhiyun
1581*4882a593Smuzhiyun /* Version 1.0 doesn't support switching */
1582*4882a593Smuzhiyun if (mmc->version == SD_VERSION_1_0)
1583*4882a593Smuzhiyun return 0;
1584*4882a593Smuzhiyun
1585*4882a593Smuzhiyun timeout = 4;
1586*4882a593Smuzhiyun while (timeout--) {
1587*4882a593Smuzhiyun err = sd_switch(mmc, SD_SWITCH_CHECK, 0, 1,
1588*4882a593Smuzhiyun (u8 *)switch_status);
1589*4882a593Smuzhiyun
1590*4882a593Smuzhiyun if (err)
1591*4882a593Smuzhiyun return err;
1592*4882a593Smuzhiyun
1593*4882a593Smuzhiyun /* The high-speed function is busy. Try again */
1594*4882a593Smuzhiyun if (!(__be32_to_cpu(switch_status[7]) & SD_HIGHSPEED_BUSY))
1595*4882a593Smuzhiyun break;
1596*4882a593Smuzhiyun }
1597*4882a593Smuzhiyun
1598*4882a593Smuzhiyun /* If high-speed isn't supported, we return */
1599*4882a593Smuzhiyun if (!(__be32_to_cpu(switch_status[3]) & SD_HIGHSPEED_SUPPORTED))
1600*4882a593Smuzhiyun return 0;
1601*4882a593Smuzhiyun
1602*4882a593Smuzhiyun /*
1603*4882a593Smuzhiyun * If the host doesn't support SD_HIGHSPEED, do not switch card to
1604*4882a593Smuzhiyun * HIGHSPEED mode even if the card support SD_HIGHSPPED.
1605*4882a593Smuzhiyun * This can avoid furthur problem when the card runs in different
1606*4882a593Smuzhiyun * mode between the host.
1607*4882a593Smuzhiyun */
1608*4882a593Smuzhiyun if (!((mmc->cfg->host_caps & MMC_MODE_HS_52MHz) &&
1609*4882a593Smuzhiyun (mmc->cfg->host_caps & MMC_MODE_HS)))
1610*4882a593Smuzhiyun return 0;
1611*4882a593Smuzhiyun
1612*4882a593Smuzhiyun err = sd_switch(mmc, SD_SWITCH_SWITCH, 0, 1, (u8 *)switch_status);
1613*4882a593Smuzhiyun
1614*4882a593Smuzhiyun if (err)
1615*4882a593Smuzhiyun return err;
1616*4882a593Smuzhiyun
1617*4882a593Smuzhiyun if ((__be32_to_cpu(switch_status[4]) & 0x0f000000) == 0x01000000)
1618*4882a593Smuzhiyun mmc->card_caps |= MMC_MODE_HS;
1619*4882a593Smuzhiyun
1620*4882a593Smuzhiyun return 0;
1621*4882a593Smuzhiyun }
1622*4882a593Smuzhiyun
1623*4882a593Smuzhiyun static int sd_read_ssr(struct mmc *mmc)
1624*4882a593Smuzhiyun {
1625*4882a593Smuzhiyun int err, i;
1626*4882a593Smuzhiyun struct mmc_cmd cmd;
1627*4882a593Smuzhiyun ALLOC_CACHE_ALIGN_BUFFER(uint, ssr, 16);
1628*4882a593Smuzhiyun struct mmc_data data;
1629*4882a593Smuzhiyun int timeout = 3;
1630*4882a593Smuzhiyun unsigned int au, eo, et, es;
1631*4882a593Smuzhiyun
1632*4882a593Smuzhiyun cmd.cmdidx = MMC_CMD_APP_CMD;
1633*4882a593Smuzhiyun cmd.resp_type = MMC_RSP_R1;
1634*4882a593Smuzhiyun cmd.cmdarg = mmc->rca << 16;
1635*4882a593Smuzhiyun
1636*4882a593Smuzhiyun err = mmc_send_cmd(mmc, &cmd, NULL);
1637*4882a593Smuzhiyun if (err)
1638*4882a593Smuzhiyun return err;
1639*4882a593Smuzhiyun
1640*4882a593Smuzhiyun cmd.cmdidx = SD_CMD_APP_SD_STATUS;
1641*4882a593Smuzhiyun cmd.resp_type = MMC_RSP_R1;
1642*4882a593Smuzhiyun cmd.cmdarg = 0;
1643*4882a593Smuzhiyun
1644*4882a593Smuzhiyun retry_ssr:
1645*4882a593Smuzhiyun data.dest = (char *)ssr;
1646*4882a593Smuzhiyun data.blocksize = 64;
1647*4882a593Smuzhiyun data.blocks = 1;
1648*4882a593Smuzhiyun data.flags = MMC_DATA_READ;
1649*4882a593Smuzhiyun
1650*4882a593Smuzhiyun err = mmc_send_cmd(mmc, &cmd, &data);
1651*4882a593Smuzhiyun if (err) {
1652*4882a593Smuzhiyun if (timeout--)
1653*4882a593Smuzhiyun goto retry_ssr;
1654*4882a593Smuzhiyun
1655*4882a593Smuzhiyun return err;
1656*4882a593Smuzhiyun }
1657*4882a593Smuzhiyun
1658*4882a593Smuzhiyun for (i = 0; i < 16; i++)
1659*4882a593Smuzhiyun ssr[i] = be32_to_cpu(ssr[i]);
1660*4882a593Smuzhiyun
1661*4882a593Smuzhiyun au = (ssr[2] >> 12) & 0xF;
1662*4882a593Smuzhiyun if ((au <= 9) || (mmc->version == SD_VERSION_3)) {
1663*4882a593Smuzhiyun mmc->ssr.au = sd_au_size[au];
1664*4882a593Smuzhiyun es = (ssr[3] >> 24) & 0xFF;
1665*4882a593Smuzhiyun es |= (ssr[2] & 0xFF) << 8;
1666*4882a593Smuzhiyun et = (ssr[3] >> 18) & 0x3F;
1667*4882a593Smuzhiyun if (es && et) {
1668*4882a593Smuzhiyun eo = (ssr[3] >> 16) & 0x3;
1669*4882a593Smuzhiyun mmc->ssr.erase_timeout = (et * 1000) / es;
1670*4882a593Smuzhiyun mmc->ssr.erase_offset = eo * 1000;
1671*4882a593Smuzhiyun }
1672*4882a593Smuzhiyun } else {
1673*4882a593Smuzhiyun debug("Invalid Allocation Unit Size.\n");
1674*4882a593Smuzhiyun }
1675*4882a593Smuzhiyun
1676*4882a593Smuzhiyun return 0;
1677*4882a593Smuzhiyun }
1678*4882a593Smuzhiyun
1679*4882a593Smuzhiyun /* frequency bases */
1680*4882a593Smuzhiyun /* divided by 10 to be nice to platforms without floating point */
1681*4882a593Smuzhiyun static const int fbase[] = {
1682*4882a593Smuzhiyun 10000,
1683*4882a593Smuzhiyun 100000,
1684*4882a593Smuzhiyun 1000000,
1685*4882a593Smuzhiyun 10000000,
1686*4882a593Smuzhiyun };
1687*4882a593Smuzhiyun
1688*4882a593Smuzhiyun /* Multiplier values for TRAN_SPEED. Multiplied by 10 to be nice
1689*4882a593Smuzhiyun * to platforms without floating point.
1690*4882a593Smuzhiyun */
1691*4882a593Smuzhiyun static const u8 multipliers[] = {
1692*4882a593Smuzhiyun 0, /* reserved */
1693*4882a593Smuzhiyun 10,
1694*4882a593Smuzhiyun 12,
1695*4882a593Smuzhiyun 13,
1696*4882a593Smuzhiyun 15,
1697*4882a593Smuzhiyun 20,
1698*4882a593Smuzhiyun 25,
1699*4882a593Smuzhiyun 30,
1700*4882a593Smuzhiyun 35,
1701*4882a593Smuzhiyun 40,
1702*4882a593Smuzhiyun 45,
1703*4882a593Smuzhiyun 50,
1704*4882a593Smuzhiyun 55,
1705*4882a593Smuzhiyun 60,
1706*4882a593Smuzhiyun 70,
1707*4882a593Smuzhiyun 80,
1708*4882a593Smuzhiyun };
1709*4882a593Smuzhiyun
1710*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(DM_MMC)
1711*4882a593Smuzhiyun static void mmc_set_ios(struct mmc *mmc)
1712*4882a593Smuzhiyun {
1713*4882a593Smuzhiyun if (mmc->cfg->ops->set_ios)
1714*4882a593Smuzhiyun mmc->cfg->ops->set_ios(mmc);
1715*4882a593Smuzhiyun }
1716*4882a593Smuzhiyun
1717*4882a593Smuzhiyun static bool mmc_card_busy(struct mmc *mmc)
1718*4882a593Smuzhiyun {
1719*4882a593Smuzhiyun if (!mmc->cfg->ops->card_busy)
1720*4882a593Smuzhiyun return -ENOSYS;
1721*4882a593Smuzhiyun
1722*4882a593Smuzhiyun return mmc->cfg->ops->card_busy(mmc);
1723*4882a593Smuzhiyun }
1724*4882a593Smuzhiyun
1725*4882a593Smuzhiyun static bool mmc_can_card_busy(struct mmc *)
1726*4882a593Smuzhiyun {
1727*4882a593Smuzhiyun return !!mmc->cfg->ops->card_busy;
1728*4882a593Smuzhiyun }
1729*4882a593Smuzhiyun #endif
1730*4882a593Smuzhiyun
1731*4882a593Smuzhiyun static int mmc_startup(struct mmc *mmc)
1732*4882a593Smuzhiyun {
1733*4882a593Smuzhiyun int err, i;
1734*4882a593Smuzhiyun uint mult, freq, tran_speed;
1735*4882a593Smuzhiyun u64 cmult, csize, capacity;
1736*4882a593Smuzhiyun struct mmc_cmd cmd;
1737*4882a593Smuzhiyun ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
1738*4882a593Smuzhiyun bool has_parts = false;
1739*4882a593Smuzhiyun bool part_completed;
1740*4882a593Smuzhiyun struct blk_desc *bdesc;
1741*4882a593Smuzhiyun
1742*4882a593Smuzhiyun #ifdef CONFIG_MMC_SPI_CRC_ON
1743*4882a593Smuzhiyun if (mmc_host_is_spi(mmc)) { /* enable CRC check for spi */
1744*4882a593Smuzhiyun cmd.cmdidx = MMC_CMD_SPI_CRC_ON_OFF;
1745*4882a593Smuzhiyun cmd.resp_type = MMC_RSP_R1;
1746*4882a593Smuzhiyun cmd.cmdarg = 1;
1747*4882a593Smuzhiyun err = mmc_send_cmd(mmc, &cmd, NULL);
1748*4882a593Smuzhiyun
1749*4882a593Smuzhiyun if (err)
1750*4882a593Smuzhiyun return err;
1751*4882a593Smuzhiyun }
1752*4882a593Smuzhiyun #endif
1753*4882a593Smuzhiyun #ifndef CONFIG_MMC_USE_PRE_CONFIG
1754*4882a593Smuzhiyun /* Put the Card in Identify Mode */
1755*4882a593Smuzhiyun cmd.cmdidx = mmc_host_is_spi(mmc) ? MMC_CMD_SEND_CID :
1756*4882a593Smuzhiyun MMC_CMD_ALL_SEND_CID; /* cmd not supported in spi */
1757*4882a593Smuzhiyun cmd.resp_type = MMC_RSP_R2;
1758*4882a593Smuzhiyun cmd.cmdarg = 0;
1759*4882a593Smuzhiyun
1760*4882a593Smuzhiyun err = mmc_send_cmd(mmc, &cmd, NULL);
1761*4882a593Smuzhiyun
1762*4882a593Smuzhiyun if (err)
1763*4882a593Smuzhiyun return err;
1764*4882a593Smuzhiyun
1765*4882a593Smuzhiyun memcpy(mmc->cid, cmd.response, 16);
1766*4882a593Smuzhiyun
1767*4882a593Smuzhiyun /*
1768*4882a593Smuzhiyun * For MMC cards, set the Relative Address.
1769*4882a593Smuzhiyun * For SD cards, get the Relatvie Address.
1770*4882a593Smuzhiyun * This also puts the cards into Standby State
1771*4882a593Smuzhiyun */
1772*4882a593Smuzhiyun if (!mmc_host_is_spi(mmc)) { /* cmd not supported in spi */
1773*4882a593Smuzhiyun cmd.cmdidx = SD_CMD_SEND_RELATIVE_ADDR;
1774*4882a593Smuzhiyun cmd.cmdarg = mmc->rca << 16;
1775*4882a593Smuzhiyun cmd.resp_type = MMC_RSP_R6;
1776*4882a593Smuzhiyun
1777*4882a593Smuzhiyun err = mmc_send_cmd(mmc, &cmd, NULL);
1778*4882a593Smuzhiyun
1779*4882a593Smuzhiyun if (err)
1780*4882a593Smuzhiyun return err;
1781*4882a593Smuzhiyun
1782*4882a593Smuzhiyun if (IS_SD(mmc))
1783*4882a593Smuzhiyun mmc->rca = (cmd.response[0] >> 16) & 0xffff;
1784*4882a593Smuzhiyun }
1785*4882a593Smuzhiyun #endif
1786*4882a593Smuzhiyun /* Get the Card-Specific Data */
1787*4882a593Smuzhiyun cmd.cmdidx = MMC_CMD_SEND_CSD;
1788*4882a593Smuzhiyun cmd.resp_type = MMC_RSP_R2;
1789*4882a593Smuzhiyun cmd.cmdarg = mmc->rca << 16;
1790*4882a593Smuzhiyun
1791*4882a593Smuzhiyun err = mmc_send_cmd(mmc, &cmd, NULL);
1792*4882a593Smuzhiyun
1793*4882a593Smuzhiyun if (err)
1794*4882a593Smuzhiyun return err;
1795*4882a593Smuzhiyun
1796*4882a593Smuzhiyun mmc->csd[0] = cmd.response[0];
1797*4882a593Smuzhiyun mmc->csd[1] = cmd.response[1];
1798*4882a593Smuzhiyun mmc->csd[2] = cmd.response[2];
1799*4882a593Smuzhiyun mmc->csd[3] = cmd.response[3];
1800*4882a593Smuzhiyun
1801*4882a593Smuzhiyun if (mmc->version == MMC_VERSION_UNKNOWN) {
1802*4882a593Smuzhiyun int version = (cmd.response[0] >> 26) & 0xf;
1803*4882a593Smuzhiyun
1804*4882a593Smuzhiyun switch (version) {
1805*4882a593Smuzhiyun case 0:
1806*4882a593Smuzhiyun mmc->version = MMC_VERSION_1_2;
1807*4882a593Smuzhiyun break;
1808*4882a593Smuzhiyun case 1:
1809*4882a593Smuzhiyun mmc->version = MMC_VERSION_1_4;
1810*4882a593Smuzhiyun break;
1811*4882a593Smuzhiyun case 2:
1812*4882a593Smuzhiyun mmc->version = MMC_VERSION_2_2;
1813*4882a593Smuzhiyun break;
1814*4882a593Smuzhiyun case 3:
1815*4882a593Smuzhiyun mmc->version = MMC_VERSION_3;
1816*4882a593Smuzhiyun break;
1817*4882a593Smuzhiyun case 4:
1818*4882a593Smuzhiyun mmc->version = MMC_VERSION_4;
1819*4882a593Smuzhiyun break;
1820*4882a593Smuzhiyun default:
1821*4882a593Smuzhiyun mmc->version = MMC_VERSION_1_2;
1822*4882a593Smuzhiyun break;
1823*4882a593Smuzhiyun }
1824*4882a593Smuzhiyun }
1825*4882a593Smuzhiyun
1826*4882a593Smuzhiyun /* divide frequency by 10, since the mults are 10x bigger */
1827*4882a593Smuzhiyun freq = fbase[(cmd.response[0] & 0x7)];
1828*4882a593Smuzhiyun mult = multipliers[((cmd.response[0] >> 3) & 0xf)];
1829*4882a593Smuzhiyun
1830*4882a593Smuzhiyun tran_speed = freq * mult;
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun mmc->dsr_imp = ((cmd.response[1] >> 12) & 0x1);
1833*4882a593Smuzhiyun mmc->read_bl_len = 1 << ((cmd.response[1] >> 16) & 0xf);
1834*4882a593Smuzhiyun
1835*4882a593Smuzhiyun if (IS_SD(mmc))
1836*4882a593Smuzhiyun mmc->write_bl_len = mmc->read_bl_len;
1837*4882a593Smuzhiyun else
1838*4882a593Smuzhiyun mmc->write_bl_len = 1 << ((cmd.response[3] >> 22) & 0xf);
1839*4882a593Smuzhiyun
1840*4882a593Smuzhiyun if (mmc->high_capacity) {
1841*4882a593Smuzhiyun csize = (mmc->csd[1] & 0x3f) << 16
1842*4882a593Smuzhiyun | (mmc->csd[2] & 0xffff0000) >> 16;
1843*4882a593Smuzhiyun cmult = 8;
1844*4882a593Smuzhiyun } else {
1845*4882a593Smuzhiyun csize = (mmc->csd[1] & 0x3ff) << 2
1846*4882a593Smuzhiyun | (mmc->csd[2] & 0xc0000000) >> 30;
1847*4882a593Smuzhiyun cmult = (mmc->csd[2] & 0x00038000) >> 15;
1848*4882a593Smuzhiyun }
1849*4882a593Smuzhiyun
1850*4882a593Smuzhiyun mmc->capacity_user = (csize + 1) << (cmult + 2);
1851*4882a593Smuzhiyun mmc->capacity_user *= mmc->read_bl_len;
1852*4882a593Smuzhiyun mmc->capacity_boot = 0;
1853*4882a593Smuzhiyun mmc->capacity_rpmb = 0;
1854*4882a593Smuzhiyun for (i = 0; i < 4; i++)
1855*4882a593Smuzhiyun mmc->capacity_gp[i] = 0;
1856*4882a593Smuzhiyun
1857*4882a593Smuzhiyun if (mmc->read_bl_len > MMC_MAX_BLOCK_LEN)
1858*4882a593Smuzhiyun mmc->read_bl_len = MMC_MAX_BLOCK_LEN;
1859*4882a593Smuzhiyun
1860*4882a593Smuzhiyun if (mmc->write_bl_len > MMC_MAX_BLOCK_LEN)
1861*4882a593Smuzhiyun mmc->write_bl_len = MMC_MAX_BLOCK_LEN;
1862*4882a593Smuzhiyun
1863*4882a593Smuzhiyun if ((mmc->dsr_imp) && (0xffffffff != mmc->dsr)) {
1864*4882a593Smuzhiyun cmd.cmdidx = MMC_CMD_SET_DSR;
1865*4882a593Smuzhiyun cmd.cmdarg = (mmc->dsr & 0xffff) << 16;
1866*4882a593Smuzhiyun cmd.resp_type = MMC_RSP_NONE;
1867*4882a593Smuzhiyun if (mmc_send_cmd(mmc, &cmd, NULL))
1868*4882a593Smuzhiyun printf("MMC: SET_DSR failed\n");
1869*4882a593Smuzhiyun }
1870*4882a593Smuzhiyun
1871*4882a593Smuzhiyun /* Select the card, and put it into Transfer Mode */
1872*4882a593Smuzhiyun if (!mmc_host_is_spi(mmc)) { /* cmd not supported in spi */
1873*4882a593Smuzhiyun cmd.cmdidx = MMC_CMD_SELECT_CARD;
1874*4882a593Smuzhiyun cmd.resp_type = MMC_RSP_R1;
1875*4882a593Smuzhiyun cmd.cmdarg = mmc->rca << 16;
1876*4882a593Smuzhiyun err = mmc_send_cmd(mmc, &cmd, NULL);
1877*4882a593Smuzhiyun
1878*4882a593Smuzhiyun if (err)
1879*4882a593Smuzhiyun return err;
1880*4882a593Smuzhiyun }
1881*4882a593Smuzhiyun
1882*4882a593Smuzhiyun /*
1883*4882a593Smuzhiyun * For SD, its erase group is always one sector
1884*4882a593Smuzhiyun */
1885*4882a593Smuzhiyun mmc->erase_grp_size = 1;
1886*4882a593Smuzhiyun mmc->part_config = MMCPART_NOAVAILABLE;
1887*4882a593Smuzhiyun if (!IS_SD(mmc) && (mmc->version >= MMC_VERSION_4)) {
1888*4882a593Smuzhiyun /* select high speed to reduce initialization time */
1889*4882a593Smuzhiyun mmc_select_hs(mmc);
1890*4882a593Smuzhiyun mmc_set_clock(mmc, MMC_HIGH_52_MAX_DTR);
1891*4882a593Smuzhiyun
1892*4882a593Smuzhiyun /* check ext_csd version and capacity */
1893*4882a593Smuzhiyun err = mmc_send_ext_csd(mmc, ext_csd);
1894*4882a593Smuzhiyun if (err)
1895*4882a593Smuzhiyun return err;
1896*4882a593Smuzhiyun if (ext_csd[EXT_CSD_REV] >= 2) {
1897*4882a593Smuzhiyun /*
1898*4882a593Smuzhiyun * According to the JEDEC Standard, the value of
1899*4882a593Smuzhiyun * ext_csd's capacity is valid if the value is more
1900*4882a593Smuzhiyun * than 2GB
1901*4882a593Smuzhiyun */
1902*4882a593Smuzhiyun capacity = ext_csd[EXT_CSD_SEC_CNT] << 0
1903*4882a593Smuzhiyun | ext_csd[EXT_CSD_SEC_CNT + 1] << 8
1904*4882a593Smuzhiyun | ext_csd[EXT_CSD_SEC_CNT + 2] << 16
1905*4882a593Smuzhiyun | ext_csd[EXT_CSD_SEC_CNT + 3] << 24;
1906*4882a593Smuzhiyun capacity *= MMC_MAX_BLOCK_LEN;
1907*4882a593Smuzhiyun if ((capacity >> 20) > 2 * 1024)
1908*4882a593Smuzhiyun mmc->capacity_user = capacity;
1909*4882a593Smuzhiyun }
1910*4882a593Smuzhiyun
1911*4882a593Smuzhiyun switch (ext_csd[EXT_CSD_REV]) {
1912*4882a593Smuzhiyun case 1:
1913*4882a593Smuzhiyun mmc->version = MMC_VERSION_4_1;
1914*4882a593Smuzhiyun break;
1915*4882a593Smuzhiyun case 2:
1916*4882a593Smuzhiyun mmc->version = MMC_VERSION_4_2;
1917*4882a593Smuzhiyun break;
1918*4882a593Smuzhiyun case 3:
1919*4882a593Smuzhiyun mmc->version = MMC_VERSION_4_3;
1920*4882a593Smuzhiyun break;
1921*4882a593Smuzhiyun case 5:
1922*4882a593Smuzhiyun mmc->version = MMC_VERSION_4_41;
1923*4882a593Smuzhiyun break;
1924*4882a593Smuzhiyun case 6:
1925*4882a593Smuzhiyun mmc->version = MMC_VERSION_4_5;
1926*4882a593Smuzhiyun break;
1927*4882a593Smuzhiyun case 7:
1928*4882a593Smuzhiyun mmc->version = MMC_VERSION_5_0;
1929*4882a593Smuzhiyun break;
1930*4882a593Smuzhiyun case 8:
1931*4882a593Smuzhiyun mmc->version = MMC_VERSION_5_1;
1932*4882a593Smuzhiyun break;
1933*4882a593Smuzhiyun }
1934*4882a593Smuzhiyun
1935*4882a593Smuzhiyun /* The partition data may be non-zero but it is only
1936*4882a593Smuzhiyun * effective if PARTITION_SETTING_COMPLETED is set in
1937*4882a593Smuzhiyun * EXT_CSD, so ignore any data if this bit is not set,
1938*4882a593Smuzhiyun * except for enabling the high-capacity group size
1939*4882a593Smuzhiyun * definition (see below). */
1940*4882a593Smuzhiyun part_completed = !!(ext_csd[EXT_CSD_PARTITION_SETTING] &
1941*4882a593Smuzhiyun EXT_CSD_PARTITION_SETTING_COMPLETED);
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun /* store the partition info of emmc */
1944*4882a593Smuzhiyun mmc->part_support = ext_csd[EXT_CSD_PARTITIONING_SUPPORT];
1945*4882a593Smuzhiyun if ((ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & PART_SUPPORT) ||
1946*4882a593Smuzhiyun ext_csd[EXT_CSD_BOOT_MULT])
1947*4882a593Smuzhiyun mmc->part_config = ext_csd[EXT_CSD_PART_CONF];
1948*4882a593Smuzhiyun if (part_completed &&
1949*4882a593Smuzhiyun (ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & ENHNCD_SUPPORT))
1950*4882a593Smuzhiyun mmc->part_attr = ext_csd[EXT_CSD_PARTITIONS_ATTRIBUTE];
1951*4882a593Smuzhiyun if (ext_csd[EXT_CSD_SEC_FEATURE_SUPPORT] & EXT_CSD_SEC_GB_CL_EN)
1952*4882a593Smuzhiyun mmc->esr.mmc_can_trim = 1;
1953*4882a593Smuzhiyun
1954*4882a593Smuzhiyun mmc->capacity_boot = ext_csd[EXT_CSD_BOOT_MULT] << 17;
1955*4882a593Smuzhiyun
1956*4882a593Smuzhiyun mmc->capacity_rpmb = ext_csd[EXT_CSD_RPMB_MULT] << 17;
1957*4882a593Smuzhiyun
1958*4882a593Smuzhiyun for (i = 0; i < 4; i++) {
1959*4882a593Smuzhiyun int idx = EXT_CSD_GP_SIZE_MULT + i * 3;
1960*4882a593Smuzhiyun uint mult = (ext_csd[idx + 2] << 16) +
1961*4882a593Smuzhiyun (ext_csd[idx + 1] << 8) + ext_csd[idx];
1962*4882a593Smuzhiyun if (mult)
1963*4882a593Smuzhiyun has_parts = true;
1964*4882a593Smuzhiyun if (!part_completed)
1965*4882a593Smuzhiyun continue;
1966*4882a593Smuzhiyun mmc->capacity_gp[i] = mult;
1967*4882a593Smuzhiyun mmc->capacity_gp[i] *=
1968*4882a593Smuzhiyun ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE];
1969*4882a593Smuzhiyun mmc->capacity_gp[i] *= ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
1970*4882a593Smuzhiyun mmc->capacity_gp[i] <<= 19;
1971*4882a593Smuzhiyun }
1972*4882a593Smuzhiyun
1973*4882a593Smuzhiyun if (part_completed) {
1974*4882a593Smuzhiyun mmc->enh_user_size =
1975*4882a593Smuzhiyun (ext_csd[EXT_CSD_ENH_SIZE_MULT+2] << 16) +
1976*4882a593Smuzhiyun (ext_csd[EXT_CSD_ENH_SIZE_MULT+1] << 8) +
1977*4882a593Smuzhiyun ext_csd[EXT_CSD_ENH_SIZE_MULT];
1978*4882a593Smuzhiyun mmc->enh_user_size *= ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE];
1979*4882a593Smuzhiyun mmc->enh_user_size *= ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
1980*4882a593Smuzhiyun mmc->enh_user_size <<= 19;
1981*4882a593Smuzhiyun mmc->enh_user_start =
1982*4882a593Smuzhiyun (ext_csd[EXT_CSD_ENH_START_ADDR+3] << 24) +
1983*4882a593Smuzhiyun (ext_csd[EXT_CSD_ENH_START_ADDR+2] << 16) +
1984*4882a593Smuzhiyun (ext_csd[EXT_CSD_ENH_START_ADDR+1] << 8) +
1985*4882a593Smuzhiyun ext_csd[EXT_CSD_ENH_START_ADDR];
1986*4882a593Smuzhiyun if (mmc->high_capacity)
1987*4882a593Smuzhiyun mmc->enh_user_start <<= 9;
1988*4882a593Smuzhiyun }
1989*4882a593Smuzhiyun
1990*4882a593Smuzhiyun /*
1991*4882a593Smuzhiyun * Host needs to enable ERASE_GRP_DEF bit if device is
1992*4882a593Smuzhiyun * partitioned. This bit will be lost every time after a reset
1993*4882a593Smuzhiyun * or power off. This will affect erase size.
1994*4882a593Smuzhiyun */
1995*4882a593Smuzhiyun if (part_completed)
1996*4882a593Smuzhiyun has_parts = true;
1997*4882a593Smuzhiyun if ((ext_csd[EXT_CSD_PARTITIONING_SUPPORT] & PART_SUPPORT) &&
1998*4882a593Smuzhiyun (ext_csd[EXT_CSD_PARTITIONS_ATTRIBUTE] & PART_ENH_ATTRIB))
1999*4882a593Smuzhiyun has_parts = true;
2000*4882a593Smuzhiyun if (has_parts) {
2001*4882a593Smuzhiyun err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL,
2002*4882a593Smuzhiyun EXT_CSD_ERASE_GROUP_DEF, 1);
2003*4882a593Smuzhiyun
2004*4882a593Smuzhiyun if (err)
2005*4882a593Smuzhiyun return err;
2006*4882a593Smuzhiyun else
2007*4882a593Smuzhiyun ext_csd[EXT_CSD_ERASE_GROUP_DEF] = 1;
2008*4882a593Smuzhiyun }
2009*4882a593Smuzhiyun
2010*4882a593Smuzhiyun if (ext_csd[EXT_CSD_ERASE_GROUP_DEF] & 0x01) {
2011*4882a593Smuzhiyun /* Read out group size from ext_csd */
2012*4882a593Smuzhiyun mmc->erase_grp_size =
2013*4882a593Smuzhiyun ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE] * 1024;
2014*4882a593Smuzhiyun /*
2015*4882a593Smuzhiyun * if high capacity and partition setting completed
2016*4882a593Smuzhiyun * SEC_COUNT is valid even if it is smaller than 2 GiB
2017*4882a593Smuzhiyun * JEDEC Standard JESD84-B45, 6.2.4
2018*4882a593Smuzhiyun */
2019*4882a593Smuzhiyun if (mmc->high_capacity && part_completed) {
2020*4882a593Smuzhiyun capacity = (ext_csd[EXT_CSD_SEC_CNT]) |
2021*4882a593Smuzhiyun (ext_csd[EXT_CSD_SEC_CNT + 1] << 8) |
2022*4882a593Smuzhiyun (ext_csd[EXT_CSD_SEC_CNT + 2] << 16) |
2023*4882a593Smuzhiyun (ext_csd[EXT_CSD_SEC_CNT + 3] << 24);
2024*4882a593Smuzhiyun capacity *= MMC_MAX_BLOCK_LEN;
2025*4882a593Smuzhiyun mmc->capacity_user = capacity;
2026*4882a593Smuzhiyun }
2027*4882a593Smuzhiyun } else {
2028*4882a593Smuzhiyun /* Calculate the group size from the csd value. */
2029*4882a593Smuzhiyun int erase_gsz, erase_gmul;
2030*4882a593Smuzhiyun erase_gsz = (mmc->csd[2] & 0x00007c00) >> 10;
2031*4882a593Smuzhiyun erase_gmul = (mmc->csd[2] & 0x000003e0) >> 5;
2032*4882a593Smuzhiyun mmc->erase_grp_size = (erase_gsz + 1)
2033*4882a593Smuzhiyun * (erase_gmul + 1);
2034*4882a593Smuzhiyun }
2035*4882a593Smuzhiyun
2036*4882a593Smuzhiyun mmc->hc_wp_grp_size = 1024
2037*4882a593Smuzhiyun * ext_csd[EXT_CSD_HC_ERASE_GRP_SIZE]
2038*4882a593Smuzhiyun * ext_csd[EXT_CSD_HC_WP_GRP_SIZE];
2039*4882a593Smuzhiyun
2040*4882a593Smuzhiyun mmc->wr_rel_set = ext_csd[EXT_CSD_WR_REL_SET];
2041*4882a593Smuzhiyun
2042*4882a593Smuzhiyun mmc->raw_driver_strength = ext_csd[EXT_CSD_DRIVER_STRENGTH];
2043*4882a593Smuzhiyun }
2044*4882a593Smuzhiyun
2045*4882a593Smuzhiyun err = mmc_set_capacity(mmc, mmc_get_blk_desc(mmc)->hwpart);
2046*4882a593Smuzhiyun if (err)
2047*4882a593Smuzhiyun return err;
2048*4882a593Smuzhiyun
2049*4882a593Smuzhiyun if (IS_SD(mmc))
2050*4882a593Smuzhiyun err = sd_change_freq(mmc);
2051*4882a593Smuzhiyun else
2052*4882a593Smuzhiyun err = mmc_change_freq(mmc);
2053*4882a593Smuzhiyun
2054*4882a593Smuzhiyun if (err)
2055*4882a593Smuzhiyun return err;
2056*4882a593Smuzhiyun
2057*4882a593Smuzhiyun /* Restrict card's capabilities by what the host can do */
2058*4882a593Smuzhiyun mmc->card_caps &= mmc->cfg->host_caps;
2059*4882a593Smuzhiyun
2060*4882a593Smuzhiyun if (IS_SD(mmc)) {
2061*4882a593Smuzhiyun if (mmc->card_caps & MMC_MODE_4BIT) {
2062*4882a593Smuzhiyun cmd.cmdidx = MMC_CMD_APP_CMD;
2063*4882a593Smuzhiyun cmd.resp_type = MMC_RSP_R1;
2064*4882a593Smuzhiyun cmd.cmdarg = mmc->rca << 16;
2065*4882a593Smuzhiyun
2066*4882a593Smuzhiyun err = mmc_send_cmd(mmc, &cmd, NULL);
2067*4882a593Smuzhiyun if (err)
2068*4882a593Smuzhiyun return err;
2069*4882a593Smuzhiyun
2070*4882a593Smuzhiyun cmd.cmdidx = SD_CMD_APP_SET_BUS_WIDTH;
2071*4882a593Smuzhiyun cmd.resp_type = MMC_RSP_R1;
2072*4882a593Smuzhiyun cmd.cmdarg = 2;
2073*4882a593Smuzhiyun err = mmc_send_cmd(mmc, &cmd, NULL);
2074*4882a593Smuzhiyun if (err)
2075*4882a593Smuzhiyun return err;
2076*4882a593Smuzhiyun
2077*4882a593Smuzhiyun mmc_set_bus_width(mmc, 4);
2078*4882a593Smuzhiyun }
2079*4882a593Smuzhiyun
2080*4882a593Smuzhiyun err = sd_read_ssr(mmc);
2081*4882a593Smuzhiyun if (err)
2082*4882a593Smuzhiyun return err;
2083*4882a593Smuzhiyun
2084*4882a593Smuzhiyun if (mmc->card_caps & MMC_MODE_HS)
2085*4882a593Smuzhiyun tran_speed = MMC_HIGH_52_MAX_DTR;
2086*4882a593Smuzhiyun else
2087*4882a593Smuzhiyun tran_speed = MMC_HIGH_26_MAX_DTR;
2088*4882a593Smuzhiyun
2089*4882a593Smuzhiyun mmc_set_clock(mmc, tran_speed);
2090*4882a593Smuzhiyun }
2091*4882a593Smuzhiyun
2092*4882a593Smuzhiyun /* Fix the block length for DDR mode */
2093*4882a593Smuzhiyun if (mmc_card_ddr(mmc)) {
2094*4882a593Smuzhiyun mmc->read_bl_len = MMC_MAX_BLOCK_LEN;
2095*4882a593Smuzhiyun mmc->write_bl_len = MMC_MAX_BLOCK_LEN;
2096*4882a593Smuzhiyun }
2097*4882a593Smuzhiyun
2098*4882a593Smuzhiyun /* fill in device description */
2099*4882a593Smuzhiyun bdesc = mmc_get_blk_desc(mmc);
2100*4882a593Smuzhiyun bdesc->lun = 0;
2101*4882a593Smuzhiyun bdesc->hwpart = 0;
2102*4882a593Smuzhiyun bdesc->type = 0;
2103*4882a593Smuzhiyun bdesc->blksz = mmc->read_bl_len;
2104*4882a593Smuzhiyun bdesc->log2blksz = LOG2(bdesc->blksz);
2105*4882a593Smuzhiyun bdesc->lba = lldiv(mmc->capacity, mmc->read_bl_len);
2106*4882a593Smuzhiyun #if !defined(CONFIG_SPL_BUILD) || \
2107*4882a593Smuzhiyun (defined(CONFIG_SPL_LIBCOMMON_SUPPORT) && \
2108*4882a593Smuzhiyun !defined(CONFIG_USE_TINY_PRINTF))
2109*4882a593Smuzhiyun sprintf(bdesc->vendor, "Man %06x Snr %04x%04x",
2110*4882a593Smuzhiyun mmc->cid[0] >> 24, (mmc->cid[2] & 0xffff),
2111*4882a593Smuzhiyun (mmc->cid[3] >> 16) & 0xffff);
2112*4882a593Smuzhiyun sprintf(bdesc->product, "%c%c%c%c%c%c", mmc->cid[0] & 0xff,
2113*4882a593Smuzhiyun (mmc->cid[1] >> 24), (mmc->cid[1] >> 16) & 0xff,
2114*4882a593Smuzhiyun (mmc->cid[1] >> 8) & 0xff, mmc->cid[1] & 0xff,
2115*4882a593Smuzhiyun (mmc->cid[2] >> 24) & 0xff);
2116*4882a593Smuzhiyun sprintf(bdesc->revision, "%d.%d", (mmc->cid[2] >> 20) & 0xf,
2117*4882a593Smuzhiyun (mmc->cid[2] >> 16) & 0xf);
2118*4882a593Smuzhiyun #else
2119*4882a593Smuzhiyun bdesc->vendor[0] = 0;
2120*4882a593Smuzhiyun bdesc->product[0] = 0;
2121*4882a593Smuzhiyun bdesc->revision[0] = 0;
2122*4882a593Smuzhiyun #endif
2123*4882a593Smuzhiyun #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBDISK_SUPPORT)
2124*4882a593Smuzhiyun part_init(bdesc);
2125*4882a593Smuzhiyun #endif
2126*4882a593Smuzhiyun
2127*4882a593Smuzhiyun return 0;
2128*4882a593Smuzhiyun }
2129*4882a593Smuzhiyun
2130*4882a593Smuzhiyun #ifndef CONFIG_MMC_USE_PRE_CONFIG
2131*4882a593Smuzhiyun static int mmc_send_if_cond(struct mmc *mmc)
2132*4882a593Smuzhiyun {
2133*4882a593Smuzhiyun struct mmc_cmd cmd;
2134*4882a593Smuzhiyun int err;
2135*4882a593Smuzhiyun
2136*4882a593Smuzhiyun cmd.cmdidx = SD_CMD_SEND_IF_COND;
2137*4882a593Smuzhiyun /* We set the bit if the host supports voltages between 2.7 and 3.6 V */
2138*4882a593Smuzhiyun cmd.cmdarg = ((mmc->cfg->voltages & 0xff8000) != 0) << 8 | 0xaa;
2139*4882a593Smuzhiyun cmd.resp_type = MMC_RSP_R7;
2140*4882a593Smuzhiyun
2141*4882a593Smuzhiyun err = mmc_send_cmd(mmc, &cmd, NULL);
2142*4882a593Smuzhiyun
2143*4882a593Smuzhiyun if (err)
2144*4882a593Smuzhiyun return err;
2145*4882a593Smuzhiyun
2146*4882a593Smuzhiyun if ((cmd.response[0] & 0xff) != 0xaa)
2147*4882a593Smuzhiyun return -EOPNOTSUPP;
2148*4882a593Smuzhiyun else
2149*4882a593Smuzhiyun mmc->version = SD_VERSION_2;
2150*4882a593Smuzhiyun
2151*4882a593Smuzhiyun return 0;
2152*4882a593Smuzhiyun }
2153*4882a593Smuzhiyun #endif
2154*4882a593Smuzhiyun
2155*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(DM_MMC)
2156*4882a593Smuzhiyun /* board-specific MMC power initializations. */
2157*4882a593Smuzhiyun __weak void board_mmc_power_init(void)
2158*4882a593Smuzhiyun {
2159*4882a593Smuzhiyun }
2160*4882a593Smuzhiyun #endif
2161*4882a593Smuzhiyun
2162*4882a593Smuzhiyun #ifndef CONFIG_MMC_USE_PRE_CONFIG
2163*4882a593Smuzhiyun static int mmc_power_init(struct mmc *mmc)
2164*4882a593Smuzhiyun {
2165*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(DM_MMC)
2166*4882a593Smuzhiyun #if defined(CONFIG_DM_REGULATOR) && !defined(CONFIG_SPL_BUILD)
2167*4882a593Smuzhiyun struct udevice *vmmc_supply;
2168*4882a593Smuzhiyun int ret;
2169*4882a593Smuzhiyun
2170*4882a593Smuzhiyun ret = device_get_supply_regulator(mmc->dev, "vmmc-supply",
2171*4882a593Smuzhiyun &vmmc_supply);
2172*4882a593Smuzhiyun if (ret) {
2173*4882a593Smuzhiyun debug("%s: No vmmc supply\n", mmc->dev->name);
2174*4882a593Smuzhiyun return 0;
2175*4882a593Smuzhiyun }
2176*4882a593Smuzhiyun
2177*4882a593Smuzhiyun ret = regulator_set_enable(vmmc_supply, true);
2178*4882a593Smuzhiyun if (ret) {
2179*4882a593Smuzhiyun puts("Error enabling VMMC supply\n");
2180*4882a593Smuzhiyun return ret;
2181*4882a593Smuzhiyun }
2182*4882a593Smuzhiyun #endif
2183*4882a593Smuzhiyun #else /* !CONFIG_DM_MMC */
2184*4882a593Smuzhiyun /*
2185*4882a593Smuzhiyun * Driver model should use a regulator, as above, rather than calling
2186*4882a593Smuzhiyun * out to board code.
2187*4882a593Smuzhiyun */
2188*4882a593Smuzhiyun board_mmc_power_init();
2189*4882a593Smuzhiyun #endif
2190*4882a593Smuzhiyun return 0;
2191*4882a593Smuzhiyun }
2192*4882a593Smuzhiyun #endif
2193*4882a593Smuzhiyun #ifdef CONFIG_MMC_USE_PRE_CONFIG
2194*4882a593Smuzhiyun static int mmc_select_card(struct mmc *mmc, int n)
2195*4882a593Smuzhiyun {
2196*4882a593Smuzhiyun struct mmc_cmd cmd;
2197*4882a593Smuzhiyun int err = 0;
2198*4882a593Smuzhiyun
2199*4882a593Smuzhiyun memset(&cmd, 0, sizeof(struct mmc_cmd));
2200*4882a593Smuzhiyun if (!mmc_host_is_spi(mmc)) { /* cmd not supported in spi */
2201*4882a593Smuzhiyun mmc->rca = n;
2202*4882a593Smuzhiyun cmd.cmdidx = MMC_CMD_SELECT_CARD;
2203*4882a593Smuzhiyun cmd.resp_type = MMC_RSP_R1;
2204*4882a593Smuzhiyun cmd.cmdarg = mmc->rca << 16;
2205*4882a593Smuzhiyun err = mmc_send_cmd(mmc, &cmd, NULL);
2206*4882a593Smuzhiyun }
2207*4882a593Smuzhiyun
2208*4882a593Smuzhiyun return err;
2209*4882a593Smuzhiyun }
2210*4882a593Smuzhiyun
2211*4882a593Smuzhiyun int mmc_start_init(struct mmc *mmc)
2212*4882a593Smuzhiyun {
2213*4882a593Smuzhiyun /*
2214*4882a593Smuzhiyun * We use the MMC config set by the bootrom.
2215*4882a593Smuzhiyun * So it is no need to reset the eMMC device.
2216*4882a593Smuzhiyun */
2217*4882a593Smuzhiyun mmc_set_bus_width(mmc, 8);
2218*4882a593Smuzhiyun mmc_set_clock(mmc, 1);
2219*4882a593Smuzhiyun mmc_set_timing(mmc, MMC_TIMING_LEGACY);
2220*4882a593Smuzhiyun /* Send cmd7 to return stand-by state*/
2221*4882a593Smuzhiyun mmc_select_card(mmc, 0);
2222*4882a593Smuzhiyun mmc->version = MMC_VERSION_UNKNOWN;
2223*4882a593Smuzhiyun mmc->high_capacity = 1;
2224*4882a593Smuzhiyun /*
2225*4882a593Smuzhiyun * The RCA is set to 2 by rockchip bootrom, use the default
2226*4882a593Smuzhiyun * value here.
2227*4882a593Smuzhiyun */
2228*4882a593Smuzhiyun #ifdef CONFIG_ARCH_ROCKCHIP
2229*4882a593Smuzhiyun mmc->rca = 2;
2230*4882a593Smuzhiyun #else
2231*4882a593Smuzhiyun mmc->rca = 1;
2232*4882a593Smuzhiyun #endif
2233*4882a593Smuzhiyun return 0;
2234*4882a593Smuzhiyun }
2235*4882a593Smuzhiyun #else
2236*4882a593Smuzhiyun int mmc_start_init(struct mmc *mmc)
2237*4882a593Smuzhiyun {
2238*4882a593Smuzhiyun bool no_card;
2239*4882a593Smuzhiyun int err;
2240*4882a593Smuzhiyun
2241*4882a593Smuzhiyun /* we pretend there's no card when init is NULL */
2242*4882a593Smuzhiyun no_card = mmc_getcd(mmc) == 0;
2243*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(DM_MMC)
2244*4882a593Smuzhiyun no_card = no_card || (mmc->cfg->ops->init == NULL);
2245*4882a593Smuzhiyun #endif
2246*4882a593Smuzhiyun if (no_card) {
2247*4882a593Smuzhiyun mmc->has_init = 0;
2248*4882a593Smuzhiyun #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
2249*4882a593Smuzhiyun printf("MMC: no card present\n");
2250*4882a593Smuzhiyun #endif
2251*4882a593Smuzhiyun return -ENOMEDIUM;
2252*4882a593Smuzhiyun }
2253*4882a593Smuzhiyun
2254*4882a593Smuzhiyun if (mmc->has_init)
2255*4882a593Smuzhiyun return 0;
2256*4882a593Smuzhiyun
2257*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
2258*4882a593Smuzhiyun mmc_adapter_card_type_ident();
2259*4882a593Smuzhiyun #endif
2260*4882a593Smuzhiyun err = mmc_power_init(mmc);
2261*4882a593Smuzhiyun if (err)
2262*4882a593Smuzhiyun return err;
2263*4882a593Smuzhiyun
2264*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(DM_MMC)
2265*4882a593Smuzhiyun /* The device has already been probed ready for use */
2266*4882a593Smuzhiyun #else
2267*4882a593Smuzhiyun /* made sure it's not NULL earlier */
2268*4882a593Smuzhiyun err = mmc->cfg->ops->init(mmc);
2269*4882a593Smuzhiyun if (err)
2270*4882a593Smuzhiyun return err;
2271*4882a593Smuzhiyun #endif
2272*4882a593Smuzhiyun mmc_set_bus_width(mmc, 1);
2273*4882a593Smuzhiyun mmc_set_clock(mmc, 1);
2274*4882a593Smuzhiyun mmc_set_timing(mmc, MMC_TIMING_LEGACY);
2275*4882a593Smuzhiyun
2276*4882a593Smuzhiyun /* Reset the Card */
2277*4882a593Smuzhiyun err = mmc_go_idle(mmc);
2278*4882a593Smuzhiyun
2279*4882a593Smuzhiyun if (err)
2280*4882a593Smuzhiyun return err;
2281*4882a593Smuzhiyun
2282*4882a593Smuzhiyun /* The internal partition reset to user partition(0) at every CMD0*/
2283*4882a593Smuzhiyun mmc_get_blk_desc(mmc)->hwpart = 0;
2284*4882a593Smuzhiyun
2285*4882a593Smuzhiyun /* Test for SD version 2 */
2286*4882a593Smuzhiyun err = mmc_send_if_cond(mmc);
2287*4882a593Smuzhiyun
2288*4882a593Smuzhiyun /* Now try to get the SD card's operating condition */
2289*4882a593Smuzhiyun err = sd_send_op_cond(mmc);
2290*4882a593Smuzhiyun
2291*4882a593Smuzhiyun /* If the command timed out, we check for an MMC card */
2292*4882a593Smuzhiyun if (err == -ETIMEDOUT) {
2293*4882a593Smuzhiyun err = mmc_send_op_cond(mmc);
2294*4882a593Smuzhiyun
2295*4882a593Smuzhiyun if (err) {
2296*4882a593Smuzhiyun #if !defined(CONFIG_SPL_BUILD) || defined(CONFIG_SPL_LIBCOMMON_SUPPORT)
2297*4882a593Smuzhiyun printf("Card did not respond to voltage select!\n");
2298*4882a593Smuzhiyun #endif
2299*4882a593Smuzhiyun return -EOPNOTSUPP;
2300*4882a593Smuzhiyun }
2301*4882a593Smuzhiyun }
2302*4882a593Smuzhiyun
2303*4882a593Smuzhiyun if (!err)
2304*4882a593Smuzhiyun mmc->init_in_progress = 1;
2305*4882a593Smuzhiyun
2306*4882a593Smuzhiyun return err;
2307*4882a593Smuzhiyun }
2308*4882a593Smuzhiyun #endif
2309*4882a593Smuzhiyun
2310*4882a593Smuzhiyun static int mmc_complete_init(struct mmc *mmc)
2311*4882a593Smuzhiyun {
2312*4882a593Smuzhiyun int err = 0;
2313*4882a593Smuzhiyun
2314*4882a593Smuzhiyun mmc->init_in_progress = 0;
2315*4882a593Smuzhiyun if (mmc->op_cond_pending)
2316*4882a593Smuzhiyun err = mmc_complete_op_cond(mmc);
2317*4882a593Smuzhiyun
2318*4882a593Smuzhiyun if (!err)
2319*4882a593Smuzhiyun err = mmc_startup(mmc);
2320*4882a593Smuzhiyun if (err)
2321*4882a593Smuzhiyun mmc->has_init = 0;
2322*4882a593Smuzhiyun else
2323*4882a593Smuzhiyun mmc->has_init = 1;
2324*4882a593Smuzhiyun return err;
2325*4882a593Smuzhiyun }
2326*4882a593Smuzhiyun
2327*4882a593Smuzhiyun int mmc_init(struct mmc *mmc)
2328*4882a593Smuzhiyun {
2329*4882a593Smuzhiyun int err = 0;
2330*4882a593Smuzhiyun __maybe_unused unsigned start;
2331*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(DM_MMC)
2332*4882a593Smuzhiyun struct mmc_uclass_priv *upriv = dev_get_uclass_priv(mmc->dev);
2333*4882a593Smuzhiyun
2334*4882a593Smuzhiyun upriv->mmc = mmc;
2335*4882a593Smuzhiyun #endif
2336*4882a593Smuzhiyun if (mmc->has_init)
2337*4882a593Smuzhiyun return 0;
2338*4882a593Smuzhiyun
2339*4882a593Smuzhiyun start = get_timer(0);
2340*4882a593Smuzhiyun
2341*4882a593Smuzhiyun if (!mmc->init_in_progress)
2342*4882a593Smuzhiyun err = mmc_start_init(mmc);
2343*4882a593Smuzhiyun
2344*4882a593Smuzhiyun if (!err)
2345*4882a593Smuzhiyun err = mmc_complete_init(mmc);
2346*4882a593Smuzhiyun if (err)
2347*4882a593Smuzhiyun printf("%s: %d, time %lu\n", __func__, err, get_timer(start));
2348*4882a593Smuzhiyun
2349*4882a593Smuzhiyun return err;
2350*4882a593Smuzhiyun }
2351*4882a593Smuzhiyun
2352*4882a593Smuzhiyun int mmc_set_dsr(struct mmc *mmc, u16 val)
2353*4882a593Smuzhiyun {
2354*4882a593Smuzhiyun mmc->dsr = val;
2355*4882a593Smuzhiyun return 0;
2356*4882a593Smuzhiyun }
2357*4882a593Smuzhiyun
2358*4882a593Smuzhiyun /* CPU-specific MMC initializations */
2359*4882a593Smuzhiyun __weak int cpu_mmc_init(bd_t *bis)
2360*4882a593Smuzhiyun {
2361*4882a593Smuzhiyun return -1;
2362*4882a593Smuzhiyun }
2363*4882a593Smuzhiyun
2364*4882a593Smuzhiyun /* board-specific MMC initializations. */
2365*4882a593Smuzhiyun __weak int board_mmc_init(bd_t *bis)
2366*4882a593Smuzhiyun {
2367*4882a593Smuzhiyun return -1;
2368*4882a593Smuzhiyun }
2369*4882a593Smuzhiyun
2370*4882a593Smuzhiyun void mmc_set_preinit(struct mmc *mmc, int preinit)
2371*4882a593Smuzhiyun {
2372*4882a593Smuzhiyun mmc->preinit = preinit;
2373*4882a593Smuzhiyun }
2374*4882a593Smuzhiyun
2375*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(DM_MMC) && defined(CONFIG_SPL_BUILD)
2376*4882a593Smuzhiyun static int mmc_probe(bd_t *bis)
2377*4882a593Smuzhiyun {
2378*4882a593Smuzhiyun return 0;
2379*4882a593Smuzhiyun }
2380*4882a593Smuzhiyun #elif CONFIG_IS_ENABLED(DM_MMC)
2381*4882a593Smuzhiyun static int mmc_probe(bd_t *bis)
2382*4882a593Smuzhiyun {
2383*4882a593Smuzhiyun int ret, i;
2384*4882a593Smuzhiyun struct uclass *uc;
2385*4882a593Smuzhiyun struct udevice *dev;
2386*4882a593Smuzhiyun
2387*4882a593Smuzhiyun ret = uclass_get(UCLASS_MMC, &uc);
2388*4882a593Smuzhiyun if (ret)
2389*4882a593Smuzhiyun return ret;
2390*4882a593Smuzhiyun
2391*4882a593Smuzhiyun /*
2392*4882a593Smuzhiyun * Try to add them in sequence order. Really with driver model we
2393*4882a593Smuzhiyun * should allow holes, but the current MMC list does not allow that.
2394*4882a593Smuzhiyun * So if we request 0, 1, 3 we will get 0, 1, 2.
2395*4882a593Smuzhiyun */
2396*4882a593Smuzhiyun for (i = 0; ; i++) {
2397*4882a593Smuzhiyun ret = uclass_get_device_by_seq(UCLASS_MMC, i, &dev);
2398*4882a593Smuzhiyun if (ret == -ENODEV)
2399*4882a593Smuzhiyun break;
2400*4882a593Smuzhiyun }
2401*4882a593Smuzhiyun uclass_foreach_dev(dev, uc) {
2402*4882a593Smuzhiyun ret = device_probe(dev);
2403*4882a593Smuzhiyun if (ret)
2404*4882a593Smuzhiyun printf("%s - probe failed: %d\n", dev->name, ret);
2405*4882a593Smuzhiyun }
2406*4882a593Smuzhiyun
2407*4882a593Smuzhiyun return 0;
2408*4882a593Smuzhiyun }
2409*4882a593Smuzhiyun #else
2410*4882a593Smuzhiyun static int mmc_probe(bd_t *bis)
2411*4882a593Smuzhiyun {
2412*4882a593Smuzhiyun if (board_mmc_init(bis) < 0)
2413*4882a593Smuzhiyun cpu_mmc_init(bis);
2414*4882a593Smuzhiyun
2415*4882a593Smuzhiyun return 0;
2416*4882a593Smuzhiyun }
2417*4882a593Smuzhiyun #endif
2418*4882a593Smuzhiyun
2419*4882a593Smuzhiyun int mmc_initialize(bd_t *bis)
2420*4882a593Smuzhiyun {
2421*4882a593Smuzhiyun static int initialized = 0;
2422*4882a593Smuzhiyun int ret;
2423*4882a593Smuzhiyun if (initialized) /* Avoid initializing mmc multiple times */
2424*4882a593Smuzhiyun return 0;
2425*4882a593Smuzhiyun initialized = 1;
2426*4882a593Smuzhiyun
2427*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(BLK)
2428*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(MMC_TINY)
2429*4882a593Smuzhiyun mmc_list_init();
2430*4882a593Smuzhiyun #endif
2431*4882a593Smuzhiyun #endif
2432*4882a593Smuzhiyun ret = mmc_probe(bis);
2433*4882a593Smuzhiyun if (ret)
2434*4882a593Smuzhiyun return ret;
2435*4882a593Smuzhiyun
2436*4882a593Smuzhiyun #ifndef CONFIG_SPL_BUILD
2437*4882a593Smuzhiyun print_mmc_devices(',');
2438*4882a593Smuzhiyun #endif
2439*4882a593Smuzhiyun
2440*4882a593Smuzhiyun mmc_do_preinit();
2441*4882a593Smuzhiyun return 0;
2442*4882a593Smuzhiyun }
2443*4882a593Smuzhiyun
2444*4882a593Smuzhiyun #ifdef CONFIG_CMD_BKOPS_ENABLE
2445*4882a593Smuzhiyun int mmc_set_bkops_enable(struct mmc *mmc)
2446*4882a593Smuzhiyun {
2447*4882a593Smuzhiyun int err;
2448*4882a593Smuzhiyun ALLOC_CACHE_ALIGN_BUFFER(u8, ext_csd, MMC_MAX_BLOCK_LEN);
2449*4882a593Smuzhiyun
2450*4882a593Smuzhiyun err = mmc_send_ext_csd(mmc, ext_csd);
2451*4882a593Smuzhiyun if (err) {
2452*4882a593Smuzhiyun puts("Could not get ext_csd register values\n");
2453*4882a593Smuzhiyun return err;
2454*4882a593Smuzhiyun }
2455*4882a593Smuzhiyun
2456*4882a593Smuzhiyun if (!(ext_csd[EXT_CSD_BKOPS_SUPPORT] & 0x1)) {
2457*4882a593Smuzhiyun puts("Background operations not supported on device\n");
2458*4882a593Smuzhiyun return -EMEDIUMTYPE;
2459*4882a593Smuzhiyun }
2460*4882a593Smuzhiyun
2461*4882a593Smuzhiyun if (ext_csd[EXT_CSD_BKOPS_EN] & 0x1) {
2462*4882a593Smuzhiyun puts("Background operations already enabled\n");
2463*4882a593Smuzhiyun return 0;
2464*4882a593Smuzhiyun }
2465*4882a593Smuzhiyun
2466*4882a593Smuzhiyun err = mmc_switch(mmc, EXT_CSD_CMD_SET_NORMAL, EXT_CSD_BKOPS_EN, 1);
2467*4882a593Smuzhiyun if (err) {
2468*4882a593Smuzhiyun puts("Failed to enable manual background operations\n");
2469*4882a593Smuzhiyun return err;
2470*4882a593Smuzhiyun }
2471*4882a593Smuzhiyun
2472*4882a593Smuzhiyun puts("Enabled manual background operations\n");
2473*4882a593Smuzhiyun
2474*4882a593Smuzhiyun return 0;
2475*4882a593Smuzhiyun }
2476*4882a593Smuzhiyun #endif
2477