xref: /OK3568_Linux_fs/u-boot/drivers/mmc/meson_gx_mmc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2016 Carlo Caione <carlo@caione.org>
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:    GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <dm.h>
9*4882a593Smuzhiyun #include <fdtdec.h>
10*4882a593Smuzhiyun #include <malloc.h>
11*4882a593Smuzhiyun #include <mmc.h>
12*4882a593Smuzhiyun #include <asm/io.h>
13*4882a593Smuzhiyun #include <asm/arch/sd_emmc.h>
14*4882a593Smuzhiyun #include <linux/log2.h>
15*4882a593Smuzhiyun 
get_regbase(const struct mmc * mmc)16*4882a593Smuzhiyun static inline void *get_regbase(const struct mmc *mmc)
17*4882a593Smuzhiyun {
18*4882a593Smuzhiyun 	struct meson_mmc_platdata *pdata = mmc->priv;
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun 	return pdata->regbase;
21*4882a593Smuzhiyun }
22*4882a593Smuzhiyun 
meson_read(struct mmc * mmc,int offset)23*4882a593Smuzhiyun static inline uint32_t meson_read(struct mmc *mmc, int offset)
24*4882a593Smuzhiyun {
25*4882a593Smuzhiyun 	return readl(get_regbase(mmc) + offset);
26*4882a593Smuzhiyun }
27*4882a593Smuzhiyun 
meson_write(struct mmc * mmc,uint32_t val,int offset)28*4882a593Smuzhiyun static inline void meson_write(struct mmc *mmc, uint32_t val, int offset)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun 	writel(val, get_regbase(mmc) + offset);
31*4882a593Smuzhiyun }
32*4882a593Smuzhiyun 
meson_mmc_config_clock(struct mmc * mmc)33*4882a593Smuzhiyun static void meson_mmc_config_clock(struct mmc *mmc)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun 	uint32_t meson_mmc_clk = 0;
36*4882a593Smuzhiyun 	unsigned int clk, clk_src, clk_div;
37*4882a593Smuzhiyun 
38*4882a593Smuzhiyun 	/* 1GHz / CLK_MAX_DIV = 15,9 MHz */
39*4882a593Smuzhiyun 	if (mmc->clock > 16000000) {
40*4882a593Smuzhiyun 		clk = SD_EMMC_CLKSRC_DIV2;
41*4882a593Smuzhiyun 		clk_src = CLK_SRC_DIV2;
42*4882a593Smuzhiyun 	} else {
43*4882a593Smuzhiyun 		clk = SD_EMMC_CLKSRC_24M;
44*4882a593Smuzhiyun 		clk_src = CLK_SRC_24M;
45*4882a593Smuzhiyun 	}
46*4882a593Smuzhiyun 	clk_div = DIV_ROUND_UP(clk, mmc->clock);
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	/* 180 phase core clock */
49*4882a593Smuzhiyun 	meson_mmc_clk |= CLK_CO_PHASE_180;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	/* 180 phase tx clock */
52*4882a593Smuzhiyun 	meson_mmc_clk |= CLK_TX_PHASE_000;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	/* clock settings */
55*4882a593Smuzhiyun 	meson_mmc_clk |= clk_src;
56*4882a593Smuzhiyun 	meson_mmc_clk |= clk_div;
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun 	meson_write(mmc, meson_mmc_clk, MESON_SD_EMMC_CLOCK);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
meson_dm_mmc_set_ios(struct udevice * dev)61*4882a593Smuzhiyun static int meson_dm_mmc_set_ios(struct udevice *dev)
62*4882a593Smuzhiyun {
63*4882a593Smuzhiyun 	struct mmc *mmc = mmc_get_mmc_dev(dev);
64*4882a593Smuzhiyun 	uint32_t meson_mmc_cfg;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	meson_mmc_config_clock(mmc);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	meson_mmc_cfg = meson_read(mmc, MESON_SD_EMMC_CFG);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	meson_mmc_cfg &= ~CFG_BUS_WIDTH_MASK;
71*4882a593Smuzhiyun 	if (mmc->bus_width == 1)
72*4882a593Smuzhiyun 		meson_mmc_cfg |= CFG_BUS_WIDTH_1;
73*4882a593Smuzhiyun 	else if (mmc->bus_width == 4)
74*4882a593Smuzhiyun 		meson_mmc_cfg |= CFG_BUS_WIDTH_4;
75*4882a593Smuzhiyun 	else if (mmc->bus_width == 8)
76*4882a593Smuzhiyun 		meson_mmc_cfg |= CFG_BUS_WIDTH_8;
77*4882a593Smuzhiyun 	else
78*4882a593Smuzhiyun 		return -EINVAL;
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	/* 512 bytes block length */
81*4882a593Smuzhiyun 	meson_mmc_cfg &= ~CFG_BL_LEN_MASK;
82*4882a593Smuzhiyun 	meson_mmc_cfg |= CFG_BL_LEN_512;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	/* Response timeout 256 clk */
85*4882a593Smuzhiyun 	meson_mmc_cfg &= ~CFG_RESP_TIMEOUT_MASK;
86*4882a593Smuzhiyun 	meson_mmc_cfg |= CFG_RESP_TIMEOUT_256;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	/* Command-command gap 16 clk */
89*4882a593Smuzhiyun 	meson_mmc_cfg &= ~CFG_RC_CC_MASK;
90*4882a593Smuzhiyun 	meson_mmc_cfg |= CFG_RC_CC_16;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	meson_write(mmc, meson_mmc_cfg, MESON_SD_EMMC_CFG);
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	return 0;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun 
meson_mmc_setup_cmd(struct mmc * mmc,struct mmc_data * data,struct mmc_cmd * cmd)97*4882a593Smuzhiyun static void meson_mmc_setup_cmd(struct mmc *mmc, struct mmc_data *data,
98*4882a593Smuzhiyun 				struct mmc_cmd *cmd)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	uint32_t meson_mmc_cmd = 0, cfg;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	meson_mmc_cmd |= cmd->cmdidx << CMD_CFG_CMD_INDEX_SHIFT;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	if (cmd->resp_type & MMC_RSP_PRESENT) {
105*4882a593Smuzhiyun 		if (cmd->resp_type & MMC_RSP_136)
106*4882a593Smuzhiyun 			meson_mmc_cmd |= CMD_CFG_RESP_128;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 		if (cmd->resp_type & MMC_RSP_BUSY)
109*4882a593Smuzhiyun 			meson_mmc_cmd |= CMD_CFG_R1B;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 		if (!(cmd->resp_type & MMC_RSP_CRC))
112*4882a593Smuzhiyun 			meson_mmc_cmd |= CMD_CFG_RESP_NOCRC;
113*4882a593Smuzhiyun 	} else {
114*4882a593Smuzhiyun 		meson_mmc_cmd |= CMD_CFG_NO_RESP;
115*4882a593Smuzhiyun 	}
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	if (data) {
118*4882a593Smuzhiyun 		cfg = meson_read(mmc, MESON_SD_EMMC_CFG);
119*4882a593Smuzhiyun 		cfg &= ~CFG_BL_LEN_MASK;
120*4882a593Smuzhiyun 		cfg |= ilog2(data->blocksize) << CFG_BL_LEN_SHIFT;
121*4882a593Smuzhiyun 		meson_write(mmc, cfg, MESON_SD_EMMC_CFG);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 		if (data->flags == MMC_DATA_WRITE)
124*4882a593Smuzhiyun 			meson_mmc_cmd |= CMD_CFG_DATA_WR;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 		meson_mmc_cmd |= CMD_CFG_DATA_IO | CMD_CFG_BLOCK_MODE |
127*4882a593Smuzhiyun 				 data->blocks;
128*4882a593Smuzhiyun 	}
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	meson_mmc_cmd |= CMD_CFG_TIMEOUT_4S | CMD_CFG_OWNER |
131*4882a593Smuzhiyun 			 CMD_CFG_END_OF_CHAIN;
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	meson_write(mmc, meson_mmc_cmd, MESON_SD_EMMC_CMD_CFG);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
meson_mmc_setup_addr(struct mmc * mmc,struct mmc_data * data)136*4882a593Smuzhiyun static void meson_mmc_setup_addr(struct mmc *mmc, struct mmc_data *data)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	struct meson_mmc_platdata *pdata = mmc->priv;
139*4882a593Smuzhiyun 	unsigned int data_size;
140*4882a593Smuzhiyun 	uint32_t data_addr = 0;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	if (data) {
143*4882a593Smuzhiyun 		data_size = data->blocks * data->blocksize;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 		if (data->flags == MMC_DATA_READ) {
146*4882a593Smuzhiyun 			data_addr = (ulong) data->dest;
147*4882a593Smuzhiyun 			invalidate_dcache_range(data_addr,
148*4882a593Smuzhiyun 						data_addr + data_size);
149*4882a593Smuzhiyun 		} else {
150*4882a593Smuzhiyun 			pdata->w_buf = calloc(data_size, sizeof(char));
151*4882a593Smuzhiyun 			data_addr = (ulong) pdata->w_buf;
152*4882a593Smuzhiyun 			memcpy(pdata->w_buf, data->src, data_size);
153*4882a593Smuzhiyun 			flush_dcache_range(data_addr, data_addr + data_size);
154*4882a593Smuzhiyun 		}
155*4882a593Smuzhiyun 	}
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 	meson_write(mmc, data_addr, MESON_SD_EMMC_CMD_DAT);
158*4882a593Smuzhiyun }
159*4882a593Smuzhiyun 
meson_mmc_read_response(struct mmc * mmc,struct mmc_cmd * cmd)160*4882a593Smuzhiyun static void meson_mmc_read_response(struct mmc *mmc, struct mmc_cmd *cmd)
161*4882a593Smuzhiyun {
162*4882a593Smuzhiyun 	if (cmd->resp_type & MMC_RSP_136) {
163*4882a593Smuzhiyun 		cmd->response[0] = meson_read(mmc, MESON_SD_EMMC_CMD_RSP3);
164*4882a593Smuzhiyun 		cmd->response[1] = meson_read(mmc, MESON_SD_EMMC_CMD_RSP2);
165*4882a593Smuzhiyun 		cmd->response[2] = meson_read(mmc, MESON_SD_EMMC_CMD_RSP1);
166*4882a593Smuzhiyun 		cmd->response[3] = meson_read(mmc, MESON_SD_EMMC_CMD_RSP);
167*4882a593Smuzhiyun 	} else {
168*4882a593Smuzhiyun 		cmd->response[0] = meson_read(mmc, MESON_SD_EMMC_CMD_RSP);
169*4882a593Smuzhiyun 	}
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun 
meson_dm_mmc_send_cmd(struct udevice * dev,struct mmc_cmd * cmd,struct mmc_data * data)172*4882a593Smuzhiyun static int meson_dm_mmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
173*4882a593Smuzhiyun 				 struct mmc_data *data)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	struct mmc *mmc = mmc_get_mmc_dev(dev);
176*4882a593Smuzhiyun 	struct meson_mmc_platdata *pdata = mmc->priv;
177*4882a593Smuzhiyun 	uint32_t status;
178*4882a593Smuzhiyun 	ulong start;
179*4882a593Smuzhiyun 	int ret = 0;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	/* max block size supported by chip is 512 byte */
182*4882a593Smuzhiyun 	if (data && data->blocksize > 512)
183*4882a593Smuzhiyun 		return -EINVAL;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	meson_mmc_setup_cmd(mmc, data, cmd);
186*4882a593Smuzhiyun 	meson_mmc_setup_addr(mmc, data);
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun 	meson_write(mmc, cmd->cmdarg, MESON_SD_EMMC_CMD_ARG);
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	/* use 10s timeout */
191*4882a593Smuzhiyun 	start = get_timer(0);
192*4882a593Smuzhiyun 	do {
193*4882a593Smuzhiyun 		status = meson_read(mmc, MESON_SD_EMMC_STATUS);
194*4882a593Smuzhiyun 	} while(!(status & STATUS_END_OF_CHAIN) && get_timer(start) < 10000);
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun 	if (!(status & STATUS_END_OF_CHAIN))
197*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
198*4882a593Smuzhiyun 	else if (status & STATUS_RESP_TIMEOUT)
199*4882a593Smuzhiyun 		ret = -ETIMEDOUT;
200*4882a593Smuzhiyun 	else if (status & STATUS_ERR_MASK)
201*4882a593Smuzhiyun 		ret = -EIO;
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	meson_mmc_read_response(mmc, cmd);
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	if (data && data->flags == MMC_DATA_WRITE)
206*4882a593Smuzhiyun 		free(pdata->w_buf);
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	/* reset status bits */
209*4882a593Smuzhiyun 	meson_write(mmc, STATUS_MASK, MESON_SD_EMMC_STATUS);
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	return ret;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun static const struct dm_mmc_ops meson_dm_mmc_ops = {
215*4882a593Smuzhiyun 	.send_cmd = meson_dm_mmc_send_cmd,
216*4882a593Smuzhiyun 	.set_ios = meson_dm_mmc_set_ios,
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun 
meson_mmc_ofdata_to_platdata(struct udevice * dev)219*4882a593Smuzhiyun static int meson_mmc_ofdata_to_platdata(struct udevice *dev)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun 	struct meson_mmc_platdata *pdata = dev_get_platdata(dev);
222*4882a593Smuzhiyun 	fdt_addr_t addr;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	addr = devfdt_get_addr(dev);
225*4882a593Smuzhiyun 	if (addr == FDT_ADDR_T_NONE)
226*4882a593Smuzhiyun 		return -EINVAL;
227*4882a593Smuzhiyun 
228*4882a593Smuzhiyun 	pdata->regbase = (void *)addr;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	return 0;
231*4882a593Smuzhiyun }
232*4882a593Smuzhiyun 
meson_mmc_probe(struct udevice * dev)233*4882a593Smuzhiyun static int meson_mmc_probe(struct udevice *dev)
234*4882a593Smuzhiyun {
235*4882a593Smuzhiyun 	struct meson_mmc_platdata *pdata = dev_get_platdata(dev);
236*4882a593Smuzhiyun 	struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
237*4882a593Smuzhiyun 	struct mmc *mmc = &pdata->mmc;
238*4882a593Smuzhiyun 	struct mmc_config *cfg = &pdata->cfg;
239*4882a593Smuzhiyun 	uint32_t val;
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	cfg->voltages = MMC_VDD_33_34 | MMC_VDD_32_33 |
242*4882a593Smuzhiyun 			MMC_VDD_31_32 | MMC_VDD_165_195;
243*4882a593Smuzhiyun 	cfg->host_caps = MMC_MODE_8BIT | MMC_MODE_4BIT |
244*4882a593Smuzhiyun 			MMC_MODE_HS_52MHz | MMC_MODE_HS;
245*4882a593Smuzhiyun 	cfg->f_min = DIV_ROUND_UP(SD_EMMC_CLKSRC_24M, CLK_MAX_DIV);
246*4882a593Smuzhiyun 	cfg->f_max = 100000000; /* 100 MHz */
247*4882a593Smuzhiyun 	cfg->b_max = 511; /* max 512 - 1 blocks */
248*4882a593Smuzhiyun 	cfg->name = dev->name;
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	mmc->priv = pdata;
251*4882a593Smuzhiyun 	upriv->mmc = mmc;
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	mmc_set_clock(mmc, cfg->f_min);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	/* reset all status bits */
256*4882a593Smuzhiyun 	meson_write(mmc, STATUS_MASK, MESON_SD_EMMC_STATUS);
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun 	/* disable interrupts */
259*4882a593Smuzhiyun 	meson_write(mmc, 0, MESON_SD_EMMC_IRQ_EN);
260*4882a593Smuzhiyun 
261*4882a593Smuzhiyun 	/* enable auto clock mode */
262*4882a593Smuzhiyun 	val = meson_read(mmc, MESON_SD_EMMC_CFG);
263*4882a593Smuzhiyun 	val &= ~CFG_SDCLK_ALWAYS_ON;
264*4882a593Smuzhiyun 	val |= CFG_AUTO_CLK;
265*4882a593Smuzhiyun 	meson_write(mmc, val, MESON_SD_EMMC_CFG);
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	return 0;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun 
meson_mmc_bind(struct udevice * dev)270*4882a593Smuzhiyun int meson_mmc_bind(struct udevice *dev)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun 	struct meson_mmc_platdata *pdata = dev_get_platdata(dev);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	return mmc_bind(dev, &pdata->mmc, &pdata->cfg);
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun static const struct udevice_id meson_mmc_match[] = {
278*4882a593Smuzhiyun 	{ .compatible = "amlogic,meson-gx-mmc" },
279*4882a593Smuzhiyun 	{ /* sentinel */ }
280*4882a593Smuzhiyun };
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun U_BOOT_DRIVER(meson_mmc) = {
283*4882a593Smuzhiyun 	.name = "meson_gx_mmc",
284*4882a593Smuzhiyun 	.id = UCLASS_MMC,
285*4882a593Smuzhiyun 	.of_match = meson_mmc_match,
286*4882a593Smuzhiyun 	.ops = &meson_dm_mmc_ops,
287*4882a593Smuzhiyun 	.probe = meson_mmc_probe,
288*4882a593Smuzhiyun 	.bind = meson_mmc_bind,
289*4882a593Smuzhiyun 	.ofdata_to_platdata = meson_mmc_ofdata_to_platdata,
290*4882a593Smuzhiyun 	.platdata_auto_alloc_size = sizeof(struct meson_mmc_platdata),
291*4882a593Smuzhiyun };
292