xref: /OK3568_Linux_fs/u-boot/drivers/mmc/fsl_esdhc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
3*4882a593Smuzhiyun  * Andy Fleming
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * Based vaguely on the pxa mmc code:
6*4882a593Smuzhiyun  * (C) Copyright 2003
7*4882a593Smuzhiyun  * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
8*4882a593Smuzhiyun  *
9*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
10*4882a593Smuzhiyun  */
11*4882a593Smuzhiyun 
12*4882a593Smuzhiyun #include <config.h>
13*4882a593Smuzhiyun #include <common.h>
14*4882a593Smuzhiyun #include <command.h>
15*4882a593Smuzhiyun #include <errno.h>
16*4882a593Smuzhiyun #include <hwconfig.h>
17*4882a593Smuzhiyun #include <mmc.h>
18*4882a593Smuzhiyun #include <part.h>
19*4882a593Smuzhiyun #include <power/regulator.h>
20*4882a593Smuzhiyun #include <malloc.h>
21*4882a593Smuzhiyun #include <fsl_esdhc.h>
22*4882a593Smuzhiyun #include <fdt_support.h>
23*4882a593Smuzhiyun #include <asm/io.h>
24*4882a593Smuzhiyun #include <dm.h>
25*4882a593Smuzhiyun #include <asm-generic/gpio.h>
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
28*4882a593Smuzhiyun 
29*4882a593Smuzhiyun #define SDHCI_IRQ_EN_BITS		(IRQSTATEN_CC | IRQSTATEN_TC | \
30*4882a593Smuzhiyun 				IRQSTATEN_CINT | \
31*4882a593Smuzhiyun 				IRQSTATEN_CTOE | IRQSTATEN_CCE | IRQSTATEN_CEBE | \
32*4882a593Smuzhiyun 				IRQSTATEN_CIE | IRQSTATEN_DTOE | IRQSTATEN_DCE | \
33*4882a593Smuzhiyun 				IRQSTATEN_DEBE | IRQSTATEN_BRR | IRQSTATEN_BWR | \
34*4882a593Smuzhiyun 				IRQSTATEN_DINT)
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun struct fsl_esdhc {
37*4882a593Smuzhiyun 	uint    dsaddr;		/* SDMA system address register */
38*4882a593Smuzhiyun 	uint    blkattr;	/* Block attributes register */
39*4882a593Smuzhiyun 	uint    cmdarg;		/* Command argument register */
40*4882a593Smuzhiyun 	uint    xfertyp;	/* Transfer type register */
41*4882a593Smuzhiyun 	uint    cmdrsp0;	/* Command response 0 register */
42*4882a593Smuzhiyun 	uint    cmdrsp1;	/* Command response 1 register */
43*4882a593Smuzhiyun 	uint    cmdrsp2;	/* Command response 2 register */
44*4882a593Smuzhiyun 	uint    cmdrsp3;	/* Command response 3 register */
45*4882a593Smuzhiyun 	uint    datport;	/* Buffer data port register */
46*4882a593Smuzhiyun 	uint    prsstat;	/* Present state register */
47*4882a593Smuzhiyun 	uint    proctl;		/* Protocol control register */
48*4882a593Smuzhiyun 	uint    sysctl;		/* System Control Register */
49*4882a593Smuzhiyun 	uint    irqstat;	/* Interrupt status register */
50*4882a593Smuzhiyun 	uint    irqstaten;	/* Interrupt status enable register */
51*4882a593Smuzhiyun 	uint    irqsigen;	/* Interrupt signal enable register */
52*4882a593Smuzhiyun 	uint    autoc12err;	/* Auto CMD error status register */
53*4882a593Smuzhiyun 	uint    hostcapblt;	/* Host controller capabilities register */
54*4882a593Smuzhiyun 	uint    wml;		/* Watermark level register */
55*4882a593Smuzhiyun 	uint    mixctrl;	/* For USDHC */
56*4882a593Smuzhiyun 	char    reserved1[4];	/* reserved */
57*4882a593Smuzhiyun 	uint    fevt;		/* Force event register */
58*4882a593Smuzhiyun 	uint    admaes;		/* ADMA error status register */
59*4882a593Smuzhiyun 	uint    adsaddr;	/* ADMA system address register */
60*4882a593Smuzhiyun 	char    reserved2[4];
61*4882a593Smuzhiyun 	uint    dllctrl;
62*4882a593Smuzhiyun 	uint    dllstat;
63*4882a593Smuzhiyun 	uint    clktunectrlstatus;
64*4882a593Smuzhiyun 	char    reserved3[84];
65*4882a593Smuzhiyun 	uint    vendorspec;
66*4882a593Smuzhiyun 	uint    mmcboot;
67*4882a593Smuzhiyun 	uint    vendorspec2;
68*4882a593Smuzhiyun 	char	reserved4[48];
69*4882a593Smuzhiyun 	uint    hostver;	/* Host controller version register */
70*4882a593Smuzhiyun 	char    reserved5[4];	/* reserved */
71*4882a593Smuzhiyun 	uint    dmaerraddr;	/* DMA error address register */
72*4882a593Smuzhiyun 	char    reserved6[4];	/* reserved */
73*4882a593Smuzhiyun 	uint    dmaerrattr;	/* DMA error attribute register */
74*4882a593Smuzhiyun 	char    reserved7[4];	/* reserved */
75*4882a593Smuzhiyun 	uint    hostcapblt2;	/* Host controller capabilities register 2 */
76*4882a593Smuzhiyun 	char    reserved8[8];	/* reserved */
77*4882a593Smuzhiyun 	uint    tcr;		/* Tuning control register */
78*4882a593Smuzhiyun 	char    reserved9[28];	/* reserved */
79*4882a593Smuzhiyun 	uint    sddirctl;	/* SD direction control register */
80*4882a593Smuzhiyun 	char    reserved10[712];/* reserved */
81*4882a593Smuzhiyun 	uint    scr;		/* eSDHC control register */
82*4882a593Smuzhiyun };
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun struct fsl_esdhc_plat {
85*4882a593Smuzhiyun 	struct mmc_config cfg;
86*4882a593Smuzhiyun 	struct mmc mmc;
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
89*4882a593Smuzhiyun /**
90*4882a593Smuzhiyun  * struct fsl_esdhc_priv
91*4882a593Smuzhiyun  *
92*4882a593Smuzhiyun  * @esdhc_regs: registers of the sdhc controller
93*4882a593Smuzhiyun  * @sdhc_clk: Current clk of the sdhc controller
94*4882a593Smuzhiyun  * @bus_width: bus width, 1bit, 4bit or 8bit
95*4882a593Smuzhiyun  * @cfg: mmc config
96*4882a593Smuzhiyun  * @mmc: mmc
97*4882a593Smuzhiyun  * Following is used when Driver Model is enabled for MMC
98*4882a593Smuzhiyun  * @dev: pointer for the device
99*4882a593Smuzhiyun  * @non_removable: 0: removable; 1: non-removable
100*4882a593Smuzhiyun  * @wp_enable: 1: enable checking wp; 0: no check
101*4882a593Smuzhiyun  * @vs18_enable: 1: use 1.8V voltage; 0: use 3.3V
102*4882a593Smuzhiyun  * @cd_gpio: gpio for card detection
103*4882a593Smuzhiyun  * @wp_gpio: gpio for write protection
104*4882a593Smuzhiyun  */
105*4882a593Smuzhiyun struct fsl_esdhc_priv {
106*4882a593Smuzhiyun 	struct fsl_esdhc *esdhc_regs;
107*4882a593Smuzhiyun 	unsigned int sdhc_clk;
108*4882a593Smuzhiyun 	unsigned int bus_width;
109*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(BLK)
110*4882a593Smuzhiyun 	struct mmc *mmc;
111*4882a593Smuzhiyun #endif
112*4882a593Smuzhiyun 	struct udevice *dev;
113*4882a593Smuzhiyun 	int non_removable;
114*4882a593Smuzhiyun 	int wp_enable;
115*4882a593Smuzhiyun 	int vs18_enable;
116*4882a593Smuzhiyun #ifdef CONFIG_DM_GPIO
117*4882a593Smuzhiyun 	struct gpio_desc cd_gpio;
118*4882a593Smuzhiyun 	struct gpio_desc wp_gpio;
119*4882a593Smuzhiyun #endif
120*4882a593Smuzhiyun };
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /* Return the XFERTYP flags for a given command and data packet */
esdhc_xfertyp(struct mmc_cmd * cmd,struct mmc_data * data)123*4882a593Smuzhiyun static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun 	uint xfertyp = 0;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	if (data) {
128*4882a593Smuzhiyun 		xfertyp |= XFERTYP_DPSEL;
129*4882a593Smuzhiyun #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
130*4882a593Smuzhiyun 		xfertyp |= XFERTYP_DMAEN;
131*4882a593Smuzhiyun #endif
132*4882a593Smuzhiyun 		if (data->blocks > 1) {
133*4882a593Smuzhiyun 			xfertyp |= XFERTYP_MSBSEL;
134*4882a593Smuzhiyun 			xfertyp |= XFERTYP_BCEN;
135*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
136*4882a593Smuzhiyun 			xfertyp |= XFERTYP_AC12EN;
137*4882a593Smuzhiyun #endif
138*4882a593Smuzhiyun 		}
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 		if (data->flags & MMC_DATA_READ)
141*4882a593Smuzhiyun 			xfertyp |= XFERTYP_DTDSEL;
142*4882a593Smuzhiyun 	}
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun 	if (cmd->resp_type & MMC_RSP_CRC)
145*4882a593Smuzhiyun 		xfertyp |= XFERTYP_CCCEN;
146*4882a593Smuzhiyun 	if (cmd->resp_type & MMC_RSP_OPCODE)
147*4882a593Smuzhiyun 		xfertyp |= XFERTYP_CICEN;
148*4882a593Smuzhiyun 	if (cmd->resp_type & MMC_RSP_136)
149*4882a593Smuzhiyun 		xfertyp |= XFERTYP_RSPTYP_136;
150*4882a593Smuzhiyun 	else if (cmd->resp_type & MMC_RSP_BUSY)
151*4882a593Smuzhiyun 		xfertyp |= XFERTYP_RSPTYP_48_BUSY;
152*4882a593Smuzhiyun 	else if (cmd->resp_type & MMC_RSP_PRESENT)
153*4882a593Smuzhiyun 		xfertyp |= XFERTYP_RSPTYP_48;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
156*4882a593Smuzhiyun 		xfertyp |= XFERTYP_CMDTYP_ABORT;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
162*4882a593Smuzhiyun /*
163*4882a593Smuzhiyun  * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
164*4882a593Smuzhiyun  */
esdhc_pio_read_write(struct fsl_esdhc_priv * priv,struct mmc_data * data)165*4882a593Smuzhiyun static void esdhc_pio_read_write(struct fsl_esdhc_priv *priv,
166*4882a593Smuzhiyun 				 struct mmc_data *data)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun 	struct fsl_esdhc *regs = priv->esdhc_regs;
169*4882a593Smuzhiyun 	uint blocks;
170*4882a593Smuzhiyun 	char *buffer;
171*4882a593Smuzhiyun 	uint databuf;
172*4882a593Smuzhiyun 	uint size;
173*4882a593Smuzhiyun 	uint irqstat;
174*4882a593Smuzhiyun 	uint timeout;
175*4882a593Smuzhiyun 
176*4882a593Smuzhiyun 	if (data->flags & MMC_DATA_READ) {
177*4882a593Smuzhiyun 		blocks = data->blocks;
178*4882a593Smuzhiyun 		buffer = data->dest;
179*4882a593Smuzhiyun 		while (blocks) {
180*4882a593Smuzhiyun 			timeout = PIO_TIMEOUT;
181*4882a593Smuzhiyun 			size = data->blocksize;
182*4882a593Smuzhiyun 			irqstat = esdhc_read32(&regs->irqstat);
183*4882a593Smuzhiyun 			while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)
184*4882a593Smuzhiyun 				&& --timeout);
185*4882a593Smuzhiyun 			if (timeout <= 0) {
186*4882a593Smuzhiyun 				printf("\nData Read Failed in PIO Mode.");
187*4882a593Smuzhiyun 				return;
188*4882a593Smuzhiyun 			}
189*4882a593Smuzhiyun 			while (size && (!(irqstat & IRQSTAT_TC))) {
190*4882a593Smuzhiyun 				udelay(100); /* Wait before last byte transfer complete */
191*4882a593Smuzhiyun 				irqstat = esdhc_read32(&regs->irqstat);
192*4882a593Smuzhiyun 				databuf = in_le32(&regs->datport);
193*4882a593Smuzhiyun 				*((uint *)buffer) = databuf;
194*4882a593Smuzhiyun 				buffer += 4;
195*4882a593Smuzhiyun 				size -= 4;
196*4882a593Smuzhiyun 			}
197*4882a593Smuzhiyun 			blocks--;
198*4882a593Smuzhiyun 		}
199*4882a593Smuzhiyun 	} else {
200*4882a593Smuzhiyun 		blocks = data->blocks;
201*4882a593Smuzhiyun 		buffer = (char *)data->src;
202*4882a593Smuzhiyun 		while (blocks) {
203*4882a593Smuzhiyun 			timeout = PIO_TIMEOUT;
204*4882a593Smuzhiyun 			size = data->blocksize;
205*4882a593Smuzhiyun 			irqstat = esdhc_read32(&regs->irqstat);
206*4882a593Smuzhiyun 			while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)
207*4882a593Smuzhiyun 				&& --timeout);
208*4882a593Smuzhiyun 			if (timeout <= 0) {
209*4882a593Smuzhiyun 				printf("\nData Write Failed in PIO Mode.");
210*4882a593Smuzhiyun 				return;
211*4882a593Smuzhiyun 			}
212*4882a593Smuzhiyun 			while (size && (!(irqstat & IRQSTAT_TC))) {
213*4882a593Smuzhiyun 				udelay(100); /* Wait before last byte transfer complete */
214*4882a593Smuzhiyun 				databuf = *((uint *)buffer);
215*4882a593Smuzhiyun 				buffer += 4;
216*4882a593Smuzhiyun 				size -= 4;
217*4882a593Smuzhiyun 				irqstat = esdhc_read32(&regs->irqstat);
218*4882a593Smuzhiyun 				out_le32(&regs->datport, databuf);
219*4882a593Smuzhiyun 			}
220*4882a593Smuzhiyun 			blocks--;
221*4882a593Smuzhiyun 		}
222*4882a593Smuzhiyun 	}
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun #endif
225*4882a593Smuzhiyun 
esdhc_setup_data(struct fsl_esdhc_priv * priv,struct mmc * mmc,struct mmc_data * data)226*4882a593Smuzhiyun static int esdhc_setup_data(struct fsl_esdhc_priv *priv, struct mmc *mmc,
227*4882a593Smuzhiyun 			    struct mmc_data *data)
228*4882a593Smuzhiyun {
229*4882a593Smuzhiyun 	int timeout;
230*4882a593Smuzhiyun 	struct fsl_esdhc *regs = priv->esdhc_regs;
231*4882a593Smuzhiyun #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234)
232*4882a593Smuzhiyun 	dma_addr_t addr;
233*4882a593Smuzhiyun #endif
234*4882a593Smuzhiyun 	uint wml_value;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	wml_value = data->blocksize/4;
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	if (data->flags & MMC_DATA_READ) {
239*4882a593Smuzhiyun 		if (wml_value > WML_RD_WML_MAX)
240*4882a593Smuzhiyun 			wml_value = WML_RD_WML_MAX_VAL;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 		esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
243*4882a593Smuzhiyun #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
244*4882a593Smuzhiyun #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234)
245*4882a593Smuzhiyun 		addr = virt_to_phys((void *)(data->dest));
246*4882a593Smuzhiyun 		if (upper_32_bits(addr))
247*4882a593Smuzhiyun 			printf("Error found for upper 32 bits\n");
248*4882a593Smuzhiyun 		else
249*4882a593Smuzhiyun 			esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
250*4882a593Smuzhiyun #else
251*4882a593Smuzhiyun 		esdhc_write32(&regs->dsaddr, (u32)data->dest);
252*4882a593Smuzhiyun #endif
253*4882a593Smuzhiyun #endif
254*4882a593Smuzhiyun 	} else {
255*4882a593Smuzhiyun #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
256*4882a593Smuzhiyun 		flush_dcache_range((ulong)data->src,
257*4882a593Smuzhiyun 				   (ulong)data->src+data->blocks
258*4882a593Smuzhiyun 					 *data->blocksize);
259*4882a593Smuzhiyun #endif
260*4882a593Smuzhiyun 		if (wml_value > WML_WR_WML_MAX)
261*4882a593Smuzhiyun 			wml_value = WML_WR_WML_MAX_VAL;
262*4882a593Smuzhiyun 		if (priv->wp_enable) {
263*4882a593Smuzhiyun 			if ((esdhc_read32(&regs->prsstat) &
264*4882a593Smuzhiyun 			    PRSSTAT_WPSPL) == 0) {
265*4882a593Smuzhiyun 				printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
266*4882a593Smuzhiyun 				return -ETIMEDOUT;
267*4882a593Smuzhiyun 			}
268*4882a593Smuzhiyun 		}
269*4882a593Smuzhiyun 
270*4882a593Smuzhiyun 		esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
271*4882a593Smuzhiyun 					wml_value << 16);
272*4882a593Smuzhiyun #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
273*4882a593Smuzhiyun #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234)
274*4882a593Smuzhiyun 		addr = virt_to_phys((void *)(data->src));
275*4882a593Smuzhiyun 		if (upper_32_bits(addr))
276*4882a593Smuzhiyun 			printf("Error found for upper 32 bits\n");
277*4882a593Smuzhiyun 		else
278*4882a593Smuzhiyun 			esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
279*4882a593Smuzhiyun #else
280*4882a593Smuzhiyun 		esdhc_write32(&regs->dsaddr, (u32)data->src);
281*4882a593Smuzhiyun #endif
282*4882a593Smuzhiyun #endif
283*4882a593Smuzhiyun 	}
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	/* Calculate the timeout period for data transactions */
288*4882a593Smuzhiyun 	/*
289*4882a593Smuzhiyun 	 * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
290*4882a593Smuzhiyun 	 * 2)Timeout period should be minimum 0.250sec as per SD Card spec
291*4882a593Smuzhiyun 	 *  So, Number of SD Clock cycles for 0.25sec should be minimum
292*4882a593Smuzhiyun 	 *		(SD Clock/sec * 0.25 sec) SD Clock cycles
293*4882a593Smuzhiyun 	 *		= (mmc->clock * 1/4) SD Clock cycles
294*4882a593Smuzhiyun 	 * As 1) >=  2)
295*4882a593Smuzhiyun 	 * => (2^(timeout+13)) >= mmc->clock * 1/4
296*4882a593Smuzhiyun 	 * Taking log2 both the sides
297*4882a593Smuzhiyun 	 * => timeout + 13 >= log2(mmc->clock/4)
298*4882a593Smuzhiyun 	 * Rounding up to next power of 2
299*4882a593Smuzhiyun 	 * => timeout + 13 = log2(mmc->clock/4) + 1
300*4882a593Smuzhiyun 	 * => timeout + 13 = fls(mmc->clock/4)
301*4882a593Smuzhiyun 	 *
302*4882a593Smuzhiyun 	 * However, the MMC spec "It is strongly recommended for hosts to
303*4882a593Smuzhiyun 	 * implement more than 500ms timeout value even if the card
304*4882a593Smuzhiyun 	 * indicates the 250ms maximum busy length."  Even the previous
305*4882a593Smuzhiyun 	 * value of 300ms is known to be insufficient for some cards.
306*4882a593Smuzhiyun 	 * So, we use
307*4882a593Smuzhiyun 	 * => timeout + 13 = fls(mmc->clock/2)
308*4882a593Smuzhiyun 	 */
309*4882a593Smuzhiyun 	timeout = fls(mmc->clock/2);
310*4882a593Smuzhiyun 	timeout -= 13;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	if (timeout > 14)
313*4882a593Smuzhiyun 		timeout = 14;
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	if (timeout < 0)
316*4882a593Smuzhiyun 		timeout = 0;
317*4882a593Smuzhiyun 
318*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
319*4882a593Smuzhiyun 	if ((timeout == 4) || (timeout == 8) || (timeout == 12))
320*4882a593Smuzhiyun 		timeout++;
321*4882a593Smuzhiyun #endif
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun #ifdef ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
324*4882a593Smuzhiyun 	timeout = 0xE;
325*4882a593Smuzhiyun #endif
326*4882a593Smuzhiyun 	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	return 0;
329*4882a593Smuzhiyun }
330*4882a593Smuzhiyun 
check_and_invalidate_dcache_range(struct mmc_cmd * cmd,struct mmc_data * data)331*4882a593Smuzhiyun static void check_and_invalidate_dcache_range
332*4882a593Smuzhiyun 	(struct mmc_cmd *cmd,
333*4882a593Smuzhiyun 	 struct mmc_data *data) {
334*4882a593Smuzhiyun 	unsigned start = 0;
335*4882a593Smuzhiyun 	unsigned end = 0;
336*4882a593Smuzhiyun 	unsigned size = roundup(ARCH_DMA_MINALIGN,
337*4882a593Smuzhiyun 				data->blocks*data->blocksize);
338*4882a593Smuzhiyun #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234)
339*4882a593Smuzhiyun 	dma_addr_t addr;
340*4882a593Smuzhiyun 
341*4882a593Smuzhiyun 	addr = virt_to_phys((void *)(data->dest));
342*4882a593Smuzhiyun 	if (upper_32_bits(addr))
343*4882a593Smuzhiyun 		printf("Error found for upper 32 bits\n");
344*4882a593Smuzhiyun 	else
345*4882a593Smuzhiyun 		start = lower_32_bits(addr);
346*4882a593Smuzhiyun #else
347*4882a593Smuzhiyun 	start = (unsigned)data->dest;
348*4882a593Smuzhiyun #endif
349*4882a593Smuzhiyun 	end = start + size;
350*4882a593Smuzhiyun 	invalidate_dcache_range(start, end);
351*4882a593Smuzhiyun }
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun /*
354*4882a593Smuzhiyun  * Sends a command out on the bus.  Takes the mmc pointer,
355*4882a593Smuzhiyun  * a command pointer, and an optional data pointer.
356*4882a593Smuzhiyun  */
esdhc_send_cmd_common(struct fsl_esdhc_priv * priv,struct mmc * mmc,struct mmc_cmd * cmd,struct mmc_data * data)357*4882a593Smuzhiyun static int esdhc_send_cmd_common(struct fsl_esdhc_priv *priv, struct mmc *mmc,
358*4882a593Smuzhiyun 				 struct mmc_cmd *cmd, struct mmc_data *data)
359*4882a593Smuzhiyun {
360*4882a593Smuzhiyun 	int	err = 0;
361*4882a593Smuzhiyun 	uint	xfertyp;
362*4882a593Smuzhiyun 	uint	irqstat;
363*4882a593Smuzhiyun 	struct fsl_esdhc *regs = priv->esdhc_regs;
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
366*4882a593Smuzhiyun 	if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
367*4882a593Smuzhiyun 		return 0;
368*4882a593Smuzhiyun #endif
369*4882a593Smuzhiyun 
370*4882a593Smuzhiyun 	esdhc_write32(&regs->irqstat, -1);
371*4882a593Smuzhiyun 
372*4882a593Smuzhiyun 	sync();
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 	/* Wait for the bus to be idle */
375*4882a593Smuzhiyun 	while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
376*4882a593Smuzhiyun 			(esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
377*4882a593Smuzhiyun 		;
378*4882a593Smuzhiyun 
379*4882a593Smuzhiyun 	while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
380*4882a593Smuzhiyun 		;
381*4882a593Smuzhiyun 
382*4882a593Smuzhiyun 	/* Wait at least 8 SD clock cycles before the next command */
383*4882a593Smuzhiyun 	/*
384*4882a593Smuzhiyun 	 * Note: This is way more than 8 cycles, but 1ms seems to
385*4882a593Smuzhiyun 	 * resolve timing issues with some cards
386*4882a593Smuzhiyun 	 */
387*4882a593Smuzhiyun 	udelay(1000);
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 	/* Set up for a data transfer if we have one */
390*4882a593Smuzhiyun 	if (data) {
391*4882a593Smuzhiyun 		err = esdhc_setup_data(priv, mmc, data);
392*4882a593Smuzhiyun 		if(err)
393*4882a593Smuzhiyun 			return err;
394*4882a593Smuzhiyun 
395*4882a593Smuzhiyun 		if (data->flags & MMC_DATA_READ)
396*4882a593Smuzhiyun 			check_and_invalidate_dcache_range(cmd, data);
397*4882a593Smuzhiyun 	}
398*4882a593Smuzhiyun 
399*4882a593Smuzhiyun 	/* Figure out the transfer arguments */
400*4882a593Smuzhiyun 	xfertyp = esdhc_xfertyp(cmd, data);
401*4882a593Smuzhiyun 
402*4882a593Smuzhiyun 	/* Mask all irqs */
403*4882a593Smuzhiyun 	esdhc_write32(&regs->irqsigen, 0);
404*4882a593Smuzhiyun 
405*4882a593Smuzhiyun 	/* Send the command */
406*4882a593Smuzhiyun 	esdhc_write32(&regs->cmdarg, cmd->cmdarg);
407*4882a593Smuzhiyun #if defined(CONFIG_FSL_USDHC)
408*4882a593Smuzhiyun 	esdhc_write32(&regs->mixctrl,
409*4882a593Smuzhiyun 	(esdhc_read32(&regs->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F)
410*4882a593Smuzhiyun 			| (mmc_card_ddr(mmc) ? XFERTYP_DDREN : 0));
411*4882a593Smuzhiyun 	esdhc_write32(&regs->xfertyp, xfertyp & 0xFFFF0000);
412*4882a593Smuzhiyun #else
413*4882a593Smuzhiyun 	esdhc_write32(&regs->xfertyp, xfertyp);
414*4882a593Smuzhiyun #endif
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	/* Wait for the command to complete */
417*4882a593Smuzhiyun 	while (!(esdhc_read32(&regs->irqstat) & (IRQSTAT_CC | IRQSTAT_CTOE)))
418*4882a593Smuzhiyun 		;
419*4882a593Smuzhiyun 
420*4882a593Smuzhiyun 	irqstat = esdhc_read32(&regs->irqstat);
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 	if (irqstat & CMD_ERR) {
423*4882a593Smuzhiyun 		err = -ECOMM;
424*4882a593Smuzhiyun 		goto out;
425*4882a593Smuzhiyun 	}
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 	if (irqstat & IRQSTAT_CTOE) {
428*4882a593Smuzhiyun 		err = -ETIMEDOUT;
429*4882a593Smuzhiyun 		goto out;
430*4882a593Smuzhiyun 	}
431*4882a593Smuzhiyun 
432*4882a593Smuzhiyun 	/* Switch voltage to 1.8V if CMD11 succeeded */
433*4882a593Smuzhiyun 	if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V) {
434*4882a593Smuzhiyun 		esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
435*4882a593Smuzhiyun 
436*4882a593Smuzhiyun 		printf("Run CMD11 1.8V switch\n");
437*4882a593Smuzhiyun 		/* Sleep for 5 ms - max time for card to switch to 1.8V */
438*4882a593Smuzhiyun 		udelay(5000);
439*4882a593Smuzhiyun 	}
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 	/* Workaround for ESDHC errata ENGcm03648 */
442*4882a593Smuzhiyun 	if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
443*4882a593Smuzhiyun 		int timeout = 6000;
444*4882a593Smuzhiyun 
445*4882a593Smuzhiyun 		/* Poll on DATA0 line for cmd with busy signal for 600 ms */
446*4882a593Smuzhiyun 		while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
447*4882a593Smuzhiyun 					PRSSTAT_DAT0)) {
448*4882a593Smuzhiyun 			udelay(100);
449*4882a593Smuzhiyun 			timeout--;
450*4882a593Smuzhiyun 		}
451*4882a593Smuzhiyun 
452*4882a593Smuzhiyun 		if (timeout <= 0) {
453*4882a593Smuzhiyun 			printf("Timeout waiting for DAT0 to go high!\n");
454*4882a593Smuzhiyun 			err = -ETIMEDOUT;
455*4882a593Smuzhiyun 			goto out;
456*4882a593Smuzhiyun 		}
457*4882a593Smuzhiyun 	}
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	/* Copy the response to the response buffer */
460*4882a593Smuzhiyun 	if (cmd->resp_type & MMC_RSP_136) {
461*4882a593Smuzhiyun 		u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 		cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
464*4882a593Smuzhiyun 		cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
465*4882a593Smuzhiyun 		cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
466*4882a593Smuzhiyun 		cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
467*4882a593Smuzhiyun 		cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
468*4882a593Smuzhiyun 		cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
469*4882a593Smuzhiyun 		cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
470*4882a593Smuzhiyun 		cmd->response[3] = (cmdrsp0 << 8);
471*4882a593Smuzhiyun 	} else
472*4882a593Smuzhiyun 		cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
473*4882a593Smuzhiyun 
474*4882a593Smuzhiyun 	/* Wait until all of the blocks are transferred */
475*4882a593Smuzhiyun 	if (data) {
476*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
477*4882a593Smuzhiyun 		esdhc_pio_read_write(priv, data);
478*4882a593Smuzhiyun #else
479*4882a593Smuzhiyun 		do {
480*4882a593Smuzhiyun 			irqstat = esdhc_read32(&regs->irqstat);
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 			if (irqstat & IRQSTAT_DTOE) {
483*4882a593Smuzhiyun 				err = -ETIMEDOUT;
484*4882a593Smuzhiyun 				goto out;
485*4882a593Smuzhiyun 			}
486*4882a593Smuzhiyun 
487*4882a593Smuzhiyun 			if (irqstat & DATA_ERR) {
488*4882a593Smuzhiyun 				err = -ECOMM;
489*4882a593Smuzhiyun 				goto out;
490*4882a593Smuzhiyun 			}
491*4882a593Smuzhiyun 		} while ((irqstat & DATA_COMPLETE) != DATA_COMPLETE);
492*4882a593Smuzhiyun 
493*4882a593Smuzhiyun 		/*
494*4882a593Smuzhiyun 		 * Need invalidate the dcache here again to avoid any
495*4882a593Smuzhiyun 		 * cache-fill during the DMA operations such as the
496*4882a593Smuzhiyun 		 * speculative pre-fetching etc.
497*4882a593Smuzhiyun 		 */
498*4882a593Smuzhiyun 		if (data->flags & MMC_DATA_READ)
499*4882a593Smuzhiyun 			check_and_invalidate_dcache_range(cmd, data);
500*4882a593Smuzhiyun #endif
501*4882a593Smuzhiyun 	}
502*4882a593Smuzhiyun 
503*4882a593Smuzhiyun out:
504*4882a593Smuzhiyun 	/* Reset CMD and DATA portions on error */
505*4882a593Smuzhiyun 	if (err) {
506*4882a593Smuzhiyun 		esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
507*4882a593Smuzhiyun 			      SYSCTL_RSTC);
508*4882a593Smuzhiyun 		while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
509*4882a593Smuzhiyun 			;
510*4882a593Smuzhiyun 
511*4882a593Smuzhiyun 		if (data) {
512*4882a593Smuzhiyun 			esdhc_write32(&regs->sysctl,
513*4882a593Smuzhiyun 				      esdhc_read32(&regs->sysctl) |
514*4882a593Smuzhiyun 				      SYSCTL_RSTD);
515*4882a593Smuzhiyun 			while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
516*4882a593Smuzhiyun 				;
517*4882a593Smuzhiyun 		}
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 		/* If this was CMD11, then notify that power cycle is needed */
520*4882a593Smuzhiyun 		if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V)
521*4882a593Smuzhiyun 			printf("CMD11 to switch to 1.8V mode failed, card requires power cycle.\n");
522*4882a593Smuzhiyun 	}
523*4882a593Smuzhiyun 
524*4882a593Smuzhiyun 	esdhc_write32(&regs->irqstat, -1);
525*4882a593Smuzhiyun 
526*4882a593Smuzhiyun 	return err;
527*4882a593Smuzhiyun }
528*4882a593Smuzhiyun 
set_sysctl(struct fsl_esdhc_priv * priv,struct mmc * mmc,uint clock)529*4882a593Smuzhiyun static void set_sysctl(struct fsl_esdhc_priv *priv, struct mmc *mmc, uint clock)
530*4882a593Smuzhiyun {
531*4882a593Smuzhiyun 	int div = 1;
532*4882a593Smuzhiyun #ifdef ARCH_MXC
533*4882a593Smuzhiyun 	int pre_div = 1;
534*4882a593Smuzhiyun #else
535*4882a593Smuzhiyun 	int pre_div = 2;
536*4882a593Smuzhiyun #endif
537*4882a593Smuzhiyun 	int ddr_pre_div = mmc->ddr_mode ? 2 : 1;
538*4882a593Smuzhiyun 	struct fsl_esdhc *regs = priv->esdhc_regs;
539*4882a593Smuzhiyun 	int sdhc_clk = priv->sdhc_clk;
540*4882a593Smuzhiyun 	uint clk;
541*4882a593Smuzhiyun 
542*4882a593Smuzhiyun 	if (clock < mmc->cfg->f_min)
543*4882a593Smuzhiyun 		clock = mmc->cfg->f_min;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 	while (sdhc_clk / (16 * pre_div * ddr_pre_div) > clock && pre_div < 256)
546*4882a593Smuzhiyun 		pre_div *= 2;
547*4882a593Smuzhiyun 
548*4882a593Smuzhiyun 	while (sdhc_clk / (div * pre_div * ddr_pre_div) > clock && div < 16)
549*4882a593Smuzhiyun 		div++;
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	pre_div >>= mmc_card_ddr(mmc) ? 2 : 1;
552*4882a593Smuzhiyun 	div -= 1;
553*4882a593Smuzhiyun 
554*4882a593Smuzhiyun 	clk = (pre_div << 8) | (div << 4);
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun #ifdef CONFIG_FSL_USDHC
557*4882a593Smuzhiyun 	esdhc_clrbits32(&regs->vendorspec, VENDORSPEC_CKEN);
558*4882a593Smuzhiyun #else
559*4882a593Smuzhiyun 	esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
560*4882a593Smuzhiyun #endif
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
563*4882a593Smuzhiyun 
564*4882a593Smuzhiyun 	udelay(10000);
565*4882a593Smuzhiyun 
566*4882a593Smuzhiyun #ifdef CONFIG_FSL_USDHC
567*4882a593Smuzhiyun 	esdhc_setbits32(&regs->vendorspec, VENDORSPEC_PEREN | VENDORSPEC_CKEN);
568*4882a593Smuzhiyun #else
569*4882a593Smuzhiyun 	esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_CKEN);
570*4882a593Smuzhiyun #endif
571*4882a593Smuzhiyun 
572*4882a593Smuzhiyun }
573*4882a593Smuzhiyun 
574*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
esdhc_clock_control(struct fsl_esdhc_priv * priv,bool enable)575*4882a593Smuzhiyun static void esdhc_clock_control(struct fsl_esdhc_priv *priv, bool enable)
576*4882a593Smuzhiyun {
577*4882a593Smuzhiyun 	struct fsl_esdhc *regs = priv->esdhc_regs;
578*4882a593Smuzhiyun 	u32 value;
579*4882a593Smuzhiyun 	u32 time_out;
580*4882a593Smuzhiyun 
581*4882a593Smuzhiyun 	value = esdhc_read32(&regs->sysctl);
582*4882a593Smuzhiyun 
583*4882a593Smuzhiyun 	if (enable)
584*4882a593Smuzhiyun 		value |= SYSCTL_CKEN;
585*4882a593Smuzhiyun 	else
586*4882a593Smuzhiyun 		value &= ~SYSCTL_CKEN;
587*4882a593Smuzhiyun 
588*4882a593Smuzhiyun 	esdhc_write32(&regs->sysctl, value);
589*4882a593Smuzhiyun 
590*4882a593Smuzhiyun 	time_out = 20;
591*4882a593Smuzhiyun 	value = PRSSTAT_SDSTB;
592*4882a593Smuzhiyun 	while (!(esdhc_read32(&regs->prsstat) & value)) {
593*4882a593Smuzhiyun 		if (time_out == 0) {
594*4882a593Smuzhiyun 			printf("fsl_esdhc: Internal clock never stabilised.\n");
595*4882a593Smuzhiyun 			break;
596*4882a593Smuzhiyun 		}
597*4882a593Smuzhiyun 		time_out--;
598*4882a593Smuzhiyun 		mdelay(1);
599*4882a593Smuzhiyun 	}
600*4882a593Smuzhiyun }
601*4882a593Smuzhiyun #endif
602*4882a593Smuzhiyun 
esdhc_set_ios_common(struct fsl_esdhc_priv * priv,struct mmc * mmc)603*4882a593Smuzhiyun static int esdhc_set_ios_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
604*4882a593Smuzhiyun {
605*4882a593Smuzhiyun 	struct fsl_esdhc *regs = priv->esdhc_regs;
606*4882a593Smuzhiyun 
607*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
608*4882a593Smuzhiyun 	/* Select to use peripheral clock */
609*4882a593Smuzhiyun 	esdhc_clock_control(priv, false);
610*4882a593Smuzhiyun 	esdhc_setbits32(&regs->scr, ESDHCCTL_PCS);
611*4882a593Smuzhiyun 	esdhc_clock_control(priv, true);
612*4882a593Smuzhiyun #endif
613*4882a593Smuzhiyun 	/* Set the clock speed */
614*4882a593Smuzhiyun 	set_sysctl(priv, mmc, mmc->clock);
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 	/* Set the bus width */
617*4882a593Smuzhiyun 	esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
618*4882a593Smuzhiyun 
619*4882a593Smuzhiyun 	if (mmc->bus_width == 4)
620*4882a593Smuzhiyun 		esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
621*4882a593Smuzhiyun 	else if (mmc->bus_width == 8)
622*4882a593Smuzhiyun 		esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
623*4882a593Smuzhiyun 
624*4882a593Smuzhiyun 	return 0;
625*4882a593Smuzhiyun }
626*4882a593Smuzhiyun 
esdhc_init_common(struct fsl_esdhc_priv * priv,struct mmc * mmc)627*4882a593Smuzhiyun static int esdhc_init_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
628*4882a593Smuzhiyun {
629*4882a593Smuzhiyun 	struct fsl_esdhc *regs = priv->esdhc_regs;
630*4882a593Smuzhiyun 	ulong start;
631*4882a593Smuzhiyun 
632*4882a593Smuzhiyun 	/* Reset the entire host controller */
633*4882a593Smuzhiyun 	esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 	/* Wait until the controller is available */
636*4882a593Smuzhiyun 	start = get_timer(0);
637*4882a593Smuzhiyun 	while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA)) {
638*4882a593Smuzhiyun 		if (get_timer(start) > 1000)
639*4882a593Smuzhiyun 			return -ETIMEDOUT;
640*4882a593Smuzhiyun 	}
641*4882a593Smuzhiyun 
642*4882a593Smuzhiyun #if defined(CONFIG_FSL_USDHC)
643*4882a593Smuzhiyun 	/* RSTA doesn't reset MMC_BOOT register, so manually reset it */
644*4882a593Smuzhiyun 	esdhc_write32(&regs->mmcboot, 0x0);
645*4882a593Smuzhiyun 	/* Reset MIX_CTRL and CLK_TUNE_CTRL_STATUS regs to 0 */
646*4882a593Smuzhiyun 	esdhc_write32(&regs->mixctrl, 0x0);
647*4882a593Smuzhiyun 	esdhc_write32(&regs->clktunectrlstatus, 0x0);
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 	/* Put VEND_SPEC to default value */
650*4882a593Smuzhiyun 	esdhc_write32(&regs->vendorspec, VENDORSPEC_INIT);
651*4882a593Smuzhiyun 
652*4882a593Smuzhiyun 	/* Disable DLL_CTRL delay line */
653*4882a593Smuzhiyun 	esdhc_write32(&regs->dllctrl, 0x0);
654*4882a593Smuzhiyun #endif
655*4882a593Smuzhiyun 
656*4882a593Smuzhiyun #ifndef ARCH_MXC
657*4882a593Smuzhiyun 	/* Enable cache snooping */
658*4882a593Smuzhiyun 	esdhc_write32(&regs->scr, 0x00000040);
659*4882a593Smuzhiyun #endif
660*4882a593Smuzhiyun 
661*4882a593Smuzhiyun #ifndef CONFIG_FSL_USDHC
662*4882a593Smuzhiyun 	esdhc_setbits32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
663*4882a593Smuzhiyun #else
664*4882a593Smuzhiyun 	esdhc_setbits32(&regs->vendorspec, VENDORSPEC_HCKEN | VENDORSPEC_IPGEN);
665*4882a593Smuzhiyun #endif
666*4882a593Smuzhiyun 
667*4882a593Smuzhiyun 	/* Set the initial clock speed */
668*4882a593Smuzhiyun 	mmc_set_clock(mmc, 400000);
669*4882a593Smuzhiyun 
670*4882a593Smuzhiyun 	/* Disable the BRR and BWR bits in IRQSTAT */
671*4882a593Smuzhiyun 	esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 	/* Put the PROCTL reg back to the default */
674*4882a593Smuzhiyun 	esdhc_write32(&regs->proctl, PROCTL_INIT);
675*4882a593Smuzhiyun 
676*4882a593Smuzhiyun 	/* Set timout to the maximum value */
677*4882a593Smuzhiyun 	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 	if (priv->vs18_enable)
680*4882a593Smuzhiyun 		esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	return 0;
683*4882a593Smuzhiyun }
684*4882a593Smuzhiyun 
esdhc_getcd_common(struct fsl_esdhc_priv * priv)685*4882a593Smuzhiyun static int esdhc_getcd_common(struct fsl_esdhc_priv *priv)
686*4882a593Smuzhiyun {
687*4882a593Smuzhiyun 	struct fsl_esdhc *regs = priv->esdhc_regs;
688*4882a593Smuzhiyun 	int timeout = 1000;
689*4882a593Smuzhiyun 
690*4882a593Smuzhiyun #ifdef CONFIG_ESDHC_DETECT_QUIRK
691*4882a593Smuzhiyun 	if (CONFIG_ESDHC_DETECT_QUIRK)
692*4882a593Smuzhiyun 		return 1;
693*4882a593Smuzhiyun #endif
694*4882a593Smuzhiyun 
695*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(DM_MMC)
696*4882a593Smuzhiyun 	if (priv->non_removable)
697*4882a593Smuzhiyun 		return 1;
698*4882a593Smuzhiyun #ifdef CONFIG_DM_GPIO
699*4882a593Smuzhiyun 	if (dm_gpio_is_valid(&priv->cd_gpio))
700*4882a593Smuzhiyun 		return dm_gpio_get_value(&priv->cd_gpio);
701*4882a593Smuzhiyun #endif
702*4882a593Smuzhiyun #endif
703*4882a593Smuzhiyun 
704*4882a593Smuzhiyun 	while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) && --timeout)
705*4882a593Smuzhiyun 		udelay(1000);
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	return timeout > 0;
708*4882a593Smuzhiyun }
709*4882a593Smuzhiyun 
esdhc_reset(struct fsl_esdhc * regs)710*4882a593Smuzhiyun static int esdhc_reset(struct fsl_esdhc *regs)
711*4882a593Smuzhiyun {
712*4882a593Smuzhiyun 	ulong start;
713*4882a593Smuzhiyun 
714*4882a593Smuzhiyun 	/* reset the controller */
715*4882a593Smuzhiyun 	esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 	/* hardware clears the bit when it is done */
718*4882a593Smuzhiyun 	start = get_timer(0);
719*4882a593Smuzhiyun 	while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA)) {
720*4882a593Smuzhiyun 		if (get_timer(start) > 100) {
721*4882a593Smuzhiyun 			printf("MMC/SD: Reset never completed.\n");
722*4882a593Smuzhiyun 			return -ETIMEDOUT;
723*4882a593Smuzhiyun 		}
724*4882a593Smuzhiyun 	}
725*4882a593Smuzhiyun 
726*4882a593Smuzhiyun 	return 0;
727*4882a593Smuzhiyun }
728*4882a593Smuzhiyun 
729*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(DM_MMC)
esdhc_getcd(struct mmc * mmc)730*4882a593Smuzhiyun static int esdhc_getcd(struct mmc *mmc)
731*4882a593Smuzhiyun {
732*4882a593Smuzhiyun 	struct fsl_esdhc_priv *priv = mmc->priv;
733*4882a593Smuzhiyun 
734*4882a593Smuzhiyun 	return esdhc_getcd_common(priv);
735*4882a593Smuzhiyun }
736*4882a593Smuzhiyun 
esdhc_init(struct mmc * mmc)737*4882a593Smuzhiyun static int esdhc_init(struct mmc *mmc)
738*4882a593Smuzhiyun {
739*4882a593Smuzhiyun 	struct fsl_esdhc_priv *priv = mmc->priv;
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	return esdhc_init_common(priv, mmc);
742*4882a593Smuzhiyun }
743*4882a593Smuzhiyun 
esdhc_send_cmd(struct mmc * mmc,struct mmc_cmd * cmd,struct mmc_data * data)744*4882a593Smuzhiyun static int esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
745*4882a593Smuzhiyun 			  struct mmc_data *data)
746*4882a593Smuzhiyun {
747*4882a593Smuzhiyun 	struct fsl_esdhc_priv *priv = mmc->priv;
748*4882a593Smuzhiyun 
749*4882a593Smuzhiyun 	return esdhc_send_cmd_common(priv, mmc, cmd, data);
750*4882a593Smuzhiyun }
751*4882a593Smuzhiyun 
esdhc_set_ios(struct mmc * mmc)752*4882a593Smuzhiyun static int esdhc_set_ios(struct mmc *mmc)
753*4882a593Smuzhiyun {
754*4882a593Smuzhiyun 	struct fsl_esdhc_priv *priv = mmc->priv;
755*4882a593Smuzhiyun 
756*4882a593Smuzhiyun 	return esdhc_set_ios_common(priv, mmc);
757*4882a593Smuzhiyun }
758*4882a593Smuzhiyun 
759*4882a593Smuzhiyun static const struct mmc_ops esdhc_ops = {
760*4882a593Smuzhiyun 	.getcd		= esdhc_getcd,
761*4882a593Smuzhiyun 	.init		= esdhc_init,
762*4882a593Smuzhiyun 	.send_cmd	= esdhc_send_cmd,
763*4882a593Smuzhiyun 	.set_ios	= esdhc_set_ios,
764*4882a593Smuzhiyun };
765*4882a593Smuzhiyun #endif
766*4882a593Smuzhiyun 
fsl_esdhc_init(struct fsl_esdhc_priv * priv,struct fsl_esdhc_plat * plat)767*4882a593Smuzhiyun static int fsl_esdhc_init(struct fsl_esdhc_priv *priv,
768*4882a593Smuzhiyun 			  struct fsl_esdhc_plat *plat)
769*4882a593Smuzhiyun {
770*4882a593Smuzhiyun 	struct mmc_config *cfg;
771*4882a593Smuzhiyun 	struct fsl_esdhc *regs;
772*4882a593Smuzhiyun 	u32 caps, voltage_caps;
773*4882a593Smuzhiyun 	int ret;
774*4882a593Smuzhiyun 
775*4882a593Smuzhiyun 	if (!priv)
776*4882a593Smuzhiyun 		return -EINVAL;
777*4882a593Smuzhiyun 
778*4882a593Smuzhiyun 	regs = priv->esdhc_regs;
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	/* First reset the eSDHC controller */
781*4882a593Smuzhiyun 	ret = esdhc_reset(regs);
782*4882a593Smuzhiyun 	if (ret)
783*4882a593Smuzhiyun 		return ret;
784*4882a593Smuzhiyun 
785*4882a593Smuzhiyun #ifndef CONFIG_FSL_USDHC
786*4882a593Smuzhiyun 	esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_HCKEN
787*4882a593Smuzhiyun 				| SYSCTL_IPGEN | SYSCTL_CKEN);
788*4882a593Smuzhiyun #else
789*4882a593Smuzhiyun 	esdhc_setbits32(&regs->vendorspec, VENDORSPEC_PEREN |
790*4882a593Smuzhiyun 			VENDORSPEC_HCKEN | VENDORSPEC_IPGEN | VENDORSPEC_CKEN);
791*4882a593Smuzhiyun #endif
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	if (priv->vs18_enable)
794*4882a593Smuzhiyun 		esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
795*4882a593Smuzhiyun 
796*4882a593Smuzhiyun 	writel(SDHCI_IRQ_EN_BITS, &regs->irqstaten);
797*4882a593Smuzhiyun 	cfg = &plat->cfg;
798*4882a593Smuzhiyun #ifndef CONFIG_DM_MMC
799*4882a593Smuzhiyun 	memset(cfg, '\0', sizeof(*cfg));
800*4882a593Smuzhiyun #endif
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	voltage_caps = 0;
803*4882a593Smuzhiyun 	caps = esdhc_read32(&regs->hostcapblt);
804*4882a593Smuzhiyun 
805*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
806*4882a593Smuzhiyun 	caps = caps & ~(ESDHC_HOSTCAPBLT_SRS |
807*4882a593Smuzhiyun 			ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30);
808*4882a593Smuzhiyun #endif
809*4882a593Smuzhiyun 
810*4882a593Smuzhiyun /* T4240 host controller capabilities register should have VS33 bit */
811*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
812*4882a593Smuzhiyun 	caps = caps | ESDHC_HOSTCAPBLT_VS33;
813*4882a593Smuzhiyun #endif
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	if (caps & ESDHC_HOSTCAPBLT_VS18)
816*4882a593Smuzhiyun 		voltage_caps |= MMC_VDD_165_195;
817*4882a593Smuzhiyun 	if (caps & ESDHC_HOSTCAPBLT_VS30)
818*4882a593Smuzhiyun 		voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31;
819*4882a593Smuzhiyun 	if (caps & ESDHC_HOSTCAPBLT_VS33)
820*4882a593Smuzhiyun 		voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34;
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	cfg->name = "FSL_SDHC";
823*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(DM_MMC)
824*4882a593Smuzhiyun 	cfg->ops = &esdhc_ops;
825*4882a593Smuzhiyun #endif
826*4882a593Smuzhiyun #ifdef CONFIG_SYS_SD_VOLTAGE
827*4882a593Smuzhiyun 	cfg->voltages = CONFIG_SYS_SD_VOLTAGE;
828*4882a593Smuzhiyun #else
829*4882a593Smuzhiyun 	cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
830*4882a593Smuzhiyun #endif
831*4882a593Smuzhiyun 	if ((cfg->voltages & voltage_caps) == 0) {
832*4882a593Smuzhiyun 		printf("voltage not supported by controller\n");
833*4882a593Smuzhiyun 		return -1;
834*4882a593Smuzhiyun 	}
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun 	if (priv->bus_width == 8)
837*4882a593Smuzhiyun 		cfg->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
838*4882a593Smuzhiyun 	else if (priv->bus_width == 4)
839*4882a593Smuzhiyun 		cfg->host_caps = MMC_MODE_4BIT;
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	cfg->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
842*4882a593Smuzhiyun #ifdef CONFIG_SYS_FSL_ESDHC_HAS_DDR_MODE
843*4882a593Smuzhiyun 	cfg->host_caps |= MMC_MODE_DDR_52MHz;
844*4882a593Smuzhiyun #endif
845*4882a593Smuzhiyun 
846*4882a593Smuzhiyun 	if (priv->bus_width > 0) {
847*4882a593Smuzhiyun 		if (priv->bus_width < 8)
848*4882a593Smuzhiyun 			cfg->host_caps &= ~MMC_MODE_8BIT;
849*4882a593Smuzhiyun 		if (priv->bus_width < 4)
850*4882a593Smuzhiyun 			cfg->host_caps &= ~MMC_MODE_4BIT;
851*4882a593Smuzhiyun 	}
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	if (caps & ESDHC_HOSTCAPBLT_HSS)
854*4882a593Smuzhiyun 		cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
855*4882a593Smuzhiyun 
856*4882a593Smuzhiyun #ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK
857*4882a593Smuzhiyun 	if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK)
858*4882a593Smuzhiyun 		cfg->host_caps &= ~MMC_MODE_8BIT;
859*4882a593Smuzhiyun #endif
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	cfg->f_min = 400000;
862*4882a593Smuzhiyun 	cfg->f_max = min(priv->sdhc_clk, (u32)52000000);
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun 	cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
865*4882a593Smuzhiyun 
866*4882a593Smuzhiyun 	return 0;
867*4882a593Smuzhiyun }
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(DM_MMC)
fsl_esdhc_cfg_to_priv(struct fsl_esdhc_cfg * cfg,struct fsl_esdhc_priv * priv)870*4882a593Smuzhiyun static int fsl_esdhc_cfg_to_priv(struct fsl_esdhc_cfg *cfg,
871*4882a593Smuzhiyun 				 struct fsl_esdhc_priv *priv)
872*4882a593Smuzhiyun {
873*4882a593Smuzhiyun 	if (!cfg || !priv)
874*4882a593Smuzhiyun 		return -EINVAL;
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	priv->esdhc_regs = (struct fsl_esdhc *)(unsigned long)(cfg->esdhc_base);
877*4882a593Smuzhiyun 	priv->bus_width = cfg->max_bus_width;
878*4882a593Smuzhiyun 	priv->sdhc_clk = cfg->sdhc_clk;
879*4882a593Smuzhiyun 	priv->wp_enable  = cfg->wp_enable;
880*4882a593Smuzhiyun 	priv->vs18_enable  = cfg->vs18_enable;
881*4882a593Smuzhiyun 
882*4882a593Smuzhiyun 	return 0;
883*4882a593Smuzhiyun };
884*4882a593Smuzhiyun 
fsl_esdhc_initialize(bd_t * bis,struct fsl_esdhc_cfg * cfg)885*4882a593Smuzhiyun int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
886*4882a593Smuzhiyun {
887*4882a593Smuzhiyun 	struct fsl_esdhc_plat *plat;
888*4882a593Smuzhiyun 	struct fsl_esdhc_priv *priv;
889*4882a593Smuzhiyun 	struct mmc *mmc;
890*4882a593Smuzhiyun 	int ret;
891*4882a593Smuzhiyun 
892*4882a593Smuzhiyun 	if (!cfg)
893*4882a593Smuzhiyun 		return -EINVAL;
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	priv = calloc(sizeof(struct fsl_esdhc_priv), 1);
896*4882a593Smuzhiyun 	if (!priv)
897*4882a593Smuzhiyun 		return -ENOMEM;
898*4882a593Smuzhiyun 	plat = calloc(sizeof(struct fsl_esdhc_plat), 1);
899*4882a593Smuzhiyun 	if (!plat) {
900*4882a593Smuzhiyun 		free(priv);
901*4882a593Smuzhiyun 		return -ENOMEM;
902*4882a593Smuzhiyun 	}
903*4882a593Smuzhiyun 
904*4882a593Smuzhiyun 	ret = fsl_esdhc_cfg_to_priv(cfg, priv);
905*4882a593Smuzhiyun 	if (ret) {
906*4882a593Smuzhiyun 		debug("%s xlate failure\n", __func__);
907*4882a593Smuzhiyun 		free(plat);
908*4882a593Smuzhiyun 		free(priv);
909*4882a593Smuzhiyun 		return ret;
910*4882a593Smuzhiyun 	}
911*4882a593Smuzhiyun 
912*4882a593Smuzhiyun 	ret = fsl_esdhc_init(priv, plat);
913*4882a593Smuzhiyun 	if (ret) {
914*4882a593Smuzhiyun 		debug("%s init failure\n", __func__);
915*4882a593Smuzhiyun 		free(plat);
916*4882a593Smuzhiyun 		free(priv);
917*4882a593Smuzhiyun 		return ret;
918*4882a593Smuzhiyun 	}
919*4882a593Smuzhiyun 
920*4882a593Smuzhiyun 	mmc = mmc_create(&plat->cfg, priv);
921*4882a593Smuzhiyun 	if (!mmc)
922*4882a593Smuzhiyun 		return -EIO;
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	priv->mmc = mmc;
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	return 0;
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun 
fsl_esdhc_mmc_init(bd_t * bis)929*4882a593Smuzhiyun int fsl_esdhc_mmc_init(bd_t *bis)
930*4882a593Smuzhiyun {
931*4882a593Smuzhiyun 	struct fsl_esdhc_cfg *cfg;
932*4882a593Smuzhiyun 
933*4882a593Smuzhiyun 	cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
934*4882a593Smuzhiyun 	cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
935*4882a593Smuzhiyun 	cfg->sdhc_clk = gd->arch.sdhc_clk;
936*4882a593Smuzhiyun 	return fsl_esdhc_initialize(bis, cfg);
937*4882a593Smuzhiyun }
938*4882a593Smuzhiyun #endif
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
mmc_adapter_card_type_ident(void)941*4882a593Smuzhiyun void mmc_adapter_card_type_ident(void)
942*4882a593Smuzhiyun {
943*4882a593Smuzhiyun 	u8 card_id;
944*4882a593Smuzhiyun 	u8 value;
945*4882a593Smuzhiyun 
946*4882a593Smuzhiyun 	card_id = QIXIS_READ(present) & QIXIS_SDID_MASK;
947*4882a593Smuzhiyun 	gd->arch.sdhc_adapter = card_id;
948*4882a593Smuzhiyun 
949*4882a593Smuzhiyun 	switch (card_id) {
950*4882a593Smuzhiyun 	case QIXIS_ESDHC_ADAPTER_TYPE_EMMC45:
951*4882a593Smuzhiyun 		value = QIXIS_READ(brdcfg[5]);
952*4882a593Smuzhiyun 		value |= (QIXIS_DAT4 | QIXIS_DAT5_6_7);
953*4882a593Smuzhiyun 		QIXIS_WRITE(brdcfg[5], value);
954*4882a593Smuzhiyun 		break;
955*4882a593Smuzhiyun 	case QIXIS_ESDHC_ADAPTER_TYPE_SDMMC_LEGACY:
956*4882a593Smuzhiyun 		value = QIXIS_READ(pwr_ctl[1]);
957*4882a593Smuzhiyun 		value |= QIXIS_EVDD_BY_SDHC_VS;
958*4882a593Smuzhiyun 		QIXIS_WRITE(pwr_ctl[1], value);
959*4882a593Smuzhiyun 		break;
960*4882a593Smuzhiyun 	case QIXIS_ESDHC_ADAPTER_TYPE_EMMC44:
961*4882a593Smuzhiyun 		value = QIXIS_READ(brdcfg[5]);
962*4882a593Smuzhiyun 		value |= (QIXIS_SDCLKIN | QIXIS_SDCLKOUT);
963*4882a593Smuzhiyun 		QIXIS_WRITE(brdcfg[5], value);
964*4882a593Smuzhiyun 		break;
965*4882a593Smuzhiyun 	case QIXIS_ESDHC_ADAPTER_TYPE_RSV:
966*4882a593Smuzhiyun 		break;
967*4882a593Smuzhiyun 	case QIXIS_ESDHC_ADAPTER_TYPE_MMC:
968*4882a593Smuzhiyun 		break;
969*4882a593Smuzhiyun 	case QIXIS_ESDHC_ADAPTER_TYPE_SD:
970*4882a593Smuzhiyun 		break;
971*4882a593Smuzhiyun 	case QIXIS_ESDHC_NO_ADAPTER:
972*4882a593Smuzhiyun 		break;
973*4882a593Smuzhiyun 	default:
974*4882a593Smuzhiyun 		break;
975*4882a593Smuzhiyun 	}
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun #endif
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun #ifdef CONFIG_OF_LIBFDT
esdhc_status_fixup(void * blob,const char * compat)980*4882a593Smuzhiyun __weak int esdhc_status_fixup(void *blob, const char *compat)
981*4882a593Smuzhiyun {
982*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC_PIN_MUX
983*4882a593Smuzhiyun 	if (!hwconfig("esdhc")) {
984*4882a593Smuzhiyun 		do_fixup_by_compat(blob, compat, "status", "disabled",
985*4882a593Smuzhiyun 				sizeof("disabled"), 1);
986*4882a593Smuzhiyun 		return 1;
987*4882a593Smuzhiyun 	}
988*4882a593Smuzhiyun #endif
989*4882a593Smuzhiyun 	return 0;
990*4882a593Smuzhiyun }
991*4882a593Smuzhiyun 
fdt_fixup_esdhc(void * blob,bd_t * bd)992*4882a593Smuzhiyun void fdt_fixup_esdhc(void *blob, bd_t *bd)
993*4882a593Smuzhiyun {
994*4882a593Smuzhiyun 	const char *compat = "fsl,esdhc";
995*4882a593Smuzhiyun 
996*4882a593Smuzhiyun 	if (esdhc_status_fixup(blob, compat))
997*4882a593Smuzhiyun 		return;
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
1000*4882a593Smuzhiyun 	do_fixup_by_compat_u32(blob, compat, "peripheral-frequency",
1001*4882a593Smuzhiyun 			       gd->arch.sdhc_clk, 1);
1002*4882a593Smuzhiyun #else
1003*4882a593Smuzhiyun 	do_fixup_by_compat_u32(blob, compat, "clock-frequency",
1004*4882a593Smuzhiyun 			       gd->arch.sdhc_clk, 1);
1005*4882a593Smuzhiyun #endif
1006*4882a593Smuzhiyun #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
1007*4882a593Smuzhiyun 	do_fixup_by_compat_u32(blob, compat, "adapter-type",
1008*4882a593Smuzhiyun 			       (u32)(gd->arch.sdhc_adapter), 1);
1009*4882a593Smuzhiyun #endif
1010*4882a593Smuzhiyun }
1011*4882a593Smuzhiyun #endif
1012*4882a593Smuzhiyun 
1013*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(DM_MMC)
1014*4882a593Smuzhiyun #include <asm/arch/clock.h>
init_clk_usdhc(u32 index)1015*4882a593Smuzhiyun __weak void init_clk_usdhc(u32 index)
1016*4882a593Smuzhiyun {
1017*4882a593Smuzhiyun }
1018*4882a593Smuzhiyun 
fsl_esdhc_probe(struct udevice * dev)1019*4882a593Smuzhiyun static int fsl_esdhc_probe(struct udevice *dev)
1020*4882a593Smuzhiyun {
1021*4882a593Smuzhiyun 	struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
1022*4882a593Smuzhiyun 	struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
1023*4882a593Smuzhiyun 	struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1024*4882a593Smuzhiyun #ifdef CONFIG_DM_REGULATOR
1025*4882a593Smuzhiyun 	struct udevice *vqmmc_dev;
1026*4882a593Smuzhiyun #endif
1027*4882a593Smuzhiyun 	fdt_addr_t addr;
1028*4882a593Smuzhiyun 	unsigned int val;
1029*4882a593Smuzhiyun 	struct mmc *mmc;
1030*4882a593Smuzhiyun 	int ret;
1031*4882a593Smuzhiyun 
1032*4882a593Smuzhiyun 	addr = dev_read_addr(dev);
1033*4882a593Smuzhiyun 	if (addr == FDT_ADDR_T_NONE)
1034*4882a593Smuzhiyun 		return -EINVAL;
1035*4882a593Smuzhiyun 
1036*4882a593Smuzhiyun 	priv->esdhc_regs = (struct fsl_esdhc *)addr;
1037*4882a593Smuzhiyun 	priv->dev = dev;
1038*4882a593Smuzhiyun 
1039*4882a593Smuzhiyun 	val = dev_read_u32_default(dev, "bus-width", -1);
1040*4882a593Smuzhiyun 	if (val == 8)
1041*4882a593Smuzhiyun 		priv->bus_width = 8;
1042*4882a593Smuzhiyun 	else if (val == 4)
1043*4882a593Smuzhiyun 		priv->bus_width = 4;
1044*4882a593Smuzhiyun 	else
1045*4882a593Smuzhiyun 		priv->bus_width = 1;
1046*4882a593Smuzhiyun 
1047*4882a593Smuzhiyun 	if (dev_read_bool(dev, "non-removable")) {
1048*4882a593Smuzhiyun 		priv->non_removable = 1;
1049*4882a593Smuzhiyun 	 } else {
1050*4882a593Smuzhiyun 		priv->non_removable = 0;
1051*4882a593Smuzhiyun #ifdef CONFIG_DM_GPIO
1052*4882a593Smuzhiyun 		gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio,
1053*4882a593Smuzhiyun 				     GPIOD_IS_IN);
1054*4882a593Smuzhiyun #endif
1055*4882a593Smuzhiyun 	}
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 	priv->wp_enable = 1;
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun #ifdef CONFIG_DM_GPIO
1060*4882a593Smuzhiyun 	ret = gpio_request_by_name(dev, "wp-gpios", 0, &priv->wp_gpio,
1061*4882a593Smuzhiyun 				   GPIOD_IS_IN);
1062*4882a593Smuzhiyun 	if (ret)
1063*4882a593Smuzhiyun 		priv->wp_enable = 0;
1064*4882a593Smuzhiyun #endif
1065*4882a593Smuzhiyun 
1066*4882a593Smuzhiyun 	priv->vs18_enable = 0;
1067*4882a593Smuzhiyun 
1068*4882a593Smuzhiyun #ifdef CONFIG_DM_REGULATOR
1069*4882a593Smuzhiyun 	/*
1070*4882a593Smuzhiyun 	 * If emmc I/O has a fixed voltage at 1.8V, this must be provided,
1071*4882a593Smuzhiyun 	 * otherwise, emmc will work abnormally.
1072*4882a593Smuzhiyun 	 */
1073*4882a593Smuzhiyun 	ret = device_get_supply_regulator(dev, "vqmmc-supply", &vqmmc_dev);
1074*4882a593Smuzhiyun 	if (ret) {
1075*4882a593Smuzhiyun 		dev_dbg(dev, "no vqmmc-supply\n");
1076*4882a593Smuzhiyun 	} else {
1077*4882a593Smuzhiyun 		ret = regulator_set_enable(vqmmc_dev, true);
1078*4882a593Smuzhiyun 		if (ret) {
1079*4882a593Smuzhiyun 			dev_err(dev, "fail to enable vqmmc-supply\n");
1080*4882a593Smuzhiyun 			return ret;
1081*4882a593Smuzhiyun 		}
1082*4882a593Smuzhiyun 
1083*4882a593Smuzhiyun 		if (regulator_get_value(vqmmc_dev) == 1800000)
1084*4882a593Smuzhiyun 			priv->vs18_enable = 1;
1085*4882a593Smuzhiyun 	}
1086*4882a593Smuzhiyun #endif
1087*4882a593Smuzhiyun 
1088*4882a593Smuzhiyun 	/*
1089*4882a593Smuzhiyun 	 * TODO:
1090*4882a593Smuzhiyun 	 * Because lack of clk driver, if SDHC clk is not enabled,
1091*4882a593Smuzhiyun 	 * need to enable it first before this driver is invoked.
1092*4882a593Smuzhiyun 	 *
1093*4882a593Smuzhiyun 	 * we use MXC_ESDHC_CLK to get clk freq.
1094*4882a593Smuzhiyun 	 * If one would like to make this function work,
1095*4882a593Smuzhiyun 	 * the aliases should be provided in dts as this:
1096*4882a593Smuzhiyun 	 *
1097*4882a593Smuzhiyun 	 *  aliases {
1098*4882a593Smuzhiyun 	 *	mmc0 = &usdhc1;
1099*4882a593Smuzhiyun 	 *	mmc1 = &usdhc2;
1100*4882a593Smuzhiyun 	 *	mmc2 = &usdhc3;
1101*4882a593Smuzhiyun 	 *	mmc3 = &usdhc4;
1102*4882a593Smuzhiyun 	 *	};
1103*4882a593Smuzhiyun 	 * Then if your board only supports mmc2 and mmc3, but we can
1104*4882a593Smuzhiyun 	 * correctly get the seq as 2 and 3, then let mxc_get_clock
1105*4882a593Smuzhiyun 	 * work as expected.
1106*4882a593Smuzhiyun 	 */
1107*4882a593Smuzhiyun 
1108*4882a593Smuzhiyun 	init_clk_usdhc(dev->seq);
1109*4882a593Smuzhiyun 
1110*4882a593Smuzhiyun 	priv->sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK + dev->seq);
1111*4882a593Smuzhiyun 	if (priv->sdhc_clk <= 0) {
1112*4882a593Smuzhiyun 		dev_err(dev, "Unable to get clk for %s\n", dev->name);
1113*4882a593Smuzhiyun 		return -EINVAL;
1114*4882a593Smuzhiyun 	}
1115*4882a593Smuzhiyun 
1116*4882a593Smuzhiyun 	ret = fsl_esdhc_init(priv, plat);
1117*4882a593Smuzhiyun 	if (ret) {
1118*4882a593Smuzhiyun 		dev_err(dev, "fsl_esdhc_init failure\n");
1119*4882a593Smuzhiyun 		return ret;
1120*4882a593Smuzhiyun 	}
1121*4882a593Smuzhiyun 
1122*4882a593Smuzhiyun 	mmc = &plat->mmc;
1123*4882a593Smuzhiyun 	mmc->cfg = &plat->cfg;
1124*4882a593Smuzhiyun 	mmc->dev = dev;
1125*4882a593Smuzhiyun 	upriv->mmc = mmc;
1126*4882a593Smuzhiyun 
1127*4882a593Smuzhiyun 	return esdhc_init_common(priv, mmc);
1128*4882a593Smuzhiyun }
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(DM_MMC)
fsl_esdhc_get_cd(struct udevice * dev)1131*4882a593Smuzhiyun static int fsl_esdhc_get_cd(struct udevice *dev)
1132*4882a593Smuzhiyun {
1133*4882a593Smuzhiyun 	struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1134*4882a593Smuzhiyun 
1135*4882a593Smuzhiyun 	return true;
1136*4882a593Smuzhiyun 	return esdhc_getcd_common(priv);
1137*4882a593Smuzhiyun }
1138*4882a593Smuzhiyun 
fsl_esdhc_send_cmd(struct udevice * dev,struct mmc_cmd * cmd,struct mmc_data * data)1139*4882a593Smuzhiyun static int fsl_esdhc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
1140*4882a593Smuzhiyun 			      struct mmc_data *data)
1141*4882a593Smuzhiyun {
1142*4882a593Smuzhiyun 	struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
1143*4882a593Smuzhiyun 	struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1144*4882a593Smuzhiyun 
1145*4882a593Smuzhiyun 	return esdhc_send_cmd_common(priv, &plat->mmc, cmd, data);
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun 
fsl_esdhc_set_ios(struct udevice * dev)1148*4882a593Smuzhiyun static int fsl_esdhc_set_ios(struct udevice *dev)
1149*4882a593Smuzhiyun {
1150*4882a593Smuzhiyun 	struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
1151*4882a593Smuzhiyun 	struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 	return esdhc_set_ios_common(priv, &plat->mmc);
1154*4882a593Smuzhiyun }
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun static const struct dm_mmc_ops fsl_esdhc_ops = {
1157*4882a593Smuzhiyun 	.get_cd		= fsl_esdhc_get_cd,
1158*4882a593Smuzhiyun 	.send_cmd	= fsl_esdhc_send_cmd,
1159*4882a593Smuzhiyun 	.set_ios	= fsl_esdhc_set_ios,
1160*4882a593Smuzhiyun };
1161*4882a593Smuzhiyun #endif
1162*4882a593Smuzhiyun 
1163*4882a593Smuzhiyun static const struct udevice_id fsl_esdhc_ids[] = {
1164*4882a593Smuzhiyun 	{ .compatible = "fsl,imx6ul-usdhc", },
1165*4882a593Smuzhiyun 	{ .compatible = "fsl,imx6sx-usdhc", },
1166*4882a593Smuzhiyun 	{ .compatible = "fsl,imx6sl-usdhc", },
1167*4882a593Smuzhiyun 	{ .compatible = "fsl,imx6q-usdhc", },
1168*4882a593Smuzhiyun 	{ .compatible = "fsl,imx7d-usdhc", },
1169*4882a593Smuzhiyun 	{ .compatible = "fsl,imx7ulp-usdhc", },
1170*4882a593Smuzhiyun 	{ .compatible = "fsl,esdhc", },
1171*4882a593Smuzhiyun 	{ /* sentinel */ }
1172*4882a593Smuzhiyun };
1173*4882a593Smuzhiyun 
1174*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(BLK)
fsl_esdhc_bind(struct udevice * dev)1175*4882a593Smuzhiyun static int fsl_esdhc_bind(struct udevice *dev)
1176*4882a593Smuzhiyun {
1177*4882a593Smuzhiyun 	struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
1178*4882a593Smuzhiyun 
1179*4882a593Smuzhiyun 	return mmc_bind(dev, &plat->mmc, &plat->cfg);
1180*4882a593Smuzhiyun }
1181*4882a593Smuzhiyun #endif
1182*4882a593Smuzhiyun 
1183*4882a593Smuzhiyun U_BOOT_DRIVER(fsl_esdhc) = {
1184*4882a593Smuzhiyun 	.name	= "fsl-esdhc-mmc",
1185*4882a593Smuzhiyun 	.id	= UCLASS_MMC,
1186*4882a593Smuzhiyun 	.of_match = fsl_esdhc_ids,
1187*4882a593Smuzhiyun 	.ops	= &fsl_esdhc_ops,
1188*4882a593Smuzhiyun #if CONFIG_IS_ENABLED(BLK)
1189*4882a593Smuzhiyun 	.bind	= fsl_esdhc_bind,
1190*4882a593Smuzhiyun #endif
1191*4882a593Smuzhiyun 	.probe	= fsl_esdhc_probe,
1192*4882a593Smuzhiyun 	.platdata_auto_alloc_size = sizeof(struct fsl_esdhc_plat),
1193*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct fsl_esdhc_priv),
1194*4882a593Smuzhiyun };
1195*4882a593Smuzhiyun #endif
1196