xref: /OK3568_Linux_fs/u-boot/drivers/mmc/exynos_dw_mmc.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2012 SAMSUNG Electronics
3*4882a593Smuzhiyun  * Jaehoon Chung <jh80.chung@samsung.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <dwmmc.h>
10*4882a593Smuzhiyun #include <fdtdec.h>
11*4882a593Smuzhiyun #include <linux/libfdt.h>
12*4882a593Smuzhiyun #include <malloc.h>
13*4882a593Smuzhiyun #include <errno.h>
14*4882a593Smuzhiyun #include <asm/arch/dwmmc.h>
15*4882a593Smuzhiyun #include <asm/arch/clk.h>
16*4882a593Smuzhiyun #include <asm/arch/pinmux.h>
17*4882a593Smuzhiyun #include <asm/arch/power.h>
18*4882a593Smuzhiyun #include <asm/gpio.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #define	DWMMC_MAX_CH_NUM		4
21*4882a593Smuzhiyun #define	DWMMC_MAX_FREQ			52000000
22*4882a593Smuzhiyun #define	DWMMC_MIN_FREQ			400000
23*4882a593Smuzhiyun #define	DWMMC_MMC0_SDR_TIMING_VAL	0x03030001
24*4882a593Smuzhiyun #define	DWMMC_MMC2_SDR_TIMING_VAL	0x03020001
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun #ifdef CONFIG_DM_MMC
27*4882a593Smuzhiyun #include <dm.h>
28*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun struct exynos_mmc_plat {
31*4882a593Smuzhiyun 	struct mmc_config cfg;
32*4882a593Smuzhiyun 	struct mmc mmc;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun #endif
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun /* Exynos implmentation specific drver private data */
37*4882a593Smuzhiyun struct dwmci_exynos_priv_data {
38*4882a593Smuzhiyun #ifdef CONFIG_DM_MMC
39*4882a593Smuzhiyun 	struct dwmci_host host;
40*4882a593Smuzhiyun #endif
41*4882a593Smuzhiyun 	u32 sdr_timing;
42*4882a593Smuzhiyun };
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun /*
45*4882a593Smuzhiyun  * Function used as callback function to initialise the
46*4882a593Smuzhiyun  * CLKSEL register for every mmc channel.
47*4882a593Smuzhiyun  */
exynos_dwmci_clksel(struct dwmci_host * host)48*4882a593Smuzhiyun static void exynos_dwmci_clksel(struct dwmci_host *host)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun 	struct dwmci_exynos_priv_data *priv = host->priv;
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	dwmci_writel(host, DWMCI_CLKSEL, priv->sdr_timing);
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun 
exynos_dwmci_get_clk(struct dwmci_host * host,uint freq)55*4882a593Smuzhiyun unsigned int exynos_dwmci_get_clk(struct dwmci_host *host, uint freq)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun 	unsigned long sclk;
58*4882a593Smuzhiyun 	int8_t clk_div;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	/*
61*4882a593Smuzhiyun 	 * Since SDCLKIN is divided inside controller by the DIVRATIO
62*4882a593Smuzhiyun 	 * value set in the CLKSEL register, we need to use the same output
63*4882a593Smuzhiyun 	 * clock value to calculate the CLKDIV value.
64*4882a593Smuzhiyun 	 * as per user manual:cclk_in = SDCLKIN / (DIVRATIO + 1)
65*4882a593Smuzhiyun 	 */
66*4882a593Smuzhiyun 	clk_div = ((dwmci_readl(host, DWMCI_CLKSEL) >> DWMCI_DIVRATIO_BIT)
67*4882a593Smuzhiyun 			& DWMCI_DIVRATIO_MASK) + 1;
68*4882a593Smuzhiyun 	sclk = get_mmc_clk(host->dev_index);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	/*
71*4882a593Smuzhiyun 	 * Assume to know divider value.
72*4882a593Smuzhiyun 	 * When clock unit is broken, need to set "host->div"
73*4882a593Smuzhiyun 	 */
74*4882a593Smuzhiyun 	return sclk / clk_div / (host->div + 1);
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun 
exynos_dwmci_board_init(struct dwmci_host * host)77*4882a593Smuzhiyun static void exynos_dwmci_board_init(struct dwmci_host *host)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun 	struct dwmci_exynos_priv_data *priv = host->priv;
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	if (host->quirks & DWMCI_QUIRK_DISABLE_SMU) {
82*4882a593Smuzhiyun 		dwmci_writel(host, EMMCP_MPSBEGIN0, 0);
83*4882a593Smuzhiyun 		dwmci_writel(host, EMMCP_SEND0, 0);
84*4882a593Smuzhiyun 		dwmci_writel(host, EMMCP_CTRL0,
85*4882a593Smuzhiyun 			     MPSCTRL_SECURE_READ_BIT |
86*4882a593Smuzhiyun 			     MPSCTRL_SECURE_WRITE_BIT |
87*4882a593Smuzhiyun 			     MPSCTRL_NON_SECURE_READ_BIT |
88*4882a593Smuzhiyun 			     MPSCTRL_NON_SECURE_WRITE_BIT | MPSCTRL_VALID);
89*4882a593Smuzhiyun 	}
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	/* Set to timing value at initial time */
92*4882a593Smuzhiyun 	if (priv->sdr_timing)
93*4882a593Smuzhiyun 		exynos_dwmci_clksel(host);
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
exynos_dwmci_core_init(struct dwmci_host * host)96*4882a593Smuzhiyun static int exynos_dwmci_core_init(struct dwmci_host *host)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	unsigned int div;
99*4882a593Smuzhiyun 	unsigned long freq, sclk;
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun 	if (host->bus_hz)
102*4882a593Smuzhiyun 		freq = host->bus_hz;
103*4882a593Smuzhiyun 	else
104*4882a593Smuzhiyun 		freq = DWMMC_MAX_FREQ;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	/* request mmc clock vlaue of 52MHz.  */
107*4882a593Smuzhiyun 	sclk = get_mmc_clk(host->dev_index);
108*4882a593Smuzhiyun 	div = DIV_ROUND_UP(sclk, freq);
109*4882a593Smuzhiyun 	/* set the clock divisor for mmc */
110*4882a593Smuzhiyun 	set_mmc_clk(host->dev_index, div);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	host->name = "EXYNOS DWMMC";
113*4882a593Smuzhiyun #ifdef CONFIG_EXYNOS5420
114*4882a593Smuzhiyun 	host->quirks = DWMCI_QUIRK_DISABLE_SMU;
115*4882a593Smuzhiyun #endif
116*4882a593Smuzhiyun 	host->board_init = exynos_dwmci_board_init;
117*4882a593Smuzhiyun 
118*4882a593Smuzhiyun 	host->caps = MMC_MODE_DDR_52MHz;
119*4882a593Smuzhiyun 	host->clksel = exynos_dwmci_clksel;
120*4882a593Smuzhiyun 	host->get_mmc_clk = exynos_dwmci_get_clk;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun #ifndef CONFIG_DM_MMC
123*4882a593Smuzhiyun 	/* Add the mmc channel to be registered with mmc core */
124*4882a593Smuzhiyun 	if (add_dwmci(host, DWMMC_MAX_FREQ, DWMMC_MIN_FREQ)) {
125*4882a593Smuzhiyun 		printf("DWMMC%d registration failed\n", host->dev_index);
126*4882a593Smuzhiyun 		return -1;
127*4882a593Smuzhiyun 	}
128*4882a593Smuzhiyun #endif
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	return 0;
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun static struct dwmci_host dwmci_host[DWMMC_MAX_CH_NUM];
134*4882a593Smuzhiyun 
do_dwmci_init(struct dwmci_host * host)135*4882a593Smuzhiyun static int do_dwmci_init(struct dwmci_host *host)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	int flag, err;
138*4882a593Smuzhiyun 
139*4882a593Smuzhiyun 	flag = host->buswidth == 8 ? PINMUX_FLAG_8BIT_MODE : PINMUX_FLAG_NONE;
140*4882a593Smuzhiyun 	err = exynos_pinmux_config(host->dev_id, flag);
141*4882a593Smuzhiyun 	if (err) {
142*4882a593Smuzhiyun 		printf("DWMMC%d not configure\n", host->dev_index);
143*4882a593Smuzhiyun 		return err;
144*4882a593Smuzhiyun 	}
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	return exynos_dwmci_core_init(host);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun 
exynos_dwmci_get_config(const void * blob,int node,struct dwmci_host * host)149*4882a593Smuzhiyun static int exynos_dwmci_get_config(const void *blob, int node,
150*4882a593Smuzhiyun 					struct dwmci_host *host)
151*4882a593Smuzhiyun {
152*4882a593Smuzhiyun 	int err = 0;
153*4882a593Smuzhiyun 	u32 base, timing[3];
154*4882a593Smuzhiyun 	struct dwmci_exynos_priv_data *priv;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	priv = malloc(sizeof(struct dwmci_exynos_priv_data));
157*4882a593Smuzhiyun 	if (!priv) {
158*4882a593Smuzhiyun 		pr_err("dwmci_exynos_priv_data malloc fail!\n");
159*4882a593Smuzhiyun 		return -ENOMEM;
160*4882a593Smuzhiyun 	}
161*4882a593Smuzhiyun 
162*4882a593Smuzhiyun 	/* Extract device id for each mmc channel */
163*4882a593Smuzhiyun 	host->dev_id = pinmux_decode_periph_id(blob, node);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	host->dev_index = fdtdec_get_int(blob, node, "index", host->dev_id);
166*4882a593Smuzhiyun 	if (host->dev_index == host->dev_id)
167*4882a593Smuzhiyun 		host->dev_index = host->dev_id - PERIPH_ID_SDMMC0;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	if (host->dev_index > 4) {
170*4882a593Smuzhiyun 		printf("DWMMC%d: Can't get the dev index\n", host->dev_index);
171*4882a593Smuzhiyun 		return -EINVAL;
172*4882a593Smuzhiyun 	}
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	/* Get the bus width from the device node (Default is 4bit buswidth) */
175*4882a593Smuzhiyun 	host->buswidth = fdtdec_get_int(blob, node, "samsung,bus-width", 4);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	/* Set the base address from the device node */
178*4882a593Smuzhiyun 	base = fdtdec_get_addr(blob, node, "reg");
179*4882a593Smuzhiyun 	if (!base) {
180*4882a593Smuzhiyun 		printf("DWMMC%d: Can't get base address\n", host->dev_index);
181*4882a593Smuzhiyun 		return -EINVAL;
182*4882a593Smuzhiyun 	}
183*4882a593Smuzhiyun 	host->ioaddr = (void *)base;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	/* Extract the timing info from the node */
186*4882a593Smuzhiyun 	err =  fdtdec_get_int_array(blob, node, "samsung,timing", timing, 3);
187*4882a593Smuzhiyun 	if (err) {
188*4882a593Smuzhiyun 		printf("DWMMC%d: Can't get sdr-timings for devider\n",
189*4882a593Smuzhiyun 				host->dev_index);
190*4882a593Smuzhiyun 		return -EINVAL;
191*4882a593Smuzhiyun 	}
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	priv->sdr_timing = (DWMCI_SET_SAMPLE_CLK(timing[0]) |
194*4882a593Smuzhiyun 			DWMCI_SET_DRV_CLK(timing[1]) |
195*4882a593Smuzhiyun 			DWMCI_SET_DIV_RATIO(timing[2]));
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	/* sdr_timing didn't assigned anything, use the default value */
198*4882a593Smuzhiyun 	if (!priv->sdr_timing) {
199*4882a593Smuzhiyun 		if (host->dev_index == 0)
200*4882a593Smuzhiyun 			priv->sdr_timing = DWMMC_MMC0_SDR_TIMING_VAL;
201*4882a593Smuzhiyun 		else if (host->dev_index == 2)
202*4882a593Smuzhiyun 			priv->sdr_timing = DWMMC_MMC2_SDR_TIMING_VAL;
203*4882a593Smuzhiyun 	}
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	host->fifoth_val = fdtdec_get_int(blob, node, "fifoth_val", 0);
206*4882a593Smuzhiyun 	host->bus_hz = fdtdec_get_int(blob, node, "bus_hz", 0);
207*4882a593Smuzhiyun 	host->div = fdtdec_get_int(blob, node, "div", 0);
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	host->priv = priv;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 	return 0;
212*4882a593Smuzhiyun }
213*4882a593Smuzhiyun 
exynos_dwmci_process_node(const void * blob,int node_list[],int count)214*4882a593Smuzhiyun static int exynos_dwmci_process_node(const void *blob,
215*4882a593Smuzhiyun 					int node_list[], int count)
216*4882a593Smuzhiyun {
217*4882a593Smuzhiyun 	struct dwmci_host *host;
218*4882a593Smuzhiyun 	int i, node, err;
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	for (i = 0; i < count; i++) {
221*4882a593Smuzhiyun 		node = node_list[i];
222*4882a593Smuzhiyun 		if (node <= 0)
223*4882a593Smuzhiyun 			continue;
224*4882a593Smuzhiyun 		host = &dwmci_host[i];
225*4882a593Smuzhiyun 		err = exynos_dwmci_get_config(blob, node, host);
226*4882a593Smuzhiyun 		if (err) {
227*4882a593Smuzhiyun 			printf("%s: failed to decode dev %d\n", __func__, i);
228*4882a593Smuzhiyun 			return err;
229*4882a593Smuzhiyun 		}
230*4882a593Smuzhiyun 
231*4882a593Smuzhiyun 		do_dwmci_init(host);
232*4882a593Smuzhiyun 	}
233*4882a593Smuzhiyun 	return 0;
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
exynos_dwmmc_init(const void * blob)236*4882a593Smuzhiyun int exynos_dwmmc_init(const void *blob)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	int node_list[DWMMC_MAX_CH_NUM];
239*4882a593Smuzhiyun 	int boot_dev_node;
240*4882a593Smuzhiyun 	int err = 0, count;
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	count = fdtdec_find_aliases_for_id(blob, "mmc",
243*4882a593Smuzhiyun 			COMPAT_SAMSUNG_EXYNOS_DWMMC, node_list,
244*4882a593Smuzhiyun 			DWMMC_MAX_CH_NUM);
245*4882a593Smuzhiyun 
246*4882a593Smuzhiyun 	/* For DWMMC always set boot device as mmc 0 */
247*4882a593Smuzhiyun 	if (count >= 3 && get_boot_mode() == BOOT_MODE_SD) {
248*4882a593Smuzhiyun 		boot_dev_node = node_list[2];
249*4882a593Smuzhiyun 		node_list[2] = node_list[0];
250*4882a593Smuzhiyun 		node_list[0] = boot_dev_node;
251*4882a593Smuzhiyun 	}
252*4882a593Smuzhiyun 
253*4882a593Smuzhiyun 	err = exynos_dwmci_process_node(blob, node_list, count);
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	return err;
256*4882a593Smuzhiyun }
257*4882a593Smuzhiyun 
258*4882a593Smuzhiyun #ifdef CONFIG_DM_MMC
exynos_dwmmc_probe(struct udevice * dev)259*4882a593Smuzhiyun static int exynos_dwmmc_probe(struct udevice *dev)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	struct exynos_mmc_plat *plat = dev_get_platdata(dev);
262*4882a593Smuzhiyun 	struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
263*4882a593Smuzhiyun 	struct dwmci_exynos_priv_data *priv = dev_get_priv(dev);
264*4882a593Smuzhiyun 	struct dwmci_host *host = &priv->host;
265*4882a593Smuzhiyun 	int err;
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	err = exynos_dwmci_get_config(gd->fdt_blob, dev_of_offset(dev), host);
268*4882a593Smuzhiyun 	if (err)
269*4882a593Smuzhiyun 		return err;
270*4882a593Smuzhiyun 	err = do_dwmci_init(host);
271*4882a593Smuzhiyun 	if (err)
272*4882a593Smuzhiyun 		return err;
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	dwmci_setup_cfg(&plat->cfg, host, DWMMC_MAX_FREQ, DWMMC_MIN_FREQ);
275*4882a593Smuzhiyun 	host->mmc = &plat->mmc;
276*4882a593Smuzhiyun 	host->mmc->priv = &priv->host;
277*4882a593Smuzhiyun 	host->priv = dev;
278*4882a593Smuzhiyun 	upriv->mmc = host->mmc;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	return dwmci_probe(dev);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
exynos_dwmmc_bind(struct udevice * dev)283*4882a593Smuzhiyun static int exynos_dwmmc_bind(struct udevice *dev)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	struct exynos_mmc_plat *plat = dev_get_platdata(dev);
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun 	return dwmci_bind(dev, &plat->mmc, &plat->cfg);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun static const struct udevice_id exynos_dwmmc_ids[] = {
291*4882a593Smuzhiyun 	{ .compatible = "samsung,exynos4412-dw-mshc" },
292*4882a593Smuzhiyun 	{ }
293*4882a593Smuzhiyun };
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun U_BOOT_DRIVER(exynos_dwmmc_drv) = {
296*4882a593Smuzhiyun 	.name		= "exynos_dwmmc",
297*4882a593Smuzhiyun 	.id		= UCLASS_MMC,
298*4882a593Smuzhiyun 	.of_match	= exynos_dwmmc_ids,
299*4882a593Smuzhiyun 	.bind		= exynos_dwmmc_bind,
300*4882a593Smuzhiyun 	.ops		= &dm_dwmci_ops,
301*4882a593Smuzhiyun 	.probe		= exynos_dwmmc_probe,
302*4882a593Smuzhiyun 	.priv_auto_alloc_size	= sizeof(struct dwmci_exynos_priv_data),
303*4882a593Smuzhiyun 	.platdata_auto_alloc_size = sizeof(struct exynos_mmc_plat),
304*4882a593Smuzhiyun };
305*4882a593Smuzhiyun #endif
306