1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Davinci MMC Controller Driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2010 Texas Instruments Incorporated
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <config.h>
10*4882a593Smuzhiyun #include <common.h>
11*4882a593Smuzhiyun #include <command.h>
12*4882a593Smuzhiyun #include <errno.h>
13*4882a593Smuzhiyun #include <mmc.h>
14*4882a593Smuzhiyun #include <part.h>
15*4882a593Smuzhiyun #include <malloc.h>
16*4882a593Smuzhiyun #include <asm/io.h>
17*4882a593Smuzhiyun #include <asm/arch/sdmmc_defs.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #define DAVINCI_MAX_BLOCKS (32)
20*4882a593Smuzhiyun #define WATCHDOG_COUNT (100000)
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define get_val(addr) REG(addr)
23*4882a593Smuzhiyun #define set_val(addr, val) REG(addr) = (val)
24*4882a593Smuzhiyun #define set_bit(addr, val) set_val((addr), (get_val(addr) | (val)))
25*4882a593Smuzhiyun #define clear_bit(addr, val) set_val((addr), (get_val(addr) & ~(val)))
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun /* Set davinci clock prescalar value based on the required clock in HZ */
dmmc_set_clock(struct mmc * mmc,uint clock)28*4882a593Smuzhiyun static void dmmc_set_clock(struct mmc *mmc, uint clock)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun struct davinci_mmc *host = mmc->priv;
31*4882a593Smuzhiyun struct davinci_mmc_regs *regs = host->reg_base;
32*4882a593Smuzhiyun uint clkrt, sysclk2, act_clock;
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun if (clock < mmc->cfg->f_min)
35*4882a593Smuzhiyun clock = mmc->cfg->f_min;
36*4882a593Smuzhiyun if (clock > mmc->cfg->f_max)
37*4882a593Smuzhiyun clock = mmc->cfg->f_max;
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun set_val(®s->mmcclk, 0);
40*4882a593Smuzhiyun sysclk2 = host->input_clk;
41*4882a593Smuzhiyun clkrt = (sysclk2 / (2 * clock)) - 1;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* Calculate the actual clock for the divider used */
44*4882a593Smuzhiyun act_clock = (sysclk2 / (2 * (clkrt + 1)));
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun /* Adjust divider if actual clock exceeds the required clock */
47*4882a593Smuzhiyun if (act_clock > clock)
48*4882a593Smuzhiyun clkrt++;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* check clock divider boundary and correct it */
51*4882a593Smuzhiyun if (clkrt > 0xFF)
52*4882a593Smuzhiyun clkrt = 0xFF;
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun set_val(®s->mmcclk, (clkrt | MMCCLK_CLKEN));
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun /* Status bit wait loop for MMCST1 */
58*4882a593Smuzhiyun static int
dmmc_wait_fifo_status(volatile struct davinci_mmc_regs * regs,uint status)59*4882a593Smuzhiyun dmmc_wait_fifo_status(volatile struct davinci_mmc_regs *regs, uint status)
60*4882a593Smuzhiyun {
61*4882a593Smuzhiyun uint wdog = WATCHDOG_COUNT;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun while (--wdog && ((get_val(®s->mmcst1) & status) != status))
64*4882a593Smuzhiyun udelay(10);
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun if (!(get_val(®s->mmcctl) & MMCCTL_WIDTH_4_BIT))
67*4882a593Smuzhiyun udelay(100);
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun if (wdog == 0)
70*4882a593Smuzhiyun return -ECOMM;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun return 0;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun /* Busy bit wait loop for MMCST1 */
dmmc_busy_wait(volatile struct davinci_mmc_regs * regs)76*4882a593Smuzhiyun static int dmmc_busy_wait(volatile struct davinci_mmc_regs *regs)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun uint wdog = WATCHDOG_COUNT;
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun while (--wdog && (get_val(®s->mmcst1) & MMCST1_BUSY))
81*4882a593Smuzhiyun udelay(10);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun if (wdog == 0)
84*4882a593Smuzhiyun return -ECOMM;
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun return 0;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
89*4882a593Smuzhiyun /* Status bit wait loop for MMCST0 - Checks for error bits as well */
dmmc_check_status(volatile struct davinci_mmc_regs * regs,uint * cur_st,uint st_ready,uint st_error)90*4882a593Smuzhiyun static int dmmc_check_status(volatile struct davinci_mmc_regs *regs,
91*4882a593Smuzhiyun uint *cur_st, uint st_ready, uint st_error)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun uint wdog = WATCHDOG_COUNT;
94*4882a593Smuzhiyun uint mmcstatus = *cur_st;
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun while (wdog--) {
97*4882a593Smuzhiyun if (mmcstatus & st_ready) {
98*4882a593Smuzhiyun *cur_st = mmcstatus;
99*4882a593Smuzhiyun mmcstatus = get_val(®s->mmcst1);
100*4882a593Smuzhiyun return 0;
101*4882a593Smuzhiyun } else if (mmcstatus & st_error) {
102*4882a593Smuzhiyun if (mmcstatus & MMCST0_TOUTRS)
103*4882a593Smuzhiyun return -ETIMEDOUT;
104*4882a593Smuzhiyun printf("[ ST0 ERROR %x]\n", mmcstatus);
105*4882a593Smuzhiyun /*
106*4882a593Smuzhiyun * Ignore CRC errors as some MMC cards fail to
107*4882a593Smuzhiyun * initialize on DM365-EVM on the SD1 slot
108*4882a593Smuzhiyun */
109*4882a593Smuzhiyun if (mmcstatus & MMCST0_CRCRS)
110*4882a593Smuzhiyun return 0;
111*4882a593Smuzhiyun return -ECOMM;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun udelay(10);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun mmcstatus = get_val(®s->mmcst0);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun printf("Status %x Timeout ST0:%x ST1:%x\n", st_ready, mmcstatus,
119*4882a593Smuzhiyun get_val(®s->mmcst1));
120*4882a593Smuzhiyun return -ECOMM;
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /*
124*4882a593Smuzhiyun * Sends a command out on the bus. Takes the mmc pointer,
125*4882a593Smuzhiyun * a command pointer, and an optional data pointer.
126*4882a593Smuzhiyun */
127*4882a593Smuzhiyun static int
dmmc_send_cmd(struct mmc * mmc,struct mmc_cmd * cmd,struct mmc_data * data)128*4882a593Smuzhiyun dmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun struct davinci_mmc *host = mmc->priv;
131*4882a593Smuzhiyun volatile struct davinci_mmc_regs *regs = host->reg_base;
132*4882a593Smuzhiyun uint mmcstatus, status_rdy, status_err;
133*4882a593Smuzhiyun uint i, cmddata, bytes_left = 0;
134*4882a593Smuzhiyun int fifo_words, fifo_bytes, err;
135*4882a593Smuzhiyun char *data_buf = NULL;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun /* Clear status registers */
138*4882a593Smuzhiyun mmcstatus = get_val(®s->mmcst0);
139*4882a593Smuzhiyun fifo_words = (host->version == MMC_CTLR_VERSION_2) ? 16 : 8;
140*4882a593Smuzhiyun fifo_bytes = fifo_words << 2;
141*4882a593Smuzhiyun
142*4882a593Smuzhiyun /* Wait for any previous busy signal to be cleared */
143*4882a593Smuzhiyun dmmc_busy_wait(regs);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun cmddata = cmd->cmdidx;
146*4882a593Smuzhiyun cmddata |= MMCCMD_PPLEN;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* Send init clock for CMD0 */
149*4882a593Smuzhiyun if (cmd->cmdidx == MMC_CMD_GO_IDLE_STATE)
150*4882a593Smuzhiyun cmddata |= MMCCMD_INITCK;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun switch (cmd->resp_type) {
153*4882a593Smuzhiyun case MMC_RSP_R1b:
154*4882a593Smuzhiyun cmddata |= MMCCMD_BSYEXP;
155*4882a593Smuzhiyun /* Fall-through */
156*4882a593Smuzhiyun case MMC_RSP_R1: /* R1, R1b, R5, R6, R7 */
157*4882a593Smuzhiyun cmddata |= MMCCMD_RSPFMT_R1567;
158*4882a593Smuzhiyun break;
159*4882a593Smuzhiyun case MMC_RSP_R2:
160*4882a593Smuzhiyun cmddata |= MMCCMD_RSPFMT_R2;
161*4882a593Smuzhiyun break;
162*4882a593Smuzhiyun case MMC_RSP_R3: /* R3, R4 */
163*4882a593Smuzhiyun cmddata |= MMCCMD_RSPFMT_R3;
164*4882a593Smuzhiyun break;
165*4882a593Smuzhiyun }
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun set_val(®s->mmcim, 0);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun if (data) {
170*4882a593Smuzhiyun /* clear previous data transfer if any and set new one */
171*4882a593Smuzhiyun bytes_left = (data->blocksize * data->blocks);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* Reset FIFO - Always use 32 byte fifo threshold */
174*4882a593Smuzhiyun set_val(®s->mmcfifoctl,
175*4882a593Smuzhiyun (MMCFIFOCTL_FIFOLEV | MMCFIFOCTL_FIFORST));
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun if (host->version == MMC_CTLR_VERSION_2)
178*4882a593Smuzhiyun cmddata |= MMCCMD_DMATRIG;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun cmddata |= MMCCMD_WDATX;
181*4882a593Smuzhiyun if (data->flags == MMC_DATA_READ) {
182*4882a593Smuzhiyun set_val(®s->mmcfifoctl, MMCFIFOCTL_FIFOLEV);
183*4882a593Smuzhiyun } else if (data->flags == MMC_DATA_WRITE) {
184*4882a593Smuzhiyun set_val(®s->mmcfifoctl,
185*4882a593Smuzhiyun (MMCFIFOCTL_FIFOLEV |
186*4882a593Smuzhiyun MMCFIFOCTL_FIFODIR));
187*4882a593Smuzhiyun cmddata |= MMCCMD_DTRW;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun set_val(®s->mmctod, 0xFFFF);
191*4882a593Smuzhiyun set_val(®s->mmcnblk, (data->blocks & MMCNBLK_NBLK_MASK));
192*4882a593Smuzhiyun set_val(®s->mmcblen, (data->blocksize & MMCBLEN_BLEN_MASK));
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun if (data->flags == MMC_DATA_WRITE) {
195*4882a593Smuzhiyun uint val;
196*4882a593Smuzhiyun data_buf = (char *)data->src;
197*4882a593Smuzhiyun /* For write, fill FIFO with data before issue of CMD */
198*4882a593Smuzhiyun for (i = 0; (i < fifo_words) && bytes_left; i++) {
199*4882a593Smuzhiyun memcpy((char *)&val, data_buf, 4);
200*4882a593Smuzhiyun set_val(®s->mmcdxr, val);
201*4882a593Smuzhiyun data_buf += 4;
202*4882a593Smuzhiyun bytes_left -= 4;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun } else {
206*4882a593Smuzhiyun set_val(®s->mmcblen, 0);
207*4882a593Smuzhiyun set_val(®s->mmcnblk, 0);
208*4882a593Smuzhiyun }
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun set_val(®s->mmctor, 0x1FFF);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun /* Send the command */
213*4882a593Smuzhiyun set_val(®s->mmcarghl, cmd->cmdarg);
214*4882a593Smuzhiyun set_val(®s->mmccmd, cmddata);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun status_rdy = MMCST0_RSPDNE;
217*4882a593Smuzhiyun status_err = (MMCST0_TOUTRS | MMCST0_TOUTRD |
218*4882a593Smuzhiyun MMCST0_CRCWR | MMCST0_CRCRD);
219*4882a593Smuzhiyun if (cmd->resp_type & MMC_RSP_CRC)
220*4882a593Smuzhiyun status_err |= MMCST0_CRCRS;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun mmcstatus = get_val(®s->mmcst0);
223*4882a593Smuzhiyun err = dmmc_check_status(regs, &mmcstatus, status_rdy, status_err);
224*4882a593Smuzhiyun if (err)
225*4882a593Smuzhiyun return err;
226*4882a593Smuzhiyun
227*4882a593Smuzhiyun /* For R1b wait for busy done */
228*4882a593Smuzhiyun if (cmd->resp_type == MMC_RSP_R1b)
229*4882a593Smuzhiyun dmmc_busy_wait(regs);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun /* Collect response from controller for specific commands */
232*4882a593Smuzhiyun if (mmcstatus & MMCST0_RSPDNE) {
233*4882a593Smuzhiyun /* Copy the response to the response buffer */
234*4882a593Smuzhiyun if (cmd->resp_type & MMC_RSP_136) {
235*4882a593Smuzhiyun cmd->response[0] = get_val(®s->mmcrsp67);
236*4882a593Smuzhiyun cmd->response[1] = get_val(®s->mmcrsp45);
237*4882a593Smuzhiyun cmd->response[2] = get_val(®s->mmcrsp23);
238*4882a593Smuzhiyun cmd->response[3] = get_val(®s->mmcrsp01);
239*4882a593Smuzhiyun } else if (cmd->resp_type & MMC_RSP_PRESENT) {
240*4882a593Smuzhiyun cmd->response[0] = get_val(®s->mmcrsp67);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun if (data == NULL)
245*4882a593Smuzhiyun return 0;
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun if (data->flags == MMC_DATA_READ) {
248*4882a593Smuzhiyun /* check for DATDNE along with DRRDY as the controller might
249*4882a593Smuzhiyun * set the DATDNE without DRRDY for smaller transfers with
250*4882a593Smuzhiyun * less than FIFO threshold bytes
251*4882a593Smuzhiyun */
252*4882a593Smuzhiyun status_rdy = MMCST0_DRRDY | MMCST0_DATDNE;
253*4882a593Smuzhiyun status_err = MMCST0_TOUTRD | MMCST0_CRCRD;
254*4882a593Smuzhiyun data_buf = data->dest;
255*4882a593Smuzhiyun } else {
256*4882a593Smuzhiyun status_rdy = MMCST0_DXRDY | MMCST0_DATDNE;
257*4882a593Smuzhiyun status_err = MMCST0_CRCWR;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /* Wait until all of the blocks are transferred */
261*4882a593Smuzhiyun while (bytes_left) {
262*4882a593Smuzhiyun err = dmmc_check_status(regs, &mmcstatus, status_rdy,
263*4882a593Smuzhiyun status_err);
264*4882a593Smuzhiyun if (err)
265*4882a593Smuzhiyun return err;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun if (data->flags == MMC_DATA_READ) {
268*4882a593Smuzhiyun /*
269*4882a593Smuzhiyun * MMC controller sets the Data receive ready bit
270*4882a593Smuzhiyun * (DRRDY) in MMCST0 even before the entire FIFO is
271*4882a593Smuzhiyun * full. This results in erratic behavior if we start
272*4882a593Smuzhiyun * reading the FIFO soon after DRRDY. Wait for the
273*4882a593Smuzhiyun * FIFO full bit in MMCST1 for proper FIFO clearing.
274*4882a593Smuzhiyun */
275*4882a593Smuzhiyun if (bytes_left > fifo_bytes)
276*4882a593Smuzhiyun dmmc_wait_fifo_status(regs, 0x4a);
277*4882a593Smuzhiyun else if (bytes_left == fifo_bytes) {
278*4882a593Smuzhiyun dmmc_wait_fifo_status(regs, 0x40);
279*4882a593Smuzhiyun if (cmd->cmdidx == MMC_CMD_SEND_EXT_CSD)
280*4882a593Smuzhiyun udelay(600);
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun
283*4882a593Smuzhiyun for (i = 0; bytes_left && (i < fifo_words); i++) {
284*4882a593Smuzhiyun cmddata = get_val(®s->mmcdrr);
285*4882a593Smuzhiyun memcpy(data_buf, (char *)&cmddata, 4);
286*4882a593Smuzhiyun data_buf += 4;
287*4882a593Smuzhiyun bytes_left -= 4;
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun } else {
290*4882a593Smuzhiyun /*
291*4882a593Smuzhiyun * MMC controller sets the Data transmit ready bit
292*4882a593Smuzhiyun * (DXRDY) in MMCST0 even before the entire FIFO is
293*4882a593Smuzhiyun * empty. This results in erratic behavior if we start
294*4882a593Smuzhiyun * writing the FIFO soon after DXRDY. Wait for the
295*4882a593Smuzhiyun * FIFO empty bit in MMCST1 for proper FIFO clearing.
296*4882a593Smuzhiyun */
297*4882a593Smuzhiyun dmmc_wait_fifo_status(regs, MMCST1_FIFOEMP);
298*4882a593Smuzhiyun for (i = 0; bytes_left && (i < fifo_words); i++) {
299*4882a593Smuzhiyun memcpy((char *)&cmddata, data_buf, 4);
300*4882a593Smuzhiyun set_val(®s->mmcdxr, cmddata);
301*4882a593Smuzhiyun data_buf += 4;
302*4882a593Smuzhiyun bytes_left -= 4;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun dmmc_busy_wait(regs);
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun }
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun err = dmmc_check_status(regs, &mmcstatus, MMCST0_DATDNE, status_err);
309*4882a593Smuzhiyun if (err)
310*4882a593Smuzhiyun return err;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun return 0;
313*4882a593Smuzhiyun }
314*4882a593Smuzhiyun
315*4882a593Smuzhiyun /* Initialize Davinci MMC controller */
dmmc_init(struct mmc * mmc)316*4882a593Smuzhiyun static int dmmc_init(struct mmc *mmc)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun struct davinci_mmc *host = mmc->priv;
319*4882a593Smuzhiyun struct davinci_mmc_regs *regs = host->reg_base;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun /* Clear status registers explicitly - soft reset doesn't clear it
322*4882a593Smuzhiyun * If Uboot is invoked from UBL with SDMMC Support, the status
323*4882a593Smuzhiyun * registers can have uncleared bits
324*4882a593Smuzhiyun */
325*4882a593Smuzhiyun get_val(®s->mmcst0);
326*4882a593Smuzhiyun get_val(®s->mmcst1);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun /* Hold software reset */
329*4882a593Smuzhiyun set_bit(®s->mmcctl, MMCCTL_DATRST);
330*4882a593Smuzhiyun set_bit(®s->mmcctl, MMCCTL_CMDRST);
331*4882a593Smuzhiyun udelay(10);
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun set_val(®s->mmcclk, 0x0);
334*4882a593Smuzhiyun set_val(®s->mmctor, 0x1FFF);
335*4882a593Smuzhiyun set_val(®s->mmctod, 0xFFFF);
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun /* Clear software reset */
338*4882a593Smuzhiyun clear_bit(®s->mmcctl, MMCCTL_DATRST);
339*4882a593Smuzhiyun clear_bit(®s->mmcctl, MMCCTL_CMDRST);
340*4882a593Smuzhiyun
341*4882a593Smuzhiyun udelay(10);
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun /* Reset FIFO - Always use the maximum fifo threshold */
344*4882a593Smuzhiyun set_val(®s->mmcfifoctl, (MMCFIFOCTL_FIFOLEV | MMCFIFOCTL_FIFORST));
345*4882a593Smuzhiyun set_val(®s->mmcfifoctl, MMCFIFOCTL_FIFOLEV);
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun return 0;
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun /* Set buswidth or clock as indicated by the MMC framework */
dmmc_set_ios(struct mmc * mmc)351*4882a593Smuzhiyun static int dmmc_set_ios(struct mmc *mmc)
352*4882a593Smuzhiyun {
353*4882a593Smuzhiyun struct davinci_mmc *host = mmc->priv;
354*4882a593Smuzhiyun struct davinci_mmc_regs *regs = host->reg_base;
355*4882a593Smuzhiyun
356*4882a593Smuzhiyun /* Set the bus width */
357*4882a593Smuzhiyun if (mmc->bus_width == 4)
358*4882a593Smuzhiyun set_bit(®s->mmcctl, MMCCTL_WIDTH_4_BIT);
359*4882a593Smuzhiyun else
360*4882a593Smuzhiyun clear_bit(®s->mmcctl, MMCCTL_WIDTH_4_BIT);
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun /* Set clock speed */
363*4882a593Smuzhiyun if (mmc->clock)
364*4882a593Smuzhiyun dmmc_set_clock(mmc, mmc->clock);
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun return 0;
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun
369*4882a593Smuzhiyun static const struct mmc_ops dmmc_ops = {
370*4882a593Smuzhiyun .send_cmd = dmmc_send_cmd,
371*4882a593Smuzhiyun .set_ios = dmmc_set_ios,
372*4882a593Smuzhiyun .init = dmmc_init,
373*4882a593Smuzhiyun };
374*4882a593Smuzhiyun
375*4882a593Smuzhiyun /* Called from board_mmc_init during startup. Can be called multiple times
376*4882a593Smuzhiyun * depending on the number of slots available on board and controller
377*4882a593Smuzhiyun */
davinci_mmc_init(bd_t * bis,struct davinci_mmc * host)378*4882a593Smuzhiyun int davinci_mmc_init(bd_t *bis, struct davinci_mmc *host)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun host->cfg.name = "davinci";
381*4882a593Smuzhiyun host->cfg.ops = &dmmc_ops;
382*4882a593Smuzhiyun host->cfg.f_min = 200000;
383*4882a593Smuzhiyun host->cfg.f_max = 25000000;
384*4882a593Smuzhiyun host->cfg.voltages = host->voltages;
385*4882a593Smuzhiyun host->cfg.host_caps = host->host_caps;
386*4882a593Smuzhiyun
387*4882a593Smuzhiyun host->cfg.b_max = DAVINCI_MAX_BLOCKS;
388*4882a593Smuzhiyun
389*4882a593Smuzhiyun mmc_create(&host->cfg, host);
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun return 0;
392*4882a593Smuzhiyun }
393