xref: /OK3568_Linux_fs/u-boot/drivers/mmc/arm_pl180_mmci.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * ARM PrimeCell MultiMedia Card Interface - PL180
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) ST-Ericsson SA 2010
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * Author: Ulf Hansson <ulf.hansson@stericsson.com>
7*4882a593Smuzhiyun  * Author: Martin Lundholm <martin.xa.lundholm@stericsson.com>
8*4882a593Smuzhiyun  * Ported to drivers/mmc/ by: Matt Waddel <matt.waddel@linaro.org>
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
11*4882a593Smuzhiyun  */
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #ifndef __ARM_PL180_MMCI_H__
14*4882a593Smuzhiyun #define __ARM_PL180_MMCI_H__
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /* need definition of struct mmc_config */
17*4882a593Smuzhiyun #include <mmc.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define COMMAND_REG_DELAY	300
20*4882a593Smuzhiyun #define DATA_REG_DELAY		1000
21*4882a593Smuzhiyun #define CLK_CHANGE_DELAY	2000
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun #define INIT_PWR		0xBF /* Power on, full power, not open drain */
24*4882a593Smuzhiyun #define ARM_MCLK		(100*1000*1000)
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun /* SDI Power Control register bits */
27*4882a593Smuzhiyun #define SDI_PWR_PWRCTRL_MASK	0x00000003
28*4882a593Smuzhiyun #define SDI_PWR_PWRCTRL_ON	0x00000003
29*4882a593Smuzhiyun #define SDI_PWR_PWRCTRL_OFF	0x00000000
30*4882a593Smuzhiyun #define SDI_PWR_DAT2DIREN	0x00000004
31*4882a593Smuzhiyun #define SDI_PWR_CMDDIREN	0x00000008
32*4882a593Smuzhiyun #define SDI_PWR_DAT0DIREN	0x00000010
33*4882a593Smuzhiyun #define SDI_PWR_DAT31DIREN	0x00000020
34*4882a593Smuzhiyun #define SDI_PWR_OPD		0x00000040
35*4882a593Smuzhiyun #define SDI_PWR_FBCLKEN		0x00000080
36*4882a593Smuzhiyun #define SDI_PWR_DAT74DIREN	0x00000100
37*4882a593Smuzhiyun #define SDI_PWR_RSTEN		0x00000200
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define VOLTAGE_WINDOW_MMC	0x00FF8080
40*4882a593Smuzhiyun #define VOLTAGE_WINDOW_SD	0x80010000
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun /* SDI clock control register bits */
43*4882a593Smuzhiyun #define SDI_CLKCR_CLKDIV_MASK	0x000000FF
44*4882a593Smuzhiyun #define SDI_CLKCR_CLKEN		0x00000100
45*4882a593Smuzhiyun #define SDI_CLKCR_PWRSAV	0x00000200
46*4882a593Smuzhiyun #define SDI_CLKCR_BYPASS	0x00000400
47*4882a593Smuzhiyun #define SDI_CLKCR_WIDBUS_MASK	0x00001800
48*4882a593Smuzhiyun #define SDI_CLKCR_WIDBUS_1	0x00000000
49*4882a593Smuzhiyun #define SDI_CLKCR_WIDBUS_4	0x00000800
50*4882a593Smuzhiyun /* V2 only */
51*4882a593Smuzhiyun #define SDI_CLKCR_WIDBUS_8	0x00001000
52*4882a593Smuzhiyun #define SDI_CLKCR_NEDGE		0x00002000
53*4882a593Smuzhiyun #define SDI_CLKCR_HWFC_EN	0x00004000
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun #define SDI_CLKCR_CLKDIV_INIT_V1 0x000000C6 /* MCLK/(2*(0xC6+1)) => 505KHz */
56*4882a593Smuzhiyun #define SDI_CLKCR_CLKDIV_INIT_V2 0x000000FD
57*4882a593Smuzhiyun 
58*4882a593Smuzhiyun /* SDI command register bits */
59*4882a593Smuzhiyun #define SDI_CMD_CMDINDEX_MASK	0x000000FF
60*4882a593Smuzhiyun #define SDI_CMD_WAITRESP	0x00000040
61*4882a593Smuzhiyun #define SDI_CMD_LONGRESP	0x00000080
62*4882a593Smuzhiyun #define SDI_CMD_WAITINT		0x00000100
63*4882a593Smuzhiyun #define SDI_CMD_WAITPEND	0x00000200
64*4882a593Smuzhiyun #define SDI_CMD_CPSMEN		0x00000400
65*4882a593Smuzhiyun #define SDI_CMD_SDIOSUSPEND	0x00000800
66*4882a593Smuzhiyun #define SDI_CMD_ENDCMDCOMPL	0x00001000
67*4882a593Smuzhiyun #define SDI_CMD_NIEN		0x00002000
68*4882a593Smuzhiyun #define SDI_CMD_CE_ATACMD	0x00004000
69*4882a593Smuzhiyun #define SDI_CMD_CBOOTMODEEN	0x00008000
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun #define SDI_DTIMER_DEFAULT	0xFFFF0000
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun /* SDI Status register bits */
74*4882a593Smuzhiyun #define SDI_STA_CCRCFAIL	0x00000001
75*4882a593Smuzhiyun #define SDI_STA_DCRCFAIL	0x00000002
76*4882a593Smuzhiyun #define SDI_STA_CTIMEOUT	0x00000004
77*4882a593Smuzhiyun #define SDI_STA_DTIMEOUT	0x00000008
78*4882a593Smuzhiyun #define SDI_STA_TXUNDERR	0x00000010
79*4882a593Smuzhiyun #define SDI_STA_RXOVERR		0x00000020
80*4882a593Smuzhiyun #define SDI_STA_CMDREND		0x00000040
81*4882a593Smuzhiyun #define SDI_STA_CMDSENT		0x00000080
82*4882a593Smuzhiyun #define SDI_STA_DATAEND		0x00000100
83*4882a593Smuzhiyun #define SDI_STA_STBITERR	0x00000200
84*4882a593Smuzhiyun #define SDI_STA_DBCKEND		0x00000400
85*4882a593Smuzhiyun #define SDI_STA_CMDACT		0x00000800
86*4882a593Smuzhiyun #define SDI_STA_TXACT		0x00001000
87*4882a593Smuzhiyun #define SDI_STA_RXACT		0x00002000
88*4882a593Smuzhiyun #define SDI_STA_TXFIFOBW	0x00004000
89*4882a593Smuzhiyun #define SDI_STA_RXFIFOBR	0x00008000
90*4882a593Smuzhiyun #define SDI_STA_TXFIFOF		0x00010000
91*4882a593Smuzhiyun #define SDI_STA_RXFIFOF		0x00020000
92*4882a593Smuzhiyun #define SDI_STA_TXFIFOE		0x00040000
93*4882a593Smuzhiyun #define SDI_STA_RXFIFOE		0x00080000
94*4882a593Smuzhiyun #define SDI_STA_TXDAVL		0x00100000
95*4882a593Smuzhiyun #define SDI_STA_RXDAVL		0x00200000
96*4882a593Smuzhiyun #define SDI_STA_SDIOIT		0x00400000
97*4882a593Smuzhiyun #define SDI_STA_CEATAEND	0x00800000
98*4882a593Smuzhiyun #define SDI_STA_CARDBUSY	0x01000000
99*4882a593Smuzhiyun #define SDI_STA_BOOTMODE	0x02000000
100*4882a593Smuzhiyun #define SDI_STA_BOOTACKERR	0x04000000
101*4882a593Smuzhiyun #define SDI_STA_BOOTACKTIMEOUT	0x08000000
102*4882a593Smuzhiyun #define SDI_STA_RSTNEND		0x10000000
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun /* SDI Interrupt Clear register bits */
105*4882a593Smuzhiyun #define SDI_ICR_MASK		0x1DC007FF
106*4882a593Smuzhiyun #define SDI_ICR_CCRCFAILC	0x00000001
107*4882a593Smuzhiyun #define SDI_ICR_DCRCFAILC	0x00000002
108*4882a593Smuzhiyun #define SDI_ICR_CTIMEOUTC	0x00000004
109*4882a593Smuzhiyun #define SDI_ICR_DTIMEOUTC	0x00000008
110*4882a593Smuzhiyun #define SDI_ICR_TXUNDERRC	0x00000010
111*4882a593Smuzhiyun #define SDI_ICR_RXOVERRC	0x00000020
112*4882a593Smuzhiyun #define SDI_ICR_CMDRENDC	0x00000040
113*4882a593Smuzhiyun #define SDI_ICR_CMDSENTC	0x00000080
114*4882a593Smuzhiyun #define SDI_ICR_DATAENDC	0x00000100
115*4882a593Smuzhiyun #define SDI_ICR_STBITERRC	0x00000200
116*4882a593Smuzhiyun #define SDI_ICR_DBCKENDC	0x00000400
117*4882a593Smuzhiyun #define SDI_ICR_SDIOITC		0x00400000
118*4882a593Smuzhiyun #define SDI_ICR_CEATAENDC	0x00800000
119*4882a593Smuzhiyun #define SDI_ICR_BUSYENDC	0x01000000
120*4882a593Smuzhiyun #define SDI_ICR_BOOTACKERRC	0x04000000
121*4882a593Smuzhiyun #define SDI_ICR_BOOTACKTIMEOUTC	0x08000000
122*4882a593Smuzhiyun #define SDI_ICR_RSTNENDC	0x10000000
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun #define SDI_MASK0_MASK		0x1FFFFFFF
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun /* SDI Data control register bits */
127*4882a593Smuzhiyun #define SDI_DCTRL_DTEN		0x00000001
128*4882a593Smuzhiyun #define SDI_DCTRL_DTDIR_IN	0x00000002
129*4882a593Smuzhiyun #define SDI_DCTRL_DTMODE_STREAM	0x00000004
130*4882a593Smuzhiyun #define SDI_DCTRL_DMAEN		0x00000008
131*4882a593Smuzhiyun #define SDI_DCTRL_DBLKSIZE_MASK	0x000000F0
132*4882a593Smuzhiyun #define SDI_DCTRL_RWSTART	0x00000100
133*4882a593Smuzhiyun #define SDI_DCTRL_RWSTOP	0x00000200
134*4882a593Smuzhiyun #define SDI_DCTRL_RWMOD		0x00000200
135*4882a593Smuzhiyun #define SDI_DCTRL_SDIOEN	0x00000800
136*4882a593Smuzhiyun #define SDI_DCTRL_DMAREQCTL	0x00001000
137*4882a593Smuzhiyun #define SDI_DCTRL_DBOOTMODEEN	0x00002000
138*4882a593Smuzhiyun #define SDI_DCTRL_BUSYMODE	0x00004000
139*4882a593Smuzhiyun #define SDI_DCTRL_DDR_MODE	0x00008000
140*4882a593Smuzhiyun #define SDI_DCTRL_DBLOCKSIZE_V2_MASK   0x7fff0000
141*4882a593Smuzhiyun #define SDI_DCTRL_DBLOCKSIZE_V2_SHIFT  16
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun #define SDI_FIFO_BURST_SIZE	8
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun struct sdi_registers {
146*4882a593Smuzhiyun 	u32 power;		/* 0x00*/
147*4882a593Smuzhiyun 	u32 clock;		/* 0x04*/
148*4882a593Smuzhiyun 	u32 argument;		/* 0x08*/
149*4882a593Smuzhiyun 	u32 command;		/* 0x0c*/
150*4882a593Smuzhiyun 	u32 respcommand;	/* 0x10*/
151*4882a593Smuzhiyun 	u32 response0;		/* 0x14*/
152*4882a593Smuzhiyun 	u32 response1;		/* 0x18*/
153*4882a593Smuzhiyun 	u32 response2;		/* 0x1c*/
154*4882a593Smuzhiyun 	u32 response3;		/* 0x20*/
155*4882a593Smuzhiyun 	u32 datatimer;		/* 0x24*/
156*4882a593Smuzhiyun 	u32 datalength;		/* 0x28*/
157*4882a593Smuzhiyun 	u32 datactrl;		/* 0x2c*/
158*4882a593Smuzhiyun 	u32 datacount;		/* 0x30*/
159*4882a593Smuzhiyun 	u32 status;		/* 0x34*/
160*4882a593Smuzhiyun 	u32 status_clear;	/* 0x38*/
161*4882a593Smuzhiyun 	u32 mask0;		/* 0x3c*/
162*4882a593Smuzhiyun 	u32 mask1;		/* 0x40*/
163*4882a593Smuzhiyun 	u32 card_select;	/* 0x44*/
164*4882a593Smuzhiyun 	u32 fifo_count;		/* 0x48*/
165*4882a593Smuzhiyun 	u32 padding1[(0x80-0x4C)>>2];
166*4882a593Smuzhiyun 	u32 fifo;		/* 0x80*/
167*4882a593Smuzhiyun 	u32 padding2[(0xFE0-0x84)>>2];
168*4882a593Smuzhiyun 	u32 periph_id0;		/* 0xFE0 mmc Peripheral Identifcation Register*/
169*4882a593Smuzhiyun 	u32 periph_id1;		/* 0xFE4*/
170*4882a593Smuzhiyun 	u32 periph_id2;		/* 0xFE8*/
171*4882a593Smuzhiyun 	u32 periph_id3;		/* 0xFEC*/
172*4882a593Smuzhiyun 	u32 pcell_id0;		/* 0xFF0*/
173*4882a593Smuzhiyun 	u32 pcell_id1;		/* 0xFF4*/
174*4882a593Smuzhiyun 	u32 pcell_id2;		/* 0xFF8*/
175*4882a593Smuzhiyun 	u32 pcell_id3;		/* 0xFFC*/
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun struct pl180_mmc_host {
179*4882a593Smuzhiyun 	struct sdi_registers *base;
180*4882a593Smuzhiyun 	char name[32];
181*4882a593Smuzhiyun 	unsigned int b_max;
182*4882a593Smuzhiyun 	unsigned int voltages;
183*4882a593Smuzhiyun 	unsigned int caps;
184*4882a593Smuzhiyun 	unsigned int clock_in;
185*4882a593Smuzhiyun 	unsigned int clock_min;
186*4882a593Smuzhiyun 	unsigned int clock_max;
187*4882a593Smuzhiyun 	unsigned int clkdiv_init;
188*4882a593Smuzhiyun 	unsigned int pwr_init;
189*4882a593Smuzhiyun 	int version2;
190*4882a593Smuzhiyun 	struct mmc_config cfg;
191*4882a593Smuzhiyun };
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun int arm_pl180_mmci_init(struct pl180_mmc_host *);
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun #endif
196