1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2009-2013 ADVANSEE
3*4882a593Smuzhiyun * Benoît Thébaudeau <benoit.thebaudeau@advansee.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * Based on the mpc512x iim code:
6*4882a593Smuzhiyun * Copyright 2008 Silicon Turnkey Express, Inc.
7*4882a593Smuzhiyun * Martha Marx <mmarx@silicontkx.com>
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <common.h>
13*4882a593Smuzhiyun #include <fuse.h>
14*4882a593Smuzhiyun #include <linux/errno.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
17*4882a593Smuzhiyun #if defined(CONFIG_MX51) || defined(CONFIG_MX53)
18*4882a593Smuzhiyun #include <asm/arch/clock.h>
19*4882a593Smuzhiyun #endif
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* FSL IIM-specific constants */
22*4882a593Smuzhiyun #define STAT_BUSY 0x80
23*4882a593Smuzhiyun #define STAT_PRGD 0x02
24*4882a593Smuzhiyun #define STAT_SNSD 0x01
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun #define STATM_PRGD_M 0x02
27*4882a593Smuzhiyun #define STATM_SNSD_M 0x01
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define ERR_PRGE 0x80
30*4882a593Smuzhiyun #define ERR_WPE 0x40
31*4882a593Smuzhiyun #define ERR_OPE 0x20
32*4882a593Smuzhiyun #define ERR_RPE 0x10
33*4882a593Smuzhiyun #define ERR_WLRE 0x08
34*4882a593Smuzhiyun #define ERR_SNSE 0x04
35*4882a593Smuzhiyun #define ERR_PARITYE 0x02
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun #define EMASK_PRGE_M 0x80
38*4882a593Smuzhiyun #define EMASK_WPE_M 0x40
39*4882a593Smuzhiyun #define EMASK_OPE_M 0x20
40*4882a593Smuzhiyun #define EMASK_RPE_M 0x10
41*4882a593Smuzhiyun #define EMASK_WLRE_M 0x08
42*4882a593Smuzhiyun #define EMASK_SNSE_M 0x04
43*4882a593Smuzhiyun #define EMASK_PARITYE_M 0x02
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define FCTL_DPC 0x80
46*4882a593Smuzhiyun #define FCTL_PRG_LENGTH_MASK 0x70
47*4882a593Smuzhiyun #define FCTL_ESNS_N 0x08
48*4882a593Smuzhiyun #define FCTL_ESNS_0 0x04
49*4882a593Smuzhiyun #define FCTL_ESNS_1 0x02
50*4882a593Smuzhiyun #define FCTL_PRG 0x01
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun #define UA_A_BANK_MASK 0x38
53*4882a593Smuzhiyun #define UA_A_ROWH_MASK 0x07
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun #define LA_A_ROWL_MASK 0xf8
56*4882a593Smuzhiyun #define LA_A_BIT_MASK 0x07
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define PREV_PROD_REV_MASK 0xf8
59*4882a593Smuzhiyun #define PREV_PROD_VT_MASK 0x07
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun /* Select the correct accessors depending on endianness */
62*4882a593Smuzhiyun #if __BYTE_ORDER == __LITTLE_ENDIAN
63*4882a593Smuzhiyun #define iim_read32 in_le32
64*4882a593Smuzhiyun #define iim_write32 out_le32
65*4882a593Smuzhiyun #define iim_clrsetbits32 clrsetbits_le32
66*4882a593Smuzhiyun #define iim_clrbits32 clrbits_le32
67*4882a593Smuzhiyun #define iim_setbits32 setbits_le32
68*4882a593Smuzhiyun #elif __BYTE_ORDER == __BIG_ENDIAN
69*4882a593Smuzhiyun #define iim_read32 in_be32
70*4882a593Smuzhiyun #define iim_write32 out_be32
71*4882a593Smuzhiyun #define iim_clrsetbits32 clrsetbits_be32
72*4882a593Smuzhiyun #define iim_clrbits32 clrbits_be32
73*4882a593Smuzhiyun #define iim_setbits32 setbits_be32
74*4882a593Smuzhiyun #else
75*4882a593Smuzhiyun #error Endianess is not defined: please fix to continue
76*4882a593Smuzhiyun #endif
77*4882a593Smuzhiyun
78*4882a593Smuzhiyun /* IIM control registers */
79*4882a593Smuzhiyun struct fsl_iim {
80*4882a593Smuzhiyun u32 stat;
81*4882a593Smuzhiyun u32 statm;
82*4882a593Smuzhiyun u32 err;
83*4882a593Smuzhiyun u32 emask;
84*4882a593Smuzhiyun u32 fctl;
85*4882a593Smuzhiyun u32 ua;
86*4882a593Smuzhiyun u32 la;
87*4882a593Smuzhiyun u32 sdat;
88*4882a593Smuzhiyun u32 prev;
89*4882a593Smuzhiyun u32 srev;
90*4882a593Smuzhiyun u32 prg_p;
91*4882a593Smuzhiyun u32 scs[0x1f5];
92*4882a593Smuzhiyun struct {
93*4882a593Smuzhiyun u32 word[0x100];
94*4882a593Smuzhiyun } bank[8];
95*4882a593Smuzhiyun };
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun #if !defined(CONFIG_MX51) && !defined(CONFIG_MX53)
98*4882a593Smuzhiyun #define enable_efuse_prog_supply(enable)
99*4882a593Smuzhiyun #endif
100*4882a593Smuzhiyun
prepare_access(struct fsl_iim ** regs,u32 bank,u32 word,int assert,const char * caller)101*4882a593Smuzhiyun static int prepare_access(struct fsl_iim **regs, u32 bank, u32 word, int assert,
102*4882a593Smuzhiyun const char *caller)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun *regs = (struct fsl_iim *)IIM_BASE_ADDR;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun if (bank >= ARRAY_SIZE((*regs)->bank) ||
107*4882a593Smuzhiyun word >= ARRAY_SIZE((*regs)->bank[0].word) ||
108*4882a593Smuzhiyun !assert) {
109*4882a593Smuzhiyun printf("fsl_iim %s(): Invalid argument\n", caller);
110*4882a593Smuzhiyun return -EINVAL;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun return 0;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun
clear_status(struct fsl_iim * regs)116*4882a593Smuzhiyun static void clear_status(struct fsl_iim *regs)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun iim_setbits32(®s->stat, 0);
119*4882a593Smuzhiyun iim_setbits32(®s->err, 0);
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
finish_access(struct fsl_iim * regs,u32 * stat,u32 * err)122*4882a593Smuzhiyun static void finish_access(struct fsl_iim *regs, u32 *stat, u32 *err)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun *stat = iim_read32(®s->stat);
125*4882a593Smuzhiyun *err = iim_read32(®s->err);
126*4882a593Smuzhiyun clear_status(regs);
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
prepare_read(struct fsl_iim ** regs,u32 bank,u32 word,u32 * val,const char * caller)129*4882a593Smuzhiyun static int prepare_read(struct fsl_iim **regs, u32 bank, u32 word, u32 *val,
130*4882a593Smuzhiyun const char *caller)
131*4882a593Smuzhiyun {
132*4882a593Smuzhiyun int ret;
133*4882a593Smuzhiyun
134*4882a593Smuzhiyun ret = prepare_access(regs, bank, word, val != NULL, caller);
135*4882a593Smuzhiyun if (ret)
136*4882a593Smuzhiyun return ret;
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun clear_status(*regs);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun return 0;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
fuse_read(u32 bank,u32 word,u32 * val)143*4882a593Smuzhiyun int fuse_read(u32 bank, u32 word, u32 *val)
144*4882a593Smuzhiyun {
145*4882a593Smuzhiyun struct fsl_iim *regs;
146*4882a593Smuzhiyun u32 stat, err;
147*4882a593Smuzhiyun int ret;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun ret = prepare_read(®s, bank, word, val, __func__);
150*4882a593Smuzhiyun if (ret)
151*4882a593Smuzhiyun return ret;
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun *val = iim_read32(®s->bank[bank].word[word]);
154*4882a593Smuzhiyun finish_access(regs, &stat, &err);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun if (err & ERR_RPE) {
157*4882a593Smuzhiyun puts("fsl_iim fuse_read(): Read protect error\n");
158*4882a593Smuzhiyun return -EIO;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun return 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
direct_access(struct fsl_iim * regs,u32 bank,u32 word,u32 bit,u32 fctl,u32 * stat,u32 * err)164*4882a593Smuzhiyun static void direct_access(struct fsl_iim *regs, u32 bank, u32 word, u32 bit,
165*4882a593Smuzhiyun u32 fctl, u32 *stat, u32 *err)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun iim_write32(®s->ua, bank << 3 | word >> 5);
168*4882a593Smuzhiyun iim_write32(®s->la, (word << 3 | bit) & 0xff);
169*4882a593Smuzhiyun if (fctl == FCTL_PRG)
170*4882a593Smuzhiyun iim_write32(®s->prg_p, 0xaa);
171*4882a593Smuzhiyun iim_setbits32(®s->fctl, fctl);
172*4882a593Smuzhiyun while (iim_read32(®s->stat) & STAT_BUSY)
173*4882a593Smuzhiyun udelay(20);
174*4882a593Smuzhiyun finish_access(regs, stat, err);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
fuse_sense(u32 bank,u32 word,u32 * val)177*4882a593Smuzhiyun int fuse_sense(u32 bank, u32 word, u32 *val)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun struct fsl_iim *regs;
180*4882a593Smuzhiyun u32 stat, err;
181*4882a593Smuzhiyun int ret;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun ret = prepare_read(®s, bank, word, val, __func__);
184*4882a593Smuzhiyun if (ret)
185*4882a593Smuzhiyun return ret;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun direct_access(regs, bank, word, 0, FCTL_ESNS_N, &stat, &err);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun if (err & ERR_SNSE) {
190*4882a593Smuzhiyun puts("fsl_iim fuse_sense(): Explicit sense cycle error\n");
191*4882a593Smuzhiyun return -EIO;
192*4882a593Smuzhiyun }
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun if (!(stat & STAT_SNSD)) {
195*4882a593Smuzhiyun puts("fsl_iim fuse_sense(): Explicit sense cycle did not complete\n");
196*4882a593Smuzhiyun return -EIO;
197*4882a593Smuzhiyun }
198*4882a593Smuzhiyun
199*4882a593Smuzhiyun *val = iim_read32(®s->sdat);
200*4882a593Smuzhiyun return 0;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
prog_bit(struct fsl_iim * regs,u32 bank,u32 word,u32 bit)203*4882a593Smuzhiyun static int prog_bit(struct fsl_iim *regs, u32 bank, u32 word, u32 bit)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun u32 stat, err;
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun clear_status(regs);
208*4882a593Smuzhiyun direct_access(regs, bank, word, bit, FCTL_PRG, &stat, &err);
209*4882a593Smuzhiyun iim_write32(®s->prg_p, 0x00);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun if (err & ERR_PRGE) {
212*4882a593Smuzhiyun puts("fsl_iim fuse_prog(): Program error\n");
213*4882a593Smuzhiyun return -EIO;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun if (err & ERR_WPE) {
217*4882a593Smuzhiyun puts("fsl_iim fuse_prog(): Write protect error\n");
218*4882a593Smuzhiyun return -EIO;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun if (!(stat & STAT_PRGD)) {
222*4882a593Smuzhiyun puts("fsl_iim fuse_prog(): Program did not complete\n");
223*4882a593Smuzhiyun return -EIO;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun return 0;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
prepare_write(struct fsl_iim ** regs,u32 bank,u32 word,u32 val,const char * caller)229*4882a593Smuzhiyun static int prepare_write(struct fsl_iim **regs, u32 bank, u32 word, u32 val,
230*4882a593Smuzhiyun const char *caller)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun return prepare_access(regs, bank, word, !(val & ~0xff), caller);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
fuse_prog(u32 bank,u32 word,u32 val)235*4882a593Smuzhiyun int fuse_prog(u32 bank, u32 word, u32 val)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun struct fsl_iim *regs;
238*4882a593Smuzhiyun u32 bit;
239*4882a593Smuzhiyun int ret;
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun ret = prepare_write(®s, bank, word, val, __func__);
242*4882a593Smuzhiyun if (ret)
243*4882a593Smuzhiyun return ret;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun enable_efuse_prog_supply(1);
246*4882a593Smuzhiyun for (bit = 0; val; bit++, val >>= 1)
247*4882a593Smuzhiyun if (val & 0x01) {
248*4882a593Smuzhiyun ret = prog_bit(regs, bank, word, bit);
249*4882a593Smuzhiyun if (ret) {
250*4882a593Smuzhiyun enable_efuse_prog_supply(0);
251*4882a593Smuzhiyun return ret;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun enable_efuse_prog_supply(0);
255*4882a593Smuzhiyun
256*4882a593Smuzhiyun return 0;
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun
fuse_override(u32 bank,u32 word,u32 val)259*4882a593Smuzhiyun int fuse_override(u32 bank, u32 word, u32 val)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun struct fsl_iim *regs;
262*4882a593Smuzhiyun u32 stat, err;
263*4882a593Smuzhiyun int ret;
264*4882a593Smuzhiyun
265*4882a593Smuzhiyun ret = prepare_write(®s, bank, word, val, __func__);
266*4882a593Smuzhiyun if (ret)
267*4882a593Smuzhiyun return ret;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun clear_status(regs);
270*4882a593Smuzhiyun iim_write32(®s->bank[bank].word[word], val);
271*4882a593Smuzhiyun finish_access(regs, &stat, &err);
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun if (err & ERR_OPE) {
274*4882a593Smuzhiyun puts("fsl_iim fuse_override(): Override protect error\n");
275*4882a593Smuzhiyun return -EIO;
276*4882a593Smuzhiyun }
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun return 0;
279*4882a593Smuzhiyun }
280