1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2002
3*4882a593Smuzhiyun * Daniel Engström, Omicron Ceti AB <daniel@omicron.se>.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun /*
9*4882a593Smuzhiyun * Based on sc520cdp.c from rolo 1.6:
10*4882a593Smuzhiyun *----------------------------------------------------------------------
11*4882a593Smuzhiyun * (C) Copyright 2000
12*4882a593Smuzhiyun * Sysgo Real-Time Solutions GmbH
13*4882a593Smuzhiyun * Klein-Winternheim, Germany
14*4882a593Smuzhiyun *----------------------------------------------------------------------
15*4882a593Smuzhiyun */
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #include <config.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun #include <common.h>
20*4882a593Smuzhiyun #include <asm/io.h>
21*4882a593Smuzhiyun #include <ali512x.h>
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /* ALI M5123 Logical device numbers:
25*4882a593Smuzhiyun * 0 FDC
26*4882a593Smuzhiyun * 1 unused?
27*4882a593Smuzhiyun * 2 unused?
28*4882a593Smuzhiyun * 3 lpt
29*4882a593Smuzhiyun * 4 UART1
30*4882a593Smuzhiyun * 5 UART2
31*4882a593Smuzhiyun * 6 RTC
32*4882a593Smuzhiyun * 7 mouse/kbd
33*4882a593Smuzhiyun * 8 CIO
34*4882a593Smuzhiyun */
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun /*
37*4882a593Smuzhiyun ************************************************************
38*4882a593Smuzhiyun * Some access primitives for the ALi chip: *
39*4882a593Smuzhiyun ************************************************************
40*4882a593Smuzhiyun */
41*4882a593Smuzhiyun
ali_write(u8 index,u8 value)42*4882a593Smuzhiyun static void ali_write(u8 index, u8 value)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun /* write an arbirary register */
45*4882a593Smuzhiyun outb(index, ALI_INDEX);
46*4882a593Smuzhiyun outb(value, ALI_DATA);
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #if 0
50*4882a593Smuzhiyun static int ali_read(u8 index)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun outb(index, ALI_INDEX);
53*4882a593Smuzhiyun return inb(ALI_DATA);
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun #endif
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define ALI_OPEN() \
58*4882a593Smuzhiyun outb(0x51, ALI_INDEX); \
59*4882a593Smuzhiyun outb(0x23, ALI_INDEX)
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun #define ALI_CLOSE() \
63*4882a593Smuzhiyun outb(0xbb, ALI_INDEX)
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* Select a logical device */
66*4882a593Smuzhiyun #define ALI_SELDEV(dev) \
67*4882a593Smuzhiyun ali_write(0x07, dev)
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun
ali512x_init(void)70*4882a593Smuzhiyun void ali512x_init(void)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun ALI_OPEN();
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun ali_write(0x02, 0x01); /* soft reset */
75*4882a593Smuzhiyun ali_write(0x03, 0x03); /* disable access to CIOs */
76*4882a593Smuzhiyun ali_write(0x22, 0x00); /* disable direct powerdown */
77*4882a593Smuzhiyun ali_write(0x23, 0x00); /* disable auto powerdown */
78*4882a593Smuzhiyun ali_write(0x24, 0x00); /* IR 8 is active hi, pin26 is PDIR */
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun ALI_CLOSE();
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
ali512x_set_fdc(int enabled,u16 io,u8 irq,u8 dma_channel)83*4882a593Smuzhiyun void ali512x_set_fdc(int enabled, u16 io, u8 irq, u8 dma_channel)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun ALI_OPEN();
86*4882a593Smuzhiyun ALI_SELDEV(0);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun ali_write(0x30, enabled?1:0);
89*4882a593Smuzhiyun if (enabled) {
90*4882a593Smuzhiyun ali_write(0x60, io >> 8);
91*4882a593Smuzhiyun ali_write(0x61, io & 0xff);
92*4882a593Smuzhiyun ali_write(0x70, irq);
93*4882a593Smuzhiyun ali_write(0x74, dma_channel);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun /* AT mode, no drive swap */
96*4882a593Smuzhiyun ali_write(0xf0, 0x08);
97*4882a593Smuzhiyun ali_write(0xf1, 0x00);
98*4882a593Smuzhiyun ali_write(0xf2, 0xff);
99*4882a593Smuzhiyun ali_write(0xf4, 0x00);
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun ALI_CLOSE();
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun
ali512x_set_pp(int enabled,u16 io,u8 irq,u8 dma_channel)105*4882a593Smuzhiyun void ali512x_set_pp(int enabled, u16 io, u8 irq, u8 dma_channel)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun ALI_OPEN();
108*4882a593Smuzhiyun ALI_SELDEV(3);
109*4882a593Smuzhiyun
110*4882a593Smuzhiyun ali_write(0x30, enabled?1:0);
111*4882a593Smuzhiyun if (enabled) {
112*4882a593Smuzhiyun ali_write(0x60, io >> 8);
113*4882a593Smuzhiyun ali_write(0x61, io & 0xff);
114*4882a593Smuzhiyun ali_write(0x70, irq);
115*4882a593Smuzhiyun ali_write(0x74, dma_channel);
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun /* mode: EPP 1.9, ECP FIFO threshold = 7, IRQ active low */
118*4882a593Smuzhiyun ali_write(0xf0, 0xbc);
119*4882a593Smuzhiyun /* 12 MHz, Burst DMA in ECP */
120*4882a593Smuzhiyun ali_write(0xf1, 0x05);
121*4882a593Smuzhiyun }
122*4882a593Smuzhiyun ALI_CLOSE();
123*4882a593Smuzhiyun
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun
ali512x_set_uart(int enabled,int index,u16 io,u8 irq)126*4882a593Smuzhiyun void ali512x_set_uart(int enabled, int index, u16 io, u8 irq)
127*4882a593Smuzhiyun {
128*4882a593Smuzhiyun ALI_OPEN();
129*4882a593Smuzhiyun ALI_SELDEV(index?5:4);
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun ali_write(0x30, enabled?1:0);
132*4882a593Smuzhiyun if (enabled) {
133*4882a593Smuzhiyun ali_write(0x60, io >> 8);
134*4882a593Smuzhiyun ali_write(0x61, io & 0xff);
135*4882a593Smuzhiyun ali_write(0x70, irq);
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun ali_write(0xf0, 0x00);
138*4882a593Smuzhiyun ali_write(0xf1, 0x00);
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun /* huh? write 0xf2 twice - a typo in rolo
141*4882a593Smuzhiyun * or some secret ali errata? Who knows?
142*4882a593Smuzhiyun */
143*4882a593Smuzhiyun if (index) {
144*4882a593Smuzhiyun ali_write(0xf2, 0x00);
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun ali_write(0xf2, 0x0c);
147*4882a593Smuzhiyun }
148*4882a593Smuzhiyun ALI_CLOSE();
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
ali512x_set_uart2_irda(int enabled)152*4882a593Smuzhiyun void ali512x_set_uart2_irda(int enabled)
153*4882a593Smuzhiyun {
154*4882a593Smuzhiyun ALI_OPEN();
155*4882a593Smuzhiyun ALI_SELDEV(5);
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun ali_write(0xf1, enabled?0x48:0x00); /* fullduplex IrDa */
158*4882a593Smuzhiyun ALI_CLOSE();
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun }
161*4882a593Smuzhiyun
ali512x_set_rtc(int enabled,u16 io,u8 irq)162*4882a593Smuzhiyun void ali512x_set_rtc(int enabled, u16 io, u8 irq)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun ALI_OPEN();
165*4882a593Smuzhiyun ALI_SELDEV(6);
166*4882a593Smuzhiyun
167*4882a593Smuzhiyun ali_write(0x30, enabled?1:0);
168*4882a593Smuzhiyun if (enabled) {
169*4882a593Smuzhiyun ali_write(0x60, io >> 8);
170*4882a593Smuzhiyun ali_write(0x61, io & 0xff);
171*4882a593Smuzhiyun ali_write(0x70, irq);
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun ali_write(0xf0, 0x00);
174*4882a593Smuzhiyun }
175*4882a593Smuzhiyun ALI_CLOSE();
176*4882a593Smuzhiyun }
177*4882a593Smuzhiyun
ali512x_set_kbc(int enabled,u8 kbc_irq,u8 mouse_irq)178*4882a593Smuzhiyun void ali512x_set_kbc(int enabled, u8 kbc_irq, u8 mouse_irq)
179*4882a593Smuzhiyun {
180*4882a593Smuzhiyun ALI_OPEN();
181*4882a593Smuzhiyun ALI_SELDEV(7);
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun ali_write(0x30, enabled?1:0);
184*4882a593Smuzhiyun if (enabled) {
185*4882a593Smuzhiyun ali_write(0x70, kbc_irq);
186*4882a593Smuzhiyun ali_write(0x72, mouse_irq);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun ali_write(0xf0, 0x00);
189*4882a593Smuzhiyun }
190*4882a593Smuzhiyun ALI_CLOSE();
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
193*4882a593Smuzhiyun
194*4882a593Smuzhiyun /* Common I/O
195*4882a593Smuzhiyun *
196*4882a593Smuzhiyun * (This descripotsion is base on several incompete sources
197*4882a593Smuzhiyun * since I have not been able to obtain any datasheet for the device
198*4882a593Smuzhiyun * there may be some mis-understandings burried in here.
199*4882a593Smuzhiyun * -- Daniel daniel@omicron.se)
200*4882a593Smuzhiyun *
201*4882a593Smuzhiyun * There are 22 CIO pins numbered
202*4882a593Smuzhiyun * 10-17
203*4882a593Smuzhiyun * 20-25
204*4882a593Smuzhiyun * 30-37
205*4882a593Smuzhiyun *
206*4882a593Smuzhiyun * 20-24 are dedicated CIO pins, the other 17 are muliplexed with
207*4882a593Smuzhiyun * other functions.
208*4882a593Smuzhiyun *
209*4882a593Smuzhiyun * Secondary
210*4882a593Smuzhiyun * CIO Pin Function Decription
211*4882a593Smuzhiyun * =======================================================
212*4882a593Smuzhiyun * CIO10 IRQIN1 Interrupt input 1?
213*4882a593Smuzhiyun * CIO11 IRQIN2 Interrupt input 2?
214*4882a593Smuzhiyun * CIO12 IRRX IrDa Receive
215*4882a593Smuzhiyun * CIO13 IRTX IrDa Transmit
216*4882a593Smuzhiyun * CIO14 P21 KBC P21 fucntion
217*4882a593Smuzhiyun * CIO15 P20 KBC P21 fucntion
218*4882a593Smuzhiyun * CIO16 I2C_CLK I2C Clock
219*4882a593Smuzhiyun * CIO17 I2C_DAT I2C Data
220*4882a593Smuzhiyun *
221*4882a593Smuzhiyun * CIO20 -
222*4882a593Smuzhiyun * CIO21 -
223*4882a593Smuzhiyun * CIO22 -
224*4882a593Smuzhiyun * CIO23 -
225*4882a593Smuzhiyun * CIO24 -
226*4882a593Smuzhiyun * CIO25 LOCK Keylock
227*4882a593Smuzhiyun *
228*4882a593Smuzhiyun * CIO30 KBC_CLK Keybaord Clock
229*4882a593Smuzhiyun * CIO31 CS0J General Chip Select decoder CS0J
230*4882a593Smuzhiyun * CIO32 CS1J General Chip Select decoder CS1J
231*4882a593Smuzhiyun * CIO33 ALT_KCLK Alternative Keyboard Clock
232*4882a593Smuzhiyun * CIO34 ALT_KDAT Alternative Keyboard Data
233*4882a593Smuzhiyun * CIO35 ALT_MCLK Alternative Mouse Clock
234*4882a593Smuzhiyun * CIO36 ALT_MDAT Alternative Mouse Data
235*4882a593Smuzhiyun * CIO37 ALT_KBC Alternative KBC select
236*4882a593Smuzhiyun *
237*4882a593Smuzhiyun * The CIO use an indirect address scheme.
238*4882a593Smuzhiyun *
239*4882a593Smuzhiyun * Reigster 3 in the SIO is used to select the index and data
240*4882a593Smuzhiyun * port addresses where the CIO I/O registers show up.
241*4882a593Smuzhiyun * The function selection registers are accessible under
242*4882a593Smuzhiyun * function SIO 8.
243*4882a593Smuzhiyun *
244*4882a593Smuzhiyun * SIO reigster 3 (CIO Address Selection) bit definitions:
245*4882a593Smuzhiyun * bit 7 CIO index and data registers enabled
246*4882a593Smuzhiyun * bit 1-0 CIO indirect registers port address select
247*4882a593Smuzhiyun * 0 index = 0xE0 data = 0xE1
248*4882a593Smuzhiyun * 1 index = 0xE2 data = 0xE3
249*4882a593Smuzhiyun * 2 index = 0xE4 data = 0xE5
250*4882a593Smuzhiyun * 3 index = 0xEA data = 0xEB
251*4882a593Smuzhiyun *
252*4882a593Smuzhiyun * There are three CIO I/O register accessed via CIO index port and CIO data port
253*4882a593Smuzhiyun * 0x01 CIO 10-17 data
254*4882a593Smuzhiyun * 0x02 CIO 20-25 data (bits 7-6 unused)
255*4882a593Smuzhiyun * 0x03 CIO 30-37 data
256*4882a593Smuzhiyun *
257*4882a593Smuzhiyun *
258*4882a593Smuzhiyun * The pin function is accessed through normal
259*4882a593Smuzhiyun * SIO registers, each register have the same format:
260*4882a593Smuzhiyun *
261*4882a593Smuzhiyun * Bit Function Value
262*4882a593Smuzhiyun * 0 Input/output 1=input
263*4882a593Smuzhiyun * 1 Polarity of signal 1=inverted
264*4882a593Smuzhiyun * 2 Unused ??
265*4882a593Smuzhiyun * 3 Function (normal or special) 1=special
266*4882a593Smuzhiyun * 7-4 Unused
267*4882a593Smuzhiyun *
268*4882a593Smuzhiyun * SIO REG
269*4882a593Smuzhiyun * 0xe0 CIO 10 Config
270*4882a593Smuzhiyun * 0xe1 CIO 11 Config
271*4882a593Smuzhiyun * 0xe2 CIO 12 Config
272*4882a593Smuzhiyun * 0xe3 CIO 13 Config
273*4882a593Smuzhiyun * 0xe4 CIO 14 Config
274*4882a593Smuzhiyun * 0xe5 CIO 15 Config
275*4882a593Smuzhiyun * 0xe6 CIO 16 Config
276*4882a593Smuzhiyun * 0xe7 CIO 16 Config
277*4882a593Smuzhiyun *
278*4882a593Smuzhiyun * 0xe8 CIO 20 Config
279*4882a593Smuzhiyun * 0xe9 CIO 21 Config
280*4882a593Smuzhiyun * 0xea CIO 22 Config
281*4882a593Smuzhiyun * 0xeb CIO 23 Config
282*4882a593Smuzhiyun * 0xec CIO 24 Config
283*4882a593Smuzhiyun * 0xed CIO 25 Config
284*4882a593Smuzhiyun *
285*4882a593Smuzhiyun * 0xf5 CIO 30 Config
286*4882a593Smuzhiyun * 0xf6 CIO 31 Config
287*4882a593Smuzhiyun * 0xf7 CIO 32 Config
288*4882a593Smuzhiyun * 0xf8 CIO 33 Config
289*4882a593Smuzhiyun * 0xf9 CIO 34 Config
290*4882a593Smuzhiyun * 0xfa CIO 35 Config
291*4882a593Smuzhiyun * 0xfb CIO 36 Config
292*4882a593Smuzhiyun * 0xfc CIO 37 Config
293*4882a593Smuzhiyun *
294*4882a593Smuzhiyun */
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun #define ALI_CIO_PORT_SEL 0x83
297*4882a593Smuzhiyun #define ALI_CIO_INDEX 0xea
298*4882a593Smuzhiyun #define ALI_CIO_DATA 0xeb
299*4882a593Smuzhiyun
ali512x_set_cio(int enabled)300*4882a593Smuzhiyun void ali512x_set_cio(int enabled)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun int i;
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun ALI_OPEN();
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun if (enabled) {
307*4882a593Smuzhiyun ali_write(0x3, ALI_CIO_PORT_SEL); /* Enable CIO data register */
308*4882a593Smuzhiyun } else {
309*4882a593Smuzhiyun ali_write(0x3, ALI_CIO_PORT_SEL & ~0x80);
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun ALI_SELDEV(8);
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun ali_write(0x30, enabled?1:0);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun /* set all pins to input to start with */
317*4882a593Smuzhiyun for (i=0xe0;i<0xee;i++) {
318*4882a593Smuzhiyun ali_write(i, 1);
319*4882a593Smuzhiyun }
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun for (i=0xf5;i<0xfe;i++) {
322*4882a593Smuzhiyun ali_write(i, 1);
323*4882a593Smuzhiyun }
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun ALI_CLOSE();
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun
ali512x_cio_function(int pin,int special,int inv,int input)329*4882a593Smuzhiyun void ali512x_cio_function(int pin, int special, int inv, int input)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun u8 data;
332*4882a593Smuzhiyun u8 addr;
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun /* valid pins are 10-17, 20-25 and 30-37 */
335*4882a593Smuzhiyun if (pin >= 10 && pin <= 17) {
336*4882a593Smuzhiyun addr = 0xe0+(pin&7);
337*4882a593Smuzhiyun } else if (pin >= 20 && pin <= 25) {
338*4882a593Smuzhiyun addr = 0xe8+(pin&7);
339*4882a593Smuzhiyun } else if (pin >= 30 && pin <= 37) {
340*4882a593Smuzhiyun addr = 0xf5+(pin&7);
341*4882a593Smuzhiyun } else {
342*4882a593Smuzhiyun return;
343*4882a593Smuzhiyun }
344*4882a593Smuzhiyun
345*4882a593Smuzhiyun ALI_OPEN();
346*4882a593Smuzhiyun
347*4882a593Smuzhiyun ALI_SELDEV(8);
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun data=0xf4;
351*4882a593Smuzhiyun if (special) {
352*4882a593Smuzhiyun data |= 0x08;
353*4882a593Smuzhiyun } else {
354*4882a593Smuzhiyun if (inv) {
355*4882a593Smuzhiyun data |= 0x02;
356*4882a593Smuzhiyun }
357*4882a593Smuzhiyun if (input) {
358*4882a593Smuzhiyun data |= 0x01;
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun }
361*4882a593Smuzhiyun
362*4882a593Smuzhiyun ali_write(addr, data);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun ALI_CLOSE();
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
ali512x_cio_out(int pin,int value)367*4882a593Smuzhiyun void ali512x_cio_out(int pin, int value)
368*4882a593Smuzhiyun {
369*4882a593Smuzhiyun u8 reg;
370*4882a593Smuzhiyun u8 data;
371*4882a593Smuzhiyun u8 bit;
372*4882a593Smuzhiyun
373*4882a593Smuzhiyun reg = pin/10;
374*4882a593Smuzhiyun bit = 1 << (pin%10);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun
377*4882a593Smuzhiyun outb(reg, ALI_CIO_INDEX); /* select I/O register */
378*4882a593Smuzhiyun data = inb(ALI_CIO_DATA);
379*4882a593Smuzhiyun if (value) {
380*4882a593Smuzhiyun data |= bit;
381*4882a593Smuzhiyun } else {
382*4882a593Smuzhiyun data &= ~bit;
383*4882a593Smuzhiyun }
384*4882a593Smuzhiyun outb(data, ALI_CIO_DATA);
385*4882a593Smuzhiyun }
386*4882a593Smuzhiyun
ali512x_cio_in(int pin)387*4882a593Smuzhiyun int ali512x_cio_in(int pin)
388*4882a593Smuzhiyun {
389*4882a593Smuzhiyun u8 reg;
390*4882a593Smuzhiyun u8 data;
391*4882a593Smuzhiyun u8 bit;
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun /* valid pins are 10-17, 20-25 and 30-37 */
394*4882a593Smuzhiyun reg = pin/10;
395*4882a593Smuzhiyun bit = 1 << (pin%10);
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun
398*4882a593Smuzhiyun outb(reg, ALI_CIO_INDEX); /* select I/O register */
399*4882a593Smuzhiyun data = inb(ALI_CIO_DATA);
400*4882a593Smuzhiyun
401*4882a593Smuzhiyun return data & bit;
402*4882a593Smuzhiyun }
403