1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2016, NVIDIA CORPORATION.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/io.h>
9*4882a593Smuzhiyun #include <dm.h>
10*4882a593Smuzhiyun #include <mailbox-uclass.h>
11*4882a593Smuzhiyun #include <dt-bindings/mailbox/tegra186-hsp.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define TEGRA_HSP_INT_DIMENSIONING 0x380
14*4882a593Smuzhiyun #define TEGRA_HSP_INT_DIMENSIONING_NSI_SHIFT 16
15*4882a593Smuzhiyun #define TEGRA_HSP_INT_DIMENSIONING_NSI_MASK 0xf
16*4882a593Smuzhiyun #define TEGRA_HSP_INT_DIMENSIONING_NDB_SHIFT 12
17*4882a593Smuzhiyun #define TEGRA_HSP_INT_DIMENSIONING_NDB_MASK 0xf
18*4882a593Smuzhiyun #define TEGRA_HSP_INT_DIMENSIONING_NAS_SHIFT 8
19*4882a593Smuzhiyun #define TEGRA_HSP_INT_DIMENSIONING_NAS_MASK 0xf
20*4882a593Smuzhiyun #define TEGRA_HSP_INT_DIMENSIONING_NSS_SHIFT 4
21*4882a593Smuzhiyun #define TEGRA_HSP_INT_DIMENSIONING_NSS_MASK 0xf
22*4882a593Smuzhiyun #define TEGRA_HSP_INT_DIMENSIONING_NSM_SHIFT 0
23*4882a593Smuzhiyun #define TEGRA_HSP_INT_DIMENSIONING_NSM_MASK 0xf
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun #define TEGRA_HSP_DB_REG_TRIGGER 0x0
26*4882a593Smuzhiyun #define TEGRA_HSP_DB_REG_ENABLE 0x4
27*4882a593Smuzhiyun #define TEGRA_HSP_DB_REG_RAW 0x8
28*4882a593Smuzhiyun #define TEGRA_HSP_DB_REG_PENDING 0xc
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun #define TEGRA_HSP_DB_ID_CCPLEX 1
31*4882a593Smuzhiyun #define TEGRA_HSP_DB_ID_BPMP 3
32*4882a593Smuzhiyun #define TEGRA_HSP_DB_ID_NUM 7
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun struct tegra_hsp {
35*4882a593Smuzhiyun fdt_addr_t regs;
36*4882a593Smuzhiyun uint32_t db_base;
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
40*4882a593Smuzhiyun
tegra_hsp_reg(struct tegra_hsp * thsp,uint32_t db_id,uint32_t reg)41*4882a593Smuzhiyun static uint32_t *tegra_hsp_reg(struct tegra_hsp *thsp, uint32_t db_id,
42*4882a593Smuzhiyun uint32_t reg)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun return (uint32_t *)(thsp->regs + thsp->db_base + (db_id * 0x100) + reg);
45*4882a593Smuzhiyun }
46*4882a593Smuzhiyun
tegra_hsp_readl(struct tegra_hsp * thsp,uint32_t db_id,uint32_t reg)47*4882a593Smuzhiyun static uint32_t tegra_hsp_readl(struct tegra_hsp *thsp, uint32_t db_id,
48*4882a593Smuzhiyun uint32_t reg)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun uint32_t *r = tegra_hsp_reg(thsp, db_id, reg);
51*4882a593Smuzhiyun return readl(r);
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun
tegra_hsp_writel(struct tegra_hsp * thsp,uint32_t val,uint32_t db_id,uint32_t reg)54*4882a593Smuzhiyun static void tegra_hsp_writel(struct tegra_hsp *thsp, uint32_t val,
55*4882a593Smuzhiyun uint32_t db_id, uint32_t reg)
56*4882a593Smuzhiyun {
57*4882a593Smuzhiyun uint32_t *r = tegra_hsp_reg(thsp, db_id, reg);
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun writel(val, r);
60*4882a593Smuzhiyun readl(r);
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
tegra_hsp_db_id(ulong chan_id)63*4882a593Smuzhiyun static int tegra_hsp_db_id(ulong chan_id)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun switch (chan_id) {
66*4882a593Smuzhiyun case (HSP_MBOX_TYPE_DB << 16) | HSP_DB_MASTER_BPMP:
67*4882a593Smuzhiyun return TEGRA_HSP_DB_ID_BPMP;
68*4882a593Smuzhiyun default:
69*4882a593Smuzhiyun debug("Invalid channel ID\n");
70*4882a593Smuzhiyun return -EINVAL;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
tegra_hsp_of_xlate(struct mbox_chan * chan,struct ofnode_phandle_args * args)74*4882a593Smuzhiyun static int tegra_hsp_of_xlate(struct mbox_chan *chan,
75*4882a593Smuzhiyun struct ofnode_phandle_args *args)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun debug("%s(chan=%p)\n", __func__, chan);
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun if (args->args_count != 2) {
80*4882a593Smuzhiyun debug("Invaild args_count: %d\n", args->args_count);
81*4882a593Smuzhiyun return -EINVAL;
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
84*4882a593Smuzhiyun chan->id = (args->args[0] << 16) | args->args[1];
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun return 0;
87*4882a593Smuzhiyun }
88*4882a593Smuzhiyun
tegra_hsp_request(struct mbox_chan * chan)89*4882a593Smuzhiyun static int tegra_hsp_request(struct mbox_chan *chan)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun int db_id;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun debug("%s(chan=%p)\n", __func__, chan);
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun db_id = tegra_hsp_db_id(chan->id);
96*4882a593Smuzhiyun if (db_id < 0) {
97*4882a593Smuzhiyun debug("tegra_hsp_db_id() failed: %d\n", db_id);
98*4882a593Smuzhiyun return -EINVAL;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun return 0;
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
tegra_hsp_free(struct mbox_chan * chan)104*4882a593Smuzhiyun static int tegra_hsp_free(struct mbox_chan *chan)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun debug("%s(chan=%p)\n", __func__, chan);
107*4882a593Smuzhiyun
108*4882a593Smuzhiyun return 0;
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
tegra_hsp_send(struct mbox_chan * chan,const void * data)111*4882a593Smuzhiyun static int tegra_hsp_send(struct mbox_chan *chan, const void *data)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun struct tegra_hsp *thsp = dev_get_priv(chan->dev);
114*4882a593Smuzhiyun int db_id;
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun debug("%s(chan=%p, data=%p)\n", __func__, chan, data);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun db_id = tegra_hsp_db_id(chan->id);
119*4882a593Smuzhiyun tegra_hsp_writel(thsp, 1, db_id, TEGRA_HSP_DB_REG_TRIGGER);
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun return 0;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun
tegra_hsp_recv(struct mbox_chan * chan,void * data)124*4882a593Smuzhiyun static int tegra_hsp_recv(struct mbox_chan *chan, void *data)
125*4882a593Smuzhiyun {
126*4882a593Smuzhiyun struct tegra_hsp *thsp = dev_get_priv(chan->dev);
127*4882a593Smuzhiyun uint32_t db_id = TEGRA_HSP_DB_ID_CCPLEX;
128*4882a593Smuzhiyun uint32_t val;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun debug("%s(chan=%p, data=%p)\n", __func__, chan, data);
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun val = tegra_hsp_readl(thsp, db_id, TEGRA_HSP_DB_REG_RAW);
133*4882a593Smuzhiyun if (!(val & BIT(chan->id)))
134*4882a593Smuzhiyun return -ENODATA;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun tegra_hsp_writel(thsp, BIT(chan->id), db_id, TEGRA_HSP_DB_REG_RAW);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun return 0;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
tegra_hsp_bind(struct udevice * dev)141*4882a593Smuzhiyun static int tegra_hsp_bind(struct udevice *dev)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun debug("%s(dev=%p)\n", __func__, dev);
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun return 0;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
tegra_hsp_probe(struct udevice * dev)148*4882a593Smuzhiyun static int tegra_hsp_probe(struct udevice *dev)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun struct tegra_hsp *thsp = dev_get_priv(dev);
151*4882a593Smuzhiyun u32 val;
152*4882a593Smuzhiyun int nr_sm, nr_ss, nr_as;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun debug("%s(dev=%p)\n", __func__, dev);
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun thsp->regs = devfdt_get_addr(dev);
157*4882a593Smuzhiyun if (thsp->regs == FDT_ADDR_T_NONE)
158*4882a593Smuzhiyun return -ENODEV;
159*4882a593Smuzhiyun
160*4882a593Smuzhiyun val = readl(thsp->regs + TEGRA_HSP_INT_DIMENSIONING);
161*4882a593Smuzhiyun nr_sm = (val >> TEGRA_HSP_INT_DIMENSIONING_NSM_SHIFT) &
162*4882a593Smuzhiyun TEGRA_HSP_INT_DIMENSIONING_NSM_MASK;
163*4882a593Smuzhiyun nr_ss = (val >> TEGRA_HSP_INT_DIMENSIONING_NSS_SHIFT) &
164*4882a593Smuzhiyun TEGRA_HSP_INT_DIMENSIONING_NSS_MASK;
165*4882a593Smuzhiyun nr_as = (val >> TEGRA_HSP_INT_DIMENSIONING_NAS_SHIFT) &
166*4882a593Smuzhiyun TEGRA_HSP_INT_DIMENSIONING_NAS_MASK;
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun thsp->db_base = (1 + (nr_sm >> 1) + nr_ss + nr_as) << 16;
169*4882a593Smuzhiyun
170*4882a593Smuzhiyun return 0;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun static const struct udevice_id tegra_hsp_ids[] = {
174*4882a593Smuzhiyun { .compatible = "nvidia,tegra186-hsp" },
175*4882a593Smuzhiyun { }
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun struct mbox_ops tegra_hsp_mbox_ops = {
179*4882a593Smuzhiyun .of_xlate = tegra_hsp_of_xlate,
180*4882a593Smuzhiyun .request = tegra_hsp_request,
181*4882a593Smuzhiyun .free = tegra_hsp_free,
182*4882a593Smuzhiyun .send = tegra_hsp_send,
183*4882a593Smuzhiyun .recv = tegra_hsp_recv,
184*4882a593Smuzhiyun };
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun U_BOOT_DRIVER(tegra_hsp) = {
187*4882a593Smuzhiyun .name = "tegra-hsp",
188*4882a593Smuzhiyun .id = UCLASS_MAILBOX,
189*4882a593Smuzhiyun .of_match = tegra_hsp_ids,
190*4882a593Smuzhiyun .bind = tegra_hsp_bind,
191*4882a593Smuzhiyun .probe = tegra_hsp_probe,
192*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct tegra_hsp),
193*4882a593Smuzhiyun .ops = &tegra_hsp_mbox_ops,
194*4882a593Smuzhiyun };
195