1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2017 Rockchip Electronics Co., Ltd
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <dm.h>
8*4882a593Smuzhiyun #include <malloc.h>
9*4882a593Smuzhiyun #include "irq-internal.h"
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun typedef enum GPIOIntType {
12*4882a593Smuzhiyun GPIOLevelLow = 0,
13*4882a593Smuzhiyun GPIOLevelHigh,
14*4882a593Smuzhiyun GPIOEdgelFalling,
15*4882a593Smuzhiyun GPIOEdgelRising
16*4882a593Smuzhiyun } eGPIOIntType_t;
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun typedef enum eGPIOPinLevel {
19*4882a593Smuzhiyun GPIO_LOW = 0,
20*4882a593Smuzhiyun GPIO_HIGH
21*4882a593Smuzhiyun } eGPIOPinLevel_t;
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun typedef enum eGPIOPinDirection {
24*4882a593Smuzhiyun GPIO_IN = 0,
25*4882a593Smuzhiyun GPIO_OUT
26*4882a593Smuzhiyun } eGPIOPinDirection_t;
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define GPIO_SWPORT_DR 0x00
29*4882a593Smuzhiyun #define GPIO_SWPORT_DDR 0x04
30*4882a593Smuzhiyun #define GPIO_INTEN 0x30
31*4882a593Smuzhiyun #define GPIO_INTMASK 0x34
32*4882a593Smuzhiyun #define GPIO_INTTYPE_LEVEL 0x38
33*4882a593Smuzhiyun #define GPIO_INT_POLARITY 0x3c
34*4882a593Smuzhiyun #define GPIO_INT_STATUS 0x40
35*4882a593Smuzhiyun #define GPIO_INT_RAWSTATUS 0x44
36*4882a593Smuzhiyun #define GPIO_DEBOUNCE 0x48
37*4882a593Smuzhiyun #define GPIO_PORTS_EOI 0x4c
38*4882a593Smuzhiyun #define GPIO_EXT_PORT 0x50
39*4882a593Smuzhiyun #define GPIO_LS_SYNC 0x60
40*4882a593Smuzhiyun
pin_to_bit(unsigned pin)41*4882a593Smuzhiyun static inline unsigned pin_to_bit(unsigned pin)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun return (1 << pin);
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
offset_to_bit(unsigned offset)46*4882a593Smuzhiyun static inline unsigned offset_to_bit(unsigned offset)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun return (1 << offset);
49*4882a593Smuzhiyun }
50*4882a593Smuzhiyun
gpio_bit_op(void __iomem * regbase,unsigned int offset,u32 bit,unsigned char flag)51*4882a593Smuzhiyun static void gpio_bit_op(void __iomem *regbase, unsigned int offset,
52*4882a593Smuzhiyun u32 bit, unsigned char flag)
53*4882a593Smuzhiyun {
54*4882a593Smuzhiyun u32 val = readl(regbase + offset);
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun if (flag)
57*4882a593Smuzhiyun val |= bit;
58*4882a593Smuzhiyun else
59*4882a593Smuzhiyun val &= ~bit;
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun writel(val, regbase + offset);
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun
gpio_bit_rd(void __iomem * regbase,unsigned int offset,u32 bit)64*4882a593Smuzhiyun static int gpio_bit_rd(void __iomem *regbase, unsigned int offset, u32 bit)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun return readl(regbase + offset) & bit ? 1 : 0;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
gpio_irq_unmask(void __iomem * regbase,unsigned int bit)69*4882a593Smuzhiyun static void gpio_irq_unmask(void __iomem *regbase, unsigned int bit)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun gpio_bit_op(regbase, GPIO_INTEN, bit, 1);
72*4882a593Smuzhiyun }
73*4882a593Smuzhiyun
gpio_irq_mask(void __iomem * regbase,unsigned int bit)74*4882a593Smuzhiyun static void gpio_irq_mask(void __iomem *regbase, unsigned int bit)
75*4882a593Smuzhiyun {
76*4882a593Smuzhiyun gpio_bit_op(regbase, GPIO_INTEN, bit, 0);
77*4882a593Smuzhiyun }
78*4882a593Smuzhiyun
gpio_irq_ack(void __iomem * regbase,unsigned int bit)79*4882a593Smuzhiyun static void gpio_irq_ack(void __iomem *regbase, unsigned int bit)
80*4882a593Smuzhiyun {
81*4882a593Smuzhiyun gpio_bit_op(regbase, GPIO_PORTS_EOI, bit, 1);
82*4882a593Smuzhiyun }
83*4882a593Smuzhiyun
generic_gpio_handle_irq(int irq,void * data __always_unused)84*4882a593Smuzhiyun static void generic_gpio_handle_irq(int irq, void *data __always_unused)
85*4882a593Smuzhiyun {
86*4882a593Smuzhiyun struct gpio_bank *bank = gpio_id_to_bank(irq - IRQ_GPIO0);
87*4882a593Smuzhiyun unsigned gpio_irq, pin, unmasked = 0;
88*4882a593Smuzhiyun u32 isr, ilr;
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun isr = readl(bank->regbase + GPIO_INT_STATUS);
91*4882a593Smuzhiyun ilr = readl(bank->regbase + GPIO_INTTYPE_LEVEL);
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun gpio_irq = bank->irq_base;
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun while (isr) {
96*4882a593Smuzhiyun pin = fls(isr) - 1;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* first mask and ack irq */
99*4882a593Smuzhiyun gpio_irq_mask(bank->regbase, offset_to_bit(pin));
100*4882a593Smuzhiyun gpio_irq_ack(bank->regbase, offset_to_bit(pin));
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun /*
103*4882a593Smuzhiyun * If gpio is edge triggered, clear condition before executing
104*4882a593Smuzhiyun * the handler, so that we don't miss next edges trigger.
105*4882a593Smuzhiyun */
106*4882a593Smuzhiyun if (ilr & (1 << pin)) {
107*4882a593Smuzhiyun unmasked = 1;
108*4882a593Smuzhiyun gpio_irq_unmask(bank->regbase, offset_to_bit(pin));
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun __generic_gpio_handle_irq(gpio_irq + pin);
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun isr &= ~(1 << pin);
114*4882a593Smuzhiyun
115*4882a593Smuzhiyun if (!unmasked)
116*4882a593Smuzhiyun gpio_irq_unmask(bank->regbase, offset_to_bit(pin));
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
gpio_set_intr_type(void __iomem * regbase,unsigned int bit,eGPIOIntType_t type)120*4882a593Smuzhiyun static void gpio_set_intr_type(void __iomem *regbase,
121*4882a593Smuzhiyun unsigned int bit,
122*4882a593Smuzhiyun eGPIOIntType_t type)
123*4882a593Smuzhiyun {
124*4882a593Smuzhiyun switch (type) {
125*4882a593Smuzhiyun case GPIOLevelLow:
126*4882a593Smuzhiyun gpio_bit_op(regbase, GPIO_INT_POLARITY, bit, 0);
127*4882a593Smuzhiyun gpio_bit_op(regbase, GPIO_INTTYPE_LEVEL, bit, 0);
128*4882a593Smuzhiyun break;
129*4882a593Smuzhiyun case GPIOLevelHigh:
130*4882a593Smuzhiyun gpio_bit_op(regbase, GPIO_INTTYPE_LEVEL, bit, 0);
131*4882a593Smuzhiyun gpio_bit_op(regbase, GPIO_INT_POLARITY, bit, 1);
132*4882a593Smuzhiyun break;
133*4882a593Smuzhiyun case GPIOEdgelFalling:
134*4882a593Smuzhiyun gpio_bit_op(regbase, GPIO_INTTYPE_LEVEL, bit, 1);
135*4882a593Smuzhiyun gpio_bit_op(regbase, GPIO_INT_POLARITY, bit, 0);
136*4882a593Smuzhiyun break;
137*4882a593Smuzhiyun case GPIOEdgelRising:
138*4882a593Smuzhiyun gpio_bit_op(regbase, GPIO_INTTYPE_LEVEL, bit, 1);
139*4882a593Smuzhiyun gpio_bit_op(regbase, GPIO_INT_POLARITY, bit, 1);
140*4882a593Smuzhiyun break;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
gpio_get_intr_type(void __iomem * regbase,unsigned int bit)144*4882a593Smuzhiyun static int gpio_get_intr_type(void __iomem *regbase,
145*4882a593Smuzhiyun unsigned int bit)
146*4882a593Smuzhiyun {
147*4882a593Smuzhiyun u32 polarity, level, magic = 0;
148*4882a593Smuzhiyun int type;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun polarity = gpio_bit_rd(regbase, GPIO_INT_POLARITY, bit);
151*4882a593Smuzhiyun level = gpio_bit_rd(regbase, GPIO_INTTYPE_LEVEL, bit);
152*4882a593Smuzhiyun magic = (polarity << 1) | (level << 0);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun switch (magic) {
155*4882a593Smuzhiyun case 0x00:
156*4882a593Smuzhiyun type = GPIOLevelLow;
157*4882a593Smuzhiyun break;
158*4882a593Smuzhiyun case 0x02:
159*4882a593Smuzhiyun type = GPIOLevelHigh;
160*4882a593Smuzhiyun break;
161*4882a593Smuzhiyun case 0x01:
162*4882a593Smuzhiyun type = GPIOEdgelFalling;
163*4882a593Smuzhiyun break;
164*4882a593Smuzhiyun case 0x03:
165*4882a593Smuzhiyun type = GPIOEdgelRising;
166*4882a593Smuzhiyun break;
167*4882a593Smuzhiyun default:
168*4882a593Smuzhiyun type = -EINVAL;
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun return type;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
gpio_irq_set_type(int gpio_irq,unsigned int type)174*4882a593Smuzhiyun static int gpio_irq_set_type(int gpio_irq, unsigned int type)
175*4882a593Smuzhiyun {
176*4882a593Smuzhiyun int gpio = irq_to_gpio(gpio_irq);
177*4882a593Smuzhiyun struct gpio_bank *bank = gpio_to_bank(gpio);
178*4882a593Smuzhiyun eGPIOIntType_t int_type = 0;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun if (!bank)
181*4882a593Smuzhiyun return -EINVAL;
182*4882a593Smuzhiyun
183*4882a593Smuzhiyun gpio &= GPIO_PIN_MASK;
184*4882a593Smuzhiyun if (gpio >= bank->ngpio)
185*4882a593Smuzhiyun return -EINVAL;
186*4882a593Smuzhiyun
187*4882a593Smuzhiyun switch (type) {
188*4882a593Smuzhiyun case IRQ_TYPE_EDGE_RISING:
189*4882a593Smuzhiyun int_type = GPIOEdgelRising;
190*4882a593Smuzhiyun break;
191*4882a593Smuzhiyun case IRQ_TYPE_EDGE_FALLING:
192*4882a593Smuzhiyun int_type = GPIOEdgelFalling;
193*4882a593Smuzhiyun break;
194*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_HIGH:
195*4882a593Smuzhiyun int_type = GPIOLevelHigh;
196*4882a593Smuzhiyun break;
197*4882a593Smuzhiyun case IRQ_TYPE_LEVEL_LOW:
198*4882a593Smuzhiyun int_type = GPIOLevelLow;
199*4882a593Smuzhiyun break;
200*4882a593Smuzhiyun default:
201*4882a593Smuzhiyun return -EINVAL;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /* Before set interrupt type, gpio must set input */
205*4882a593Smuzhiyun gpio_bit_op(bank->regbase, GPIO_SWPORT_DDR,
206*4882a593Smuzhiyun offset_to_bit(gpio), GPIO_IN);
207*4882a593Smuzhiyun gpio_set_intr_type(bank->regbase, offset_to_bit(gpio), int_type);
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun return 0;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun
gpio_irq_revert_type(int gpio_irq)212*4882a593Smuzhiyun static int gpio_irq_revert_type(int gpio_irq)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun int gpio = irq_to_gpio(gpio_irq);
215*4882a593Smuzhiyun struct gpio_bank *bank = gpio_to_bank(gpio);
216*4882a593Smuzhiyun eGPIOIntType_t int_type = 0;
217*4882a593Smuzhiyun int type;
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun if (!bank)
220*4882a593Smuzhiyun return -EINVAL;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun gpio &= GPIO_PIN_MASK;
223*4882a593Smuzhiyun if (gpio >= bank->ngpio)
224*4882a593Smuzhiyun return -EINVAL;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun type = gpio_get_intr_type(bank->regbase, offset_to_bit(gpio));
227*4882a593Smuzhiyun switch (type) {
228*4882a593Smuzhiyun case GPIOEdgelFalling:
229*4882a593Smuzhiyun int_type = GPIOEdgelRising;
230*4882a593Smuzhiyun break;
231*4882a593Smuzhiyun case GPIOEdgelRising:
232*4882a593Smuzhiyun int_type = GPIOEdgelFalling;
233*4882a593Smuzhiyun break;
234*4882a593Smuzhiyun case GPIOLevelHigh:
235*4882a593Smuzhiyun int_type = GPIOLevelLow;
236*4882a593Smuzhiyun break;
237*4882a593Smuzhiyun case GPIOLevelLow:
238*4882a593Smuzhiyun int_type = GPIOLevelHigh;
239*4882a593Smuzhiyun break;
240*4882a593Smuzhiyun default:
241*4882a593Smuzhiyun return -EINVAL;
242*4882a593Smuzhiyun }
243*4882a593Smuzhiyun
244*4882a593Smuzhiyun gpio_set_intr_type(bank->regbase, offset_to_bit(gpio), int_type);
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun return 0;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun
gpio_irq_get_gpio_level(int gpio_irq)249*4882a593Smuzhiyun static int gpio_irq_get_gpio_level(int gpio_irq)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun int gpio = irq_to_gpio(gpio_irq);
252*4882a593Smuzhiyun struct gpio_bank *bank = gpio_to_bank(gpio);
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun if (!bank)
255*4882a593Smuzhiyun return -EINVAL;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun gpio &= GPIO_PIN_MASK;
258*4882a593Smuzhiyun if (gpio >= bank->ngpio)
259*4882a593Smuzhiyun return -EINVAL;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun return gpio_bit_rd(bank->regbase, GPIO_EXT_PORT, offset_to_bit(gpio));
262*4882a593Smuzhiyun }
263*4882a593Smuzhiyun
gpio_irq_enable(int gpio_irq)264*4882a593Smuzhiyun static int gpio_irq_enable(int gpio_irq)
265*4882a593Smuzhiyun {
266*4882a593Smuzhiyun int gpio = irq_to_gpio(gpio_irq);
267*4882a593Smuzhiyun struct gpio_bank *bank = gpio_to_bank(gpio);
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun if (!bank)
270*4882a593Smuzhiyun return -EINVAL;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun gpio &= GPIO_PIN_MASK;
273*4882a593Smuzhiyun if (gpio >= bank->ngpio)
274*4882a593Smuzhiyun return -EINVAL;
275*4882a593Smuzhiyun
276*4882a593Smuzhiyun gpio_irq_unmask(bank->regbase, offset_to_bit(gpio));
277*4882a593Smuzhiyun
278*4882a593Smuzhiyun if (bank->use_count == 0)
279*4882a593Smuzhiyun irq_handler_enable(IRQ_GPIO0 + bank->id);
280*4882a593Smuzhiyun bank->use_count++;
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun return 0;
283*4882a593Smuzhiyun }
284*4882a593Smuzhiyun
gpio_irq_disable(int irq)285*4882a593Smuzhiyun static int gpio_irq_disable(int irq)
286*4882a593Smuzhiyun {
287*4882a593Smuzhiyun int gpio = irq_to_gpio(irq);
288*4882a593Smuzhiyun struct gpio_bank *bank = gpio_to_bank(gpio);
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun if (!bank)
291*4882a593Smuzhiyun return -EINVAL;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun if (bank->use_count <= 0)
294*4882a593Smuzhiyun return 0;
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun gpio &= GPIO_PIN_MASK;
297*4882a593Smuzhiyun if (gpio >= bank->ngpio)
298*4882a593Smuzhiyun return -EINVAL;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun gpio_irq_mask(bank->regbase, offset_to_bit(gpio));
301*4882a593Smuzhiyun
302*4882a593Smuzhiyun if (bank->use_count == 1)
303*4882a593Smuzhiyun irq_handler_disable(IRQ_GPIO0 + bank->id);
304*4882a593Smuzhiyun bank->use_count--;
305*4882a593Smuzhiyun
306*4882a593Smuzhiyun return 0;
307*4882a593Smuzhiyun }
308*4882a593Smuzhiyun
gpio_irq_init(void)309*4882a593Smuzhiyun static int gpio_irq_init(void)
310*4882a593Smuzhiyun {
311*4882a593Smuzhiyun struct gpio_bank *bank = NULL;
312*4882a593Smuzhiyun int i = 0;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun for (i = 0; i < GPIO_BANK_NUM; i++) {
315*4882a593Smuzhiyun struct udevice *dev;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun dev = malloc(sizeof(*dev));
318*4882a593Smuzhiyun if (!dev)
319*4882a593Smuzhiyun return -ENOMEM;
320*4882a593Smuzhiyun
321*4882a593Smuzhiyun bank = gpio_id_to_bank(i);
322*4882a593Smuzhiyun if (bank) {
323*4882a593Smuzhiyun dev->name = bank->name;
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun /* disable gpio pin interrupt */
326*4882a593Smuzhiyun writel(0, bank->regbase + GPIO_INTEN);
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun /* register gpio group irq handler */
329*4882a593Smuzhiyun irq_install_handler(IRQ_GPIO0 + bank->id,
330*4882a593Smuzhiyun (interrupt_handler_t *)generic_gpio_handle_irq, dev);
331*4882a593Smuzhiyun
332*4882a593Smuzhiyun /* default disable all gpio group interrupt */
333*4882a593Smuzhiyun irq_handler_disable(IRQ_GPIO0 + bank->id);
334*4882a593Smuzhiyun }
335*4882a593Smuzhiyun }
336*4882a593Smuzhiyun
337*4882a593Smuzhiyun return 0;
338*4882a593Smuzhiyun }
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun static struct irq_chip gpio_irq_chip = {
341*4882a593Smuzhiyun .name = "gpio-irq-chip",
342*4882a593Smuzhiyun .irq_init = gpio_irq_init,
343*4882a593Smuzhiyun .irq_enable = gpio_irq_enable,
344*4882a593Smuzhiyun .irq_disable = gpio_irq_disable,
345*4882a593Smuzhiyun .irq_set_type = gpio_irq_set_type,
346*4882a593Smuzhiyun .irq_revert_type = gpio_irq_revert_type,
347*4882a593Smuzhiyun .irq_get_gpio_level = gpio_irq_get_gpio_level,
348*4882a593Smuzhiyun };
349*4882a593Smuzhiyun
arch_gpio_get_irqchip(void)350*4882a593Smuzhiyun struct irq_chip *arch_gpio_get_irqchip(void)
351*4882a593Smuzhiyun {
352*4882a593Smuzhiyun return &gpio_irq_chip;
353*4882a593Smuzhiyun }
354