xref: /OK3568_Linux_fs/u-boot/drivers/irq/irq-generic.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2017 Rockchip Electronics Co., Ltd
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:     GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <asm/io.h>
8*4882a593Smuzhiyun #include <asm/u-boot-arm.h>
9*4882a593Smuzhiyun #include <dm.h>
10*4882a593Smuzhiyun #include <irq-generic.h>
11*4882a593Smuzhiyun #include "irq-internal.h"
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun struct irq_desc {
16*4882a593Smuzhiyun 	interrupt_handler_t *handle_irq;
17*4882a593Smuzhiyun 	void *data;
18*4882a593Smuzhiyun 	u32 flag;
19*4882a593Smuzhiyun 	u32 count;
20*4882a593Smuzhiyun };
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun struct irqchip_desc {
23*4882a593Smuzhiyun 	struct irq_chip *gic;
24*4882a593Smuzhiyun 	struct irq_chip *gpio;
25*4882a593Smuzhiyun 	struct irq_chip *virq;
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun 	int suspend_irq[PLATFORM_SUSPEND_MAX_IRQ];
28*4882a593Smuzhiyun 	int suspend_num;
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun static struct irq_desc irq_desc[PLATFORM_MAX_IRQ];
32*4882a593Smuzhiyun static struct irqchip_desc irqchip;
33*4882a593Smuzhiyun static bool intr_setup;
34*4882a593Smuzhiyun 
bad_irq(int irq)35*4882a593Smuzhiyun int bad_irq(int irq)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun 	if (!intr_setup) {
38*4882a593Smuzhiyun 		IRQ_W("Interrupt framework is not setup\n");
39*4882a593Smuzhiyun 		return -EINVAL;
40*4882a593Smuzhiyun 	}
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	if (irq < PLATFORM_MAX_IRQ) {
43*4882a593Smuzhiyun 		if (!irq_desc[irq].handle_irq)
44*4882a593Smuzhiyun 			return -EINVAL;
45*4882a593Smuzhiyun 	} else {
46*4882a593Smuzhiyun 		if (bad_virq(irq)) {
47*4882a593Smuzhiyun 			IRQ_E("Unknown virq: %d\n", irq);
48*4882a593Smuzhiyun 			return -EINVAL;
49*4882a593Smuzhiyun 		}
50*4882a593Smuzhiyun 	}
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	return 0;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /* general interrupt handler for gpio chip */
__generic_gpio_handle_irq(int irq)56*4882a593Smuzhiyun void __generic_gpio_handle_irq(int irq)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	if (bad_irq(irq))
59*4882a593Smuzhiyun 		return;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	if (irq < PLATFORM_GIC_MAX_IRQ) {
62*4882a593Smuzhiyun 		IRQ_W("IRQ %d: Invalid GPIO irq\n", irq);
63*4882a593Smuzhiyun 		return;
64*4882a593Smuzhiyun 	}
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	if (irq_desc[irq].handle_irq) {
67*4882a593Smuzhiyun 		irq_desc[irq].count++;
68*4882a593Smuzhiyun 		irq_desc[irq].handle_irq(irq, irq_desc[irq].data);
69*4882a593Smuzhiyun 	}
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun 
__do_generic_irq_handler(void)72*4882a593Smuzhiyun void __do_generic_irq_handler(void)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun 	u32 irq;
75*4882a593Smuzhiyun 
76*4882a593Smuzhiyun 	assert(irqchip.gic->irq_get);
77*4882a593Smuzhiyun 	assert(irqchip.gic->irq_eoi);
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	irq = irqchip.gic->irq_get();
80*4882a593Smuzhiyun 
81*4882a593Smuzhiyun 	if (irq < PLATFORM_GIC_MAX_IRQ) {
82*4882a593Smuzhiyun 		if (irq_desc[irq].handle_irq) {
83*4882a593Smuzhiyun 			irq_desc[irq].count++;
84*4882a593Smuzhiyun 			irq_desc[irq].handle_irq(irq, irq_desc[irq].data);
85*4882a593Smuzhiyun 		}
86*4882a593Smuzhiyun 	}
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	irqchip.gic->irq_eoi(irq);
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun 
irq_is_busy(int irq)91*4882a593Smuzhiyun int irq_is_busy(int irq)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	return (irq >= 0 && irq_desc[irq].handle_irq) ? -EBUSY : 0;
94*4882a593Smuzhiyun }
95*4882a593Smuzhiyun 
bad_irq_chip(struct irq_chip * chip)96*4882a593Smuzhiyun static int bad_irq_chip(struct irq_chip *chip)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun 	return (!chip->name || !chip->irq_init || !chip->irq_enable ||
99*4882a593Smuzhiyun 		!chip->irq_disable) ? -EINVAL : 0;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun 
__do_arch_irq_init(void)102*4882a593Smuzhiyun static int __do_arch_irq_init(void)
103*4882a593Smuzhiyun {
104*4882a593Smuzhiyun 	int ret = -EINVAL;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	/* After relocation done, bss data intr_setup */
107*4882a593Smuzhiyun 	if (!(gd->flags & GD_FLG_RELOC)) {
108*4882a593Smuzhiyun 		IRQ_W("Interrupt framework should initialize after reloc\n");
109*4882a593Smuzhiyun 		return -EINVAL;
110*4882a593Smuzhiyun 	}
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	/*
113*4882a593Smuzhiyun 	 * We set true before arch_gpio_irq_init() to avoid fail when
114*4882a593Smuzhiyun 	 * request irq for gpio banks.
115*4882a593Smuzhiyun 	 */
116*4882a593Smuzhiyun 	intr_setup = true;
117*4882a593Smuzhiyun 	memset(irq_desc, 0, sizeof(irq_desc));
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	irqchip.gic = arch_gic_get_irqchip();
120*4882a593Smuzhiyun 	if (bad_irq_chip(irqchip.gic)) {
121*4882a593Smuzhiyun 		IRQ_E("Bad gic irqchip\n");
122*4882a593Smuzhiyun 		goto out;
123*4882a593Smuzhiyun 	}
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	irqchip.gpio = arch_gpio_get_irqchip();
126*4882a593Smuzhiyun 	if (bad_irq_chip(irqchip.gpio)) {
127*4882a593Smuzhiyun 		IRQ_E("Bad gpio irqchip\n");
128*4882a593Smuzhiyun 		goto out;
129*4882a593Smuzhiyun 	}
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	irqchip.virq = arch_virq_get_irqchip();
132*4882a593Smuzhiyun 	if (bad_irq_chip(irqchip.virq)) {
133*4882a593Smuzhiyun 		IRQ_E("Bad virq irqchip\n");
134*4882a593Smuzhiyun 		goto out;
135*4882a593Smuzhiyun 	}
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun 	ret = irqchip.gic->irq_init();
138*4882a593Smuzhiyun 	if (ret) {
139*4882a593Smuzhiyun 		IRQ_E("GIC Interrupt setup failed, ret=%d\n", ret);
140*4882a593Smuzhiyun 		goto out;
141*4882a593Smuzhiyun 	}
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	ret = irqchip.gpio->irq_init();
144*4882a593Smuzhiyun 	if (ret) {
145*4882a593Smuzhiyun 		IRQ_E("GPIO Interrupt setup failed, ret=%d\n", ret);
146*4882a593Smuzhiyun 		goto out;
147*4882a593Smuzhiyun 	}
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	ret = irqchip.virq->irq_init();
150*4882a593Smuzhiyun 	if (ret) {
151*4882a593Smuzhiyun 		IRQ_E("VIRQ Interrupt setup failed, ret=%d\n", ret);
152*4882a593Smuzhiyun 		goto out;
153*4882a593Smuzhiyun 	}
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	return 0;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun out:
158*4882a593Smuzhiyun 	intr_setup = false;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	return ret;
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun 
irq_handler_enable(int irq)163*4882a593Smuzhiyun int irq_handler_enable(int irq)
164*4882a593Smuzhiyun {
165*4882a593Smuzhiyun 	int ret;
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	if (bad_irq(irq))
168*4882a593Smuzhiyun 		return -EINVAL;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	if (irq < PLATFORM_GIC_MAX_IRQ)
171*4882a593Smuzhiyun 		ret = irqchip.gic->irq_enable(irq);
172*4882a593Smuzhiyun 	else if (irq < PLATFORM_GPIO_MAX_IRQ)
173*4882a593Smuzhiyun 		ret = irqchip.gpio->irq_enable(irq);
174*4882a593Smuzhiyun 	else
175*4882a593Smuzhiyun 		ret = irqchip.virq->irq_enable(irq);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	if (!ret && irq < PLATFORM_MAX_IRQ)
178*4882a593Smuzhiyun 		irq_desc[irq].flag |= IRQ_FLG_ENABLE;
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	return ret;
181*4882a593Smuzhiyun }
182*4882a593Smuzhiyun 
irq_handler_disable(int irq)183*4882a593Smuzhiyun int irq_handler_disable(int irq)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun 	int ret;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	if (bad_irq(irq))
188*4882a593Smuzhiyun 		return -EINVAL;
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 	if (irq < PLATFORM_GIC_MAX_IRQ)
191*4882a593Smuzhiyun 		ret = irqchip.gic->irq_disable(irq);
192*4882a593Smuzhiyun 	else if (irq < PLATFORM_GPIO_MAX_IRQ)
193*4882a593Smuzhiyun 		ret = irqchip.gpio->irq_disable(irq);
194*4882a593Smuzhiyun 	else
195*4882a593Smuzhiyun 		ret = irqchip.virq->irq_disable(irq);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	if (!ret && irq < PLATFORM_MAX_IRQ)
198*4882a593Smuzhiyun 		irq_desc[irq].flag &= ~IRQ_FLG_ENABLE;
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	return ret;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun 
irq_set_irq_type(int irq,unsigned int type)203*4882a593Smuzhiyun int irq_set_irq_type(int irq, unsigned int type)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun 	if (bad_irq(irq))
206*4882a593Smuzhiyun 		return -EINVAL;
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 	if (irq < PLATFORM_GIC_MAX_IRQ)
209*4882a593Smuzhiyun 		return irqchip.gic->irq_set_type(irq, type);
210*4882a593Smuzhiyun 	else if (irq < PLATFORM_GPIO_MAX_IRQ)
211*4882a593Smuzhiyun 		return irqchip.gpio->irq_set_type(irq, type);
212*4882a593Smuzhiyun 	else
213*4882a593Smuzhiyun 		return -ENOSYS;
214*4882a593Smuzhiyun }
215*4882a593Smuzhiyun 
irq_revert_irq_type(int irq)216*4882a593Smuzhiyun int irq_revert_irq_type(int irq)
217*4882a593Smuzhiyun {
218*4882a593Smuzhiyun 	if (bad_irq(irq))
219*4882a593Smuzhiyun 		return -EINVAL;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun 	if (irq < PLATFORM_GIC_MAX_IRQ)
222*4882a593Smuzhiyun 		return 0;
223*4882a593Smuzhiyun 	else if (irq < PLATFORM_GPIO_MAX_IRQ)
224*4882a593Smuzhiyun 		return irqchip.gpio->irq_revert_type(irq);
225*4882a593Smuzhiyun 	else
226*4882a593Smuzhiyun 		return -ENOSYS;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
irq_get_gpio_level(int irq)229*4882a593Smuzhiyun int irq_get_gpio_level(int irq)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun 	if (bad_irq(irq))
232*4882a593Smuzhiyun 		return -EINVAL;
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 	if (irq < PLATFORM_GIC_MAX_IRQ)
235*4882a593Smuzhiyun 		return 0;
236*4882a593Smuzhiyun 	else if (irq < PLATFORM_GPIO_MAX_IRQ)
237*4882a593Smuzhiyun 		return irqchip.gpio->irq_get_gpio_level(irq);
238*4882a593Smuzhiyun 	else
239*4882a593Smuzhiyun 		return -ENOSYS;
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun 
irq_install_handler(int irq,interrupt_handler_t * handler,void * data)242*4882a593Smuzhiyun void irq_install_handler(int irq, interrupt_handler_t *handler, void *data)
243*4882a593Smuzhiyun {
244*4882a593Smuzhiyun 	if (!intr_setup) {
245*4882a593Smuzhiyun 		IRQ_W("Interrupt framework is not intr_setup\n");
246*4882a593Smuzhiyun 		return;
247*4882a593Smuzhiyun 	}
248*4882a593Smuzhiyun 
249*4882a593Smuzhiyun 	if (irq < PLATFORM_MAX_IRQ) {
250*4882a593Smuzhiyun 		if (!handler || irq_desc[irq].handle_irq)
251*4882a593Smuzhiyun 			return;
252*4882a593Smuzhiyun 		irq_desc[irq].handle_irq = handler;
253*4882a593Smuzhiyun 		irq_desc[irq].data = data;
254*4882a593Smuzhiyun 	} else {
255*4882a593Smuzhiyun 		virq_install_handler(irq, handler, data);
256*4882a593Smuzhiyun 	}
257*4882a593Smuzhiyun }
258*4882a593Smuzhiyun 
irq_free_handler(int irq)259*4882a593Smuzhiyun void irq_free_handler(int irq)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun 	if (irq_handler_disable(irq))
262*4882a593Smuzhiyun 		return;
263*4882a593Smuzhiyun 
264*4882a593Smuzhiyun 	if (irq < PLATFORM_MAX_IRQ) {
265*4882a593Smuzhiyun 		irq_desc[irq].handle_irq = NULL;
266*4882a593Smuzhiyun 		irq_desc[irq].data = NULL;
267*4882a593Smuzhiyun 	} else {
268*4882a593Smuzhiyun 		virq_free_handler(irq);
269*4882a593Smuzhiyun 	}
270*4882a593Smuzhiyun }
271*4882a593Smuzhiyun 
irq_handler_enable_suspend_only(int irq)272*4882a593Smuzhiyun int irq_handler_enable_suspend_only(int irq)
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun 	if (bad_irq(irq))
275*4882a593Smuzhiyun 		return -EINVAL;
276*4882a593Smuzhiyun 
277*4882a593Smuzhiyun 	if (irqchip.suspend_num >= PLATFORM_SUSPEND_MAX_IRQ) {
278*4882a593Smuzhiyun 		printf("Over max count(%d) of suspend irq\n",
279*4882a593Smuzhiyun 		       PLATFORM_SUSPEND_MAX_IRQ);
280*4882a593Smuzhiyun 		return -EPERM;
281*4882a593Smuzhiyun 	}
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	irqchip.suspend_irq[irqchip.suspend_num++] = irq;
284*4882a593Smuzhiyun 	return 0;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun 
irqs_suspend(void)287*4882a593Smuzhiyun int irqs_suspend(void)
288*4882a593Smuzhiyun {
289*4882a593Smuzhiyun 	int i;
290*4882a593Smuzhiyun 
291*4882a593Smuzhiyun 	for (i = 0; i < irqchip.suspend_num; i++)
292*4882a593Smuzhiyun 		irq_handler_enable(irqchip.suspend_irq[i]);
293*4882a593Smuzhiyun 
294*4882a593Smuzhiyun 	return irqchip.gic->irq_suspend();
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun 
irqs_resume(void)297*4882a593Smuzhiyun int irqs_resume(void)
298*4882a593Smuzhiyun {
299*4882a593Smuzhiyun 	int i;
300*4882a593Smuzhiyun 
301*4882a593Smuzhiyun 	for (i = 0; i < irqchip.suspend_num; i++)
302*4882a593Smuzhiyun 		irq_handler_disable(irqchip.suspend_irq[i]);
303*4882a593Smuzhiyun 
304*4882a593Smuzhiyun 	return irqchip.gic->irq_resume();
305*4882a593Smuzhiyun }
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun #ifdef CONFIG_ARM64
do_irq(struct pt_regs * pt_regs,unsigned int esr)308*4882a593Smuzhiyun void do_irq(struct pt_regs *pt_regs, unsigned int esr)
309*4882a593Smuzhiyun {
310*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_DEBUGGER
311*4882a593Smuzhiyun 	printf("\n>>> Rockchip Debugger:\n");
312*4882a593Smuzhiyun 	show_regs(pt_regs);
313*4882a593Smuzhiyun #endif
314*4882a593Smuzhiyun 
315*4882a593Smuzhiyun 	__do_generic_irq_handler();
316*4882a593Smuzhiyun }
317*4882a593Smuzhiyun #else
do_irq(struct pt_regs * pt_regs)318*4882a593Smuzhiyun void do_irq(struct pt_regs *pt_regs)
319*4882a593Smuzhiyun {
320*4882a593Smuzhiyun #ifdef CONFIG_ROCKCHIP_DEBUGGER
321*4882a593Smuzhiyun 	printf("\n>>> Rockchp Debugger:\n");
322*4882a593Smuzhiyun 	show_regs(pt_regs);
323*4882a593Smuzhiyun #endif
324*4882a593Smuzhiyun 
325*4882a593Smuzhiyun 	__do_generic_irq_handler();
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun #endif
328*4882a593Smuzhiyun 
arch_interrupt_init(void)329*4882a593Smuzhiyun int arch_interrupt_init(void)
330*4882a593Smuzhiyun {
331*4882a593Smuzhiyun #ifndef CONFIG_ARM64
332*4882a593Smuzhiyun 	unsigned long cpsr __maybe_unused;
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun 	/* stack has been reserved in: arch_reserve_stacks() */
335*4882a593Smuzhiyun 	IRQ_STACK_START = gd->irq_sp;
336*4882a593Smuzhiyun 	IRQ_STACK_START_IN = gd->irq_sp;
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	__asm__ __volatile__("mrs %0, cpsr\n"
339*4882a593Smuzhiyun 			     : "=r" (cpsr)
340*4882a593Smuzhiyun 			     :
341*4882a593Smuzhiyun 			     : "memory");
342*4882a593Smuzhiyun 
343*4882a593Smuzhiyun 	__asm__ __volatile__("msr cpsr_c, %0\n"
344*4882a593Smuzhiyun 			     "mov sp, %1\n"
345*4882a593Smuzhiyun 			     :
346*4882a593Smuzhiyun 			     : "r" (IRQ_MODE | I_BIT |
347*4882a593Smuzhiyun 				    F_BIT | (cpsr & ~FIQ_MODE)),
348*4882a593Smuzhiyun 			       "r" (IRQ_STACK_START)
349*4882a593Smuzhiyun 			     : "memory");
350*4882a593Smuzhiyun 
351*4882a593Smuzhiyun 	__asm__ __volatile__("msr cpsr_c, %0"
352*4882a593Smuzhiyun 			     :
353*4882a593Smuzhiyun 			     : "r" (cpsr)
354*4882a593Smuzhiyun 			     : "memory");
355*4882a593Smuzhiyun #endif
356*4882a593Smuzhiyun 	return __do_arch_irq_init();
357*4882a593Smuzhiyun }
358*4882a593Smuzhiyun 
interrupt_init(void)359*4882a593Smuzhiyun int interrupt_init(void)
360*4882a593Smuzhiyun {
361*4882a593Smuzhiyun 	return arch_interrupt_init();
362*4882a593Smuzhiyun }
363*4882a593Smuzhiyun 
enable_interrupts(void)364*4882a593Smuzhiyun void enable_interrupts(void)
365*4882a593Smuzhiyun {
366*4882a593Smuzhiyun 	local_irq_enable();
367*4882a593Smuzhiyun }
368*4882a593Smuzhiyun 
disable_interrupts(void)369*4882a593Smuzhiyun int disable_interrupts(void)
370*4882a593Smuzhiyun {
371*4882a593Smuzhiyun 	int flags;
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	local_irq_save(flags);
374*4882a593Smuzhiyun 	return flags;
375*4882a593Smuzhiyun }
376*4882a593Smuzhiyun 
do_dump_irqs(cmd_tbl_t * cmdtp,int flag,int argc,char * const argv[])377*4882a593Smuzhiyun static int do_dump_irqs(cmd_tbl_t *cmdtp, int flag,
378*4882a593Smuzhiyun 			int argc, char * const argv[])
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun {
381*4882a593Smuzhiyun 	struct udevice *dev;
382*4882a593Smuzhiyun 	char *drv_name;
383*4882a593Smuzhiyun 	int pirq;
384*4882a593Smuzhiyun 
385*4882a593Smuzhiyun 	printf(" IRQ    En    Handler       Driver         Name              Trig\n");
386*4882a593Smuzhiyun 	printf("----------------------------------------------------------------------\n");
387*4882a593Smuzhiyun 
388*4882a593Smuzhiyun 	for (pirq = 0; pirq < PLATFORM_MAX_IRQ; pirq++) {
389*4882a593Smuzhiyun 		if (!irq_desc[pirq].handle_irq)
390*4882a593Smuzhiyun 			continue;
391*4882a593Smuzhiyun 
392*4882a593Smuzhiyun 		dev = (struct udevice *)irq_desc[pirq].data;
393*4882a593Smuzhiyun 		if (strstr(dev->name, "gpio"))
394*4882a593Smuzhiyun 			drv_name = "IRQ";
395*4882a593Smuzhiyun 		else
396*4882a593Smuzhiyun 			drv_name = dev->driver->name;
397*4882a593Smuzhiyun 
398*4882a593Smuzhiyun 		printf(" %3d	%d     0x%08lx    %-12s    %-12s       %d\n",
399*4882a593Smuzhiyun 		       pirq, irq_desc[pirq].flag & IRQ_FLG_ENABLE ? 1 : 0,
400*4882a593Smuzhiyun 		       (ulong)irq_desc[pirq].handle_irq,
401*4882a593Smuzhiyun 		       drv_name, dev->name, irq_desc[pirq].count);
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 		virqs_show(pirq);
404*4882a593Smuzhiyun 	}
405*4882a593Smuzhiyun 
406*4882a593Smuzhiyun 	return 0;
407*4882a593Smuzhiyun }
408*4882a593Smuzhiyun 
409*4882a593Smuzhiyun U_BOOT_CMD(
410*4882a593Smuzhiyun 	dump_irqs, 1, 1, do_dump_irqs, "Dump IRQs", ""
411*4882a593Smuzhiyun );
412