xref: /OK3568_Linux_fs/u-boot/drivers/input/rockchip_ir.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2017 Rockchip Electronics Co., Ltd
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <clk.h>
9*4882a593Smuzhiyun #include <dm.h>
10*4882a593Smuzhiyun #include <dm/pinctrl.h>
11*4882a593Smuzhiyun #include <errno.h>
12*4882a593Smuzhiyun #include <rc.h>
13*4882a593Smuzhiyun #include <rockchip_ir.h>
14*4882a593Smuzhiyun #include <irq-generic.h>
15*4882a593Smuzhiyun #include <irq-platform.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #include <linux/bitrev.h>
18*4882a593Smuzhiyun #include <linux/input.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun #include <asm/arch/periph.h>
21*4882a593Smuzhiyun #include <asm/io.h>
22*4882a593Smuzhiyun #include <dm/ofnode.h>
23*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun static struct nec_dec nec;
26*4882a593Smuzhiyun static struct rc_map *rc_map;
27*4882a593Smuzhiyun 
rockchip_ir_get_keycode(struct udevice * dev)28*4882a593Smuzhiyun static int rockchip_ir_get_keycode(struct udevice *dev)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun 	struct rockchip_ir_priv *priv = dev_get_priv(dev);
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun 	return priv->keycode;
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun 
rockchip_ir_get_repeat(struct udevice * dev)35*4882a593Smuzhiyun static int rockchip_ir_get_repeat(struct udevice *dev)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun 	struct rockchip_ir_priv *priv = dev_get_priv(dev);
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	return priv->repeat;
40*4882a593Smuzhiyun }
41*4882a593Smuzhiyun 
ir_lookup_by_scancode(struct rockchip_ir_priv * priv,u32 usercode,u32 scancode)42*4882a593Smuzhiyun static int ir_lookup_by_scancode(struct rockchip_ir_priv *priv,
43*4882a593Smuzhiyun 				 u32 usercode,
44*4882a593Smuzhiyun 				 u32 scancode)
45*4882a593Smuzhiyun {
46*4882a593Smuzhiyun 	int i, j;
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun 	for (i = 0; i < priv->num; i++) {
49*4882a593Smuzhiyun 		if (rc_map[i].usercode == usercode)
50*4882a593Smuzhiyun 			break;
51*4882a593Smuzhiyun 	}
52*4882a593Smuzhiyun 	for (j = 0; i < priv->num && j < rc_map[i].nbuttons; j++) {
53*4882a593Smuzhiyun 		if (rc_map[i].scan[j].scancode == scancode) {
54*4882a593Smuzhiyun 			if (priv->keycode == rc_map[i].scan[j].keycode)
55*4882a593Smuzhiyun 				priv->repeat++;
56*4882a593Smuzhiyun 			else
57*4882a593Smuzhiyun 				priv->repeat = 0;
58*4882a593Smuzhiyun 			priv->keycode = rc_map[i].scan[j].keycode;
59*4882a593Smuzhiyun 			return 0;
60*4882a593Smuzhiyun 		}
61*4882a593Smuzhiyun 	}
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun 	priv->keycode = KEY_RESERVED;
64*4882a593Smuzhiyun 	priv->repeat = 0;
65*4882a593Smuzhiyun 
66*4882a593Smuzhiyun 	return -1;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
ir_parse_keys(struct udevice * dev)69*4882a593Smuzhiyun static int ir_parse_keys(struct udevice *dev)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun 	int i, j;
72*4882a593Smuzhiyun 	int len;
73*4882a593Smuzhiyun 	int ret;
74*4882a593Smuzhiyun 	u32 val;
75*4882a593Smuzhiyun 	ofnode node;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	i = 0;
78*4882a593Smuzhiyun 	dev_for_each_subnode(node, dev) {
79*4882a593Smuzhiyun 		ret = ofnode_read_u32(node, "rockchip,usercode", &val);
80*4882a593Smuzhiyun 		if (ret) {
81*4882a593Smuzhiyun 			debug("unable to get usercode\n");
82*4882a593Smuzhiyun 			return -1;
83*4882a593Smuzhiyun 		}
84*4882a593Smuzhiyun 		rc_map[i].usercode = val;
85*4882a593Smuzhiyun 		if (rc_map[i].usercode == 0) {
86*4882a593Smuzhiyun 			debug("missing usercode property in the dts\n");
87*4882a593Smuzhiyun 			return -1;
88*4882a593Smuzhiyun 		}
89*4882a593Smuzhiyun 		debug("add new usercode:0x%x\n", rc_map[i].usercode);
90*4882a593Smuzhiyun 		len = ofnode_read_size(node, "rockchip,key_table");
91*4882a593Smuzhiyun 		len /= sizeof(u32);
92*4882a593Smuzhiyun 		debug("len:%d\n", len);
93*4882a593Smuzhiyun 		rc_map[i].nbuttons = len / 2;
94*4882a593Smuzhiyun 
95*4882a593Smuzhiyun 		ret = ofnode_read_u32_array(node, "rockchip,key_table",
96*4882a593Smuzhiyun 					    (u32 *)rc_map[i].scan, len);
97*4882a593Smuzhiyun 		if (ret) {
98*4882a593Smuzhiyun 			debug("missing key_table property in the dts\n");
99*4882a593Smuzhiyun 			return -1;
100*4882a593Smuzhiyun 		}
101*4882a593Smuzhiyun 		for (j = 0; j < (len / 2); j++) {
102*4882a593Smuzhiyun 			debug("[%d],usercode=0x%x scancode=0x%x keycode=0x%x\n",
103*4882a593Smuzhiyun 			      i,
104*4882a593Smuzhiyun 			      rc_map[i].usercode,
105*4882a593Smuzhiyun 			      rc_map[i].scan[j].scancode,
106*4882a593Smuzhiyun 			      rc_map[i].scan[j].keycode);
107*4882a593Smuzhiyun 		}
108*4882a593Smuzhiyun 		i++;
109*4882a593Smuzhiyun 	}
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	return 0;
112*4882a593Smuzhiyun }
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /**
115*4882a593Smuzhiyun  * ir_nec_decode() - Decode one NEC pulse or space
116*4882a593Smuzhiyun  * @duration:   the struct ir_raw_event descriptor of the pulse/space
117*4882a593Smuzhiyun  */
ir_nec_decode(struct rockchip_ir_priv * priv,struct ir_raw_event * ev)118*4882a593Smuzhiyun static int ir_nec_decode(struct rockchip_ir_priv *priv, struct ir_raw_event *ev)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun 	int ret;
121*4882a593Smuzhiyun 	u32 usercode;
122*4882a593Smuzhiyun 	u32 scancode;
123*4882a593Smuzhiyun 	u8 __maybe_unused address, not_address, command, not_command;
124*4882a593Smuzhiyun 	struct nec_dec *data = &nec;
125*4882a593Smuzhiyun 
126*4882a593Smuzhiyun 	switch (data->state) {
127*4882a593Smuzhiyun 	case STATE_INACTIVE:
128*4882a593Smuzhiyun 		if (!ev->pulse)
129*4882a593Smuzhiyun 			break;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 		if (!eq_margin(ev->duration, NEC_HEADER_PULSE, NEC_UNIT * 2))
132*4882a593Smuzhiyun 			break;
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 		data->count = 0;
135*4882a593Smuzhiyun 		data->state = STATE_HEADER_SPACE;
136*4882a593Smuzhiyun 		return 0;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	case STATE_HEADER_SPACE:
139*4882a593Smuzhiyun 		if (ev->pulse)
140*4882a593Smuzhiyun 			break;
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 		if (eq_margin(ev->duration, NEC_HEADER_SPACE, NEC_UNIT)) {
143*4882a593Smuzhiyun 			data->state = STATE_BIT_PULSE;
144*4882a593Smuzhiyun 			return 0;
145*4882a593Smuzhiyun 		}
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 		break;
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	case STATE_BIT_PULSE:
150*4882a593Smuzhiyun 		if (!ev->pulse)
151*4882a593Smuzhiyun 			break;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 		if (!eq_margin(ev->duration, NEC_BIT_PULSE, NEC_UNIT / 2))
154*4882a593Smuzhiyun 			break;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 		data->state = STATE_BIT_SPACE;
157*4882a593Smuzhiyun 		return 0;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 	case STATE_BIT_SPACE:
160*4882a593Smuzhiyun 		if (ev->pulse)
161*4882a593Smuzhiyun 			break;
162*4882a593Smuzhiyun 
163*4882a593Smuzhiyun 		data->bits <<= 1;
164*4882a593Smuzhiyun 		if (eq_margin(ev->duration, NEC_BIT_1_SPACE, NEC_UNIT / 2)) {
165*4882a593Smuzhiyun 			data->bits |= 1;
166*4882a593Smuzhiyun 		} else if (!eq_margin(ev->duration, NEC_BIT_0_SPACE,
167*4882a593Smuzhiyun 				    NEC_UNIT / 2)) {
168*4882a593Smuzhiyun 			break;
169*4882a593Smuzhiyun 		}
170*4882a593Smuzhiyun 		data->count++;
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 		if (data->count == NEC_NBITS) {
173*4882a593Smuzhiyun 			address     = ((data->bits >> 24) & 0xff);
174*4882a593Smuzhiyun 			not_address = ((data->bits >> 16) & 0xff);
175*4882a593Smuzhiyun 			command	    = ((data->bits >>  8) & 0xff);
176*4882a593Smuzhiyun 			not_command = ((data->bits >>  0) & 0xff);
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 			if ((command ^ not_command) != 0xff) {
179*4882a593Smuzhiyun 				debug("NEC checksum error: received 0x%08x\n",
180*4882a593Smuzhiyun 				      data->bits);
181*4882a593Smuzhiyun 			}
182*4882a593Smuzhiyun 			usercode = address << 8 | not_address;
183*4882a593Smuzhiyun 			scancode = command << 8 | not_command;
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 			/* change to dts format */
186*4882a593Smuzhiyun 			usercode = bitrev16(usercode);
187*4882a593Smuzhiyun 			scancode = (bitrev16(scancode) >> 8) & 0xFF;
188*4882a593Smuzhiyun 			debug("usercode 0x%04x scancode 0x%04x\n",
189*4882a593Smuzhiyun 			      usercode, scancode);
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 			data->state = STATE_INACTIVE;
192*4882a593Smuzhiyun 			ret = ir_lookup_by_scancode(priv, usercode, scancode);
193*4882a593Smuzhiyun 			if (!ret)
194*4882a593Smuzhiyun 				debug("keycode 0x%02x repeat 0x%x\n",
195*4882a593Smuzhiyun 				      priv->keycode, priv->repeat);
196*4882a593Smuzhiyun 			else
197*4882a593Smuzhiyun 				debug("ir lookup by scancode failed\n");
198*4882a593Smuzhiyun 		} else {
199*4882a593Smuzhiyun 			data->state = STATE_BIT_PULSE;
200*4882a593Smuzhiyun 		}
201*4882a593Smuzhiyun 
202*4882a593Smuzhiyun 		return 0;
203*4882a593Smuzhiyun 	}
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun 	debug("NEC decode failed at count %d state %d (%uus %s)\n",
206*4882a593Smuzhiyun 	      data->count, data->state, TO_US(ev->duration), TO_STR(ev->pulse));
207*4882a593Smuzhiyun 	data->state = STATE_INACTIVE;
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun 	return -1;
210*4882a593Smuzhiyun }
211*4882a593Smuzhiyun 
rockchip_ir_irq(int irq,void * data)212*4882a593Smuzhiyun static void rockchip_ir_irq(int irq, void *data)
213*4882a593Smuzhiyun {
214*4882a593Smuzhiyun 	u32 val;
215*4882a593Smuzhiyun 	u32 cycle_hpr, cycle_lpr, cycle;
216*4882a593Smuzhiyun 	struct ir_raw_event ev;
217*4882a593Smuzhiyun 	struct rockchip_ir_priv *priv = (struct rockchip_ir_priv *)data;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	val = readl(priv->base + PWM_STA_REG(priv->id));
220*4882a593Smuzhiyun 	cycle_hpr = readl(priv->base + PWM_HPR_REG);
221*4882a593Smuzhiyun 	cycle_lpr = readl(priv->base + PWM_LPR_REG);
222*4882a593Smuzhiyun 	if (val & PWM_CH_POL(priv->id)) {
223*4882a593Smuzhiyun 		cycle = cycle_hpr;
224*4882a593Smuzhiyun 		ev.pulse = 0;
225*4882a593Smuzhiyun 	} else {
226*4882a593Smuzhiyun 		cycle = cycle_lpr;
227*4882a593Smuzhiyun 		ev.pulse = 1;
228*4882a593Smuzhiyun 	}
229*4882a593Smuzhiyun 	writel(PWM_CH_INT(priv->id),
230*4882a593Smuzhiyun 	       priv->base + PWM_STA_REG(priv->id));
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	ev.duration = cycle * priv->period;
233*4882a593Smuzhiyun 	ir_nec_decode(priv, &ev);
234*4882a593Smuzhiyun }
235*4882a593Smuzhiyun 
rockchip_ir_hw_init(struct udevice * dev)236*4882a593Smuzhiyun static void rockchip_ir_hw_init(struct udevice *dev)
237*4882a593Smuzhiyun {
238*4882a593Smuzhiyun 	unsigned long tmp;
239*4882a593Smuzhiyun 	struct rockchip_ir_priv *priv = dev_get_priv(dev);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	/* Enable capture mode, non-scaled clock, prescale 1 */
242*4882a593Smuzhiyun 	writel(REG_CTL_MD, priv->base + PWM_CTL_REG);
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 	/* Clear Interrupt Status */
245*4882a593Smuzhiyun 	writel(PWM_CH_INT(priv->id),
246*4882a593Smuzhiyun 	       priv->base + PWM_STA_REG(priv->id));
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	/* Enable IRQ */
249*4882a593Smuzhiyun 	writel(PWM_CH_INT(priv->id),
250*4882a593Smuzhiyun 	       priv->base + PWM_INT_REG(priv->id));
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 	/* Enable IR Module */
253*4882a593Smuzhiyun 	tmp = readl(priv->base + PWM_CTL_REG);
254*4882a593Smuzhiyun 	writel(tmp | REG_CTL_EN, priv->base + PWM_CTL_REG);
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun 
rockchip_ir_ofdata_to_platdata(struct udevice * dev)257*4882a593Smuzhiyun static int rockchip_ir_ofdata_to_platdata(struct udevice *dev)
258*4882a593Smuzhiyun {
259*4882a593Smuzhiyun 	ofnode node;
260*4882a593Smuzhiyun 	int ret;
261*4882a593Smuzhiyun 	int subnode_num = 0;
262*4882a593Smuzhiyun 	u32 val;
263*4882a593Smuzhiyun 	struct rockchip_ir_priv *priv = dev_get_priv(dev);
264*4882a593Smuzhiyun 
265*4882a593Smuzhiyun 	dev_for_each_subnode(node, dev) {
266*4882a593Smuzhiyun 		ret = ofnode_read_u32(node, "rockchip,usercode", &val);
267*4882a593Smuzhiyun 		if (!ret)
268*4882a593Smuzhiyun 			subnode_num++;
269*4882a593Smuzhiyun 	}
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	priv->num = subnode_num;
272*4882a593Smuzhiyun 
273*4882a593Smuzhiyun 	if (priv->num == 0) {
274*4882a593Smuzhiyun 		debug("no ir map in dts\n");
275*4882a593Smuzhiyun 		return -1;
276*4882a593Smuzhiyun 	}
277*4882a593Smuzhiyun 	priv->base = dev_read_addr(dev);
278*4882a593Smuzhiyun 	priv->id = (priv->base >> 4) & 0xF;
279*4882a593Smuzhiyun 
280*4882a593Smuzhiyun 	return 0;
281*4882a593Smuzhiyun }
282*4882a593Smuzhiyun 
rockchip_ir_probe(struct udevice * dev)283*4882a593Smuzhiyun static int rockchip_ir_probe(struct udevice *dev)
284*4882a593Smuzhiyun {
285*4882a593Smuzhiyun 	int ret;
286*4882a593Smuzhiyun 	struct clk clk;
287*4882a593Smuzhiyun 	struct udevice *pinctrl;
288*4882a593Smuzhiyun 	struct rockchip_ir_priv *priv = dev_get_priv(dev);
289*4882a593Smuzhiyun 
290*4882a593Smuzhiyun 	rc_map = calloc(1, priv->num * sizeof(struct rc_map));
291*4882a593Smuzhiyun 	if (!rc_map) {
292*4882a593Smuzhiyun 		debug("%s: failed to calloc\n", __func__);
293*4882a593Smuzhiyun 		return -EINVAL;
294*4882a593Smuzhiyun 	}
295*4882a593Smuzhiyun 
296*4882a593Smuzhiyun 	ret = ir_parse_keys(dev);
297*4882a593Smuzhiyun 	if (ret) {
298*4882a593Smuzhiyun 		debug("%s: failed to parse keys\n", __func__);
299*4882a593Smuzhiyun 		return -EINVAL;
300*4882a593Smuzhiyun 	}
301*4882a593Smuzhiyun 	/*
302*4882a593Smuzhiyun 	 * The PWM does not have decicated interrupt number in dts and can
303*4882a593Smuzhiyun 	 * not get periph_id by pinctrl framework, so let's init then here.
304*4882a593Smuzhiyun 	 */
305*4882a593Smuzhiyun 	ret = uclass_get_device(UCLASS_PINCTRL, 0, &pinctrl);
306*4882a593Smuzhiyun 	if (ret) {
307*4882a593Smuzhiyun 		debug("%s: can't find pinctrl device\n", __func__);
308*4882a593Smuzhiyun 		return -EINVAL;
309*4882a593Smuzhiyun 	}
310*4882a593Smuzhiyun 
311*4882a593Smuzhiyun 	ret = clk_get_by_index(dev, 0, &clk);
312*4882a593Smuzhiyun 	if (ret) {
313*4882a593Smuzhiyun 		debug("%s get clock fail!\n", __func__);
314*4882a593Smuzhiyun 		return -EINVAL;
315*4882a593Smuzhiyun 	}
316*4882a593Smuzhiyun 	priv->freq = clk_get_rate(&clk);
317*4882a593Smuzhiyun 	debug("%s pwm clk = %lu\n", __func__, priv->freq);
318*4882a593Smuzhiyun 	priv->period = 1000000000 / priv->freq;
319*4882a593Smuzhiyun 
320*4882a593Smuzhiyun 	irq_install_handler(IRQ_PWM,
321*4882a593Smuzhiyun 			    (interrupt_handler_t *)rockchip_ir_irq, priv);
322*4882a593Smuzhiyun 	irq_handler_enable(IRQ_PWM);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	rockchip_ir_hw_init(dev);
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	return ret;
327*4882a593Smuzhiyun }
328*4882a593Smuzhiyun 
329*4882a593Smuzhiyun static const struct dm_rc_ops rockchip_ir_ops = {
330*4882a593Smuzhiyun 	.get_keycode = rockchip_ir_get_keycode,
331*4882a593Smuzhiyun 	.get_repeat = rockchip_ir_get_repeat,
332*4882a593Smuzhiyun };
333*4882a593Smuzhiyun 
334*4882a593Smuzhiyun static const struct udevice_id rockchip_ir_ids[] = {
335*4882a593Smuzhiyun 	{ .compatible = "rockchip,remotectl-pwm" },
336*4882a593Smuzhiyun 	{ }
337*4882a593Smuzhiyun };
338*4882a593Smuzhiyun 
339*4882a593Smuzhiyun U_BOOT_DRIVER(rockchip_ir) = {
340*4882a593Smuzhiyun 	.name	= "rockchip_ir",
341*4882a593Smuzhiyun 	.id	= UCLASS_RC,
342*4882a593Smuzhiyun 	.of_match = rockchip_ir_ids,
343*4882a593Smuzhiyun 	.ofdata_to_platdata     = rockchip_ir_ofdata_to_platdata,
344*4882a593Smuzhiyun 	.probe = rockchip_ir_probe,
345*4882a593Smuzhiyun 	.ops	= &rockchip_ir_ops,
346*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct rockchip_ir_priv),
347*4882a593Smuzhiyun };
348