xref: /OK3568_Linux_fs/u-boot/drivers/i2c/stm32f7_i2c.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2017 STMicroelectronics
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <clk.h>
9*4882a593Smuzhiyun #include <dm.h>
10*4882a593Smuzhiyun #include <i2c.h>
11*4882a593Smuzhiyun #include <reset.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include <dm/device.h>
14*4882a593Smuzhiyun #include <linux/io.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /* STM32 I2C registers */
17*4882a593Smuzhiyun struct stm32_i2c_regs {
18*4882a593Smuzhiyun 	u32 cr1;	/* I2C control register 1 */
19*4882a593Smuzhiyun 	u32 cr2;	/* I2C control register 2 */
20*4882a593Smuzhiyun 	u32 oar1;	/* I2C own address 1 register */
21*4882a593Smuzhiyun 	u32 oar2;	/* I2C own address 2 register */
22*4882a593Smuzhiyun 	u32 timingr;	/* I2C timing register */
23*4882a593Smuzhiyun 	u32 timeoutr;	/* I2C timeout register */
24*4882a593Smuzhiyun 	u32 isr;	/* I2C interrupt and status register */
25*4882a593Smuzhiyun 	u32 icr;	/* I2C interrupt clear register */
26*4882a593Smuzhiyun 	u32 pecr;	/* I2C packet error checking register */
27*4882a593Smuzhiyun 	u32 rxdr;	/* I2C receive data register */
28*4882a593Smuzhiyun 	u32 txdr;	/* I2C transmit data register */
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun 
31*4882a593Smuzhiyun #define STM32_I2C_CR1				0x00
32*4882a593Smuzhiyun #define STM32_I2C_CR2				0x04
33*4882a593Smuzhiyun #define STM32_I2C_TIMINGR			0x10
34*4882a593Smuzhiyun #define STM32_I2C_ISR				0x18
35*4882a593Smuzhiyun #define STM32_I2C_ICR				0x1C
36*4882a593Smuzhiyun #define STM32_I2C_RXDR				0x24
37*4882a593Smuzhiyun #define STM32_I2C_TXDR				0x28
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /* STM32 I2C control 1 */
40*4882a593Smuzhiyun #define STM32_I2C_CR1_ANFOFF			BIT(12)
41*4882a593Smuzhiyun #define STM32_I2C_CR1_ERRIE			BIT(7)
42*4882a593Smuzhiyun #define STM32_I2C_CR1_TCIE			BIT(6)
43*4882a593Smuzhiyun #define STM32_I2C_CR1_STOPIE			BIT(5)
44*4882a593Smuzhiyun #define STM32_I2C_CR1_NACKIE			BIT(4)
45*4882a593Smuzhiyun #define STM32_I2C_CR1_ADDRIE			BIT(3)
46*4882a593Smuzhiyun #define STM32_I2C_CR1_RXIE			BIT(2)
47*4882a593Smuzhiyun #define STM32_I2C_CR1_TXIE			BIT(1)
48*4882a593Smuzhiyun #define STM32_I2C_CR1_PE			BIT(0)
49*4882a593Smuzhiyun 
50*4882a593Smuzhiyun /* STM32 I2C control 2 */
51*4882a593Smuzhiyun #define STM32_I2C_CR2_AUTOEND			BIT(25)
52*4882a593Smuzhiyun #define STM32_I2C_CR2_RELOAD			BIT(24)
53*4882a593Smuzhiyun #define STM32_I2C_CR2_NBYTES_MASK		GENMASK(23, 16)
54*4882a593Smuzhiyun #define STM32_I2C_CR2_NBYTES(n)			((n & 0xff) << 16)
55*4882a593Smuzhiyun #define STM32_I2C_CR2_NACK			BIT(15)
56*4882a593Smuzhiyun #define STM32_I2C_CR2_STOP			BIT(14)
57*4882a593Smuzhiyun #define STM32_I2C_CR2_START			BIT(13)
58*4882a593Smuzhiyun #define STM32_I2C_CR2_HEAD10R			BIT(12)
59*4882a593Smuzhiyun #define STM32_I2C_CR2_ADD10			BIT(11)
60*4882a593Smuzhiyun #define STM32_I2C_CR2_RD_WRN			BIT(10)
61*4882a593Smuzhiyun #define STM32_I2C_CR2_SADD10_MASK		GENMASK(9, 0)
62*4882a593Smuzhiyun #define STM32_I2C_CR2_SADD10(n)			((n & STM32_I2C_CR2_SADD10_MASK))
63*4882a593Smuzhiyun #define STM32_I2C_CR2_SADD7_MASK		GENMASK(7, 1)
64*4882a593Smuzhiyun #define STM32_I2C_CR2_SADD7(n)			((n & 0x7f) << 1)
65*4882a593Smuzhiyun #define STM32_I2C_CR2_RESET_MASK		(STM32_I2C_CR2_HEAD10R \
66*4882a593Smuzhiyun 						| STM32_I2C_CR2_NBYTES_MASK \
67*4882a593Smuzhiyun 						| STM32_I2C_CR2_SADD7_MASK \
68*4882a593Smuzhiyun 						| STM32_I2C_CR2_RELOAD \
69*4882a593Smuzhiyun 						| STM32_I2C_CR2_RD_WRN)
70*4882a593Smuzhiyun 
71*4882a593Smuzhiyun /* STM32 I2C Interrupt Status */
72*4882a593Smuzhiyun #define STM32_I2C_ISR_BUSY			BIT(15)
73*4882a593Smuzhiyun #define STM32_I2C_ISR_ARLO			BIT(9)
74*4882a593Smuzhiyun #define STM32_I2C_ISR_BERR			BIT(8)
75*4882a593Smuzhiyun #define STM32_I2C_ISR_TCR			BIT(7)
76*4882a593Smuzhiyun #define STM32_I2C_ISR_TC			BIT(6)
77*4882a593Smuzhiyun #define STM32_I2C_ISR_STOPF			BIT(5)
78*4882a593Smuzhiyun #define STM32_I2C_ISR_NACKF			BIT(4)
79*4882a593Smuzhiyun #define STM32_I2C_ISR_ADDR			BIT(3)
80*4882a593Smuzhiyun #define STM32_I2C_ISR_RXNE			BIT(2)
81*4882a593Smuzhiyun #define STM32_I2C_ISR_TXIS			BIT(1)
82*4882a593Smuzhiyun #define STM32_I2C_ISR_TXE			BIT(0)
83*4882a593Smuzhiyun #define STM32_I2C_ISR_ERRORS			(STM32_I2C_ISR_BERR \
84*4882a593Smuzhiyun 						| STM32_I2C_ISR_ARLO)
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun /* STM32 I2C Interrupt Clear */
87*4882a593Smuzhiyun #define STM32_I2C_ICR_ARLOCF			BIT(9)
88*4882a593Smuzhiyun #define STM32_I2C_ICR_BERRCF			BIT(8)
89*4882a593Smuzhiyun #define STM32_I2C_ICR_STOPCF			BIT(5)
90*4882a593Smuzhiyun #define STM32_I2C_ICR_NACKCF			BIT(4)
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun /* STM32 I2C Timing */
93*4882a593Smuzhiyun #define STM32_I2C_TIMINGR_PRESC(n)		((n & 0xf) << 28)
94*4882a593Smuzhiyun #define STM32_I2C_TIMINGR_SCLDEL(n)		((n & 0xf) << 20)
95*4882a593Smuzhiyun #define STM32_I2C_TIMINGR_SDADEL(n)		((n & 0xf) << 16)
96*4882a593Smuzhiyun #define STM32_I2C_TIMINGR_SCLH(n)		((n & 0xff) << 8)
97*4882a593Smuzhiyun #define STM32_I2C_TIMINGR_SCLL(n)		(n & 0xff)
98*4882a593Smuzhiyun 
99*4882a593Smuzhiyun #define STM32_I2C_MAX_LEN			0xff
100*4882a593Smuzhiyun 
101*4882a593Smuzhiyun #define STM32_I2C_DNF_DEFAULT			0
102*4882a593Smuzhiyun #define STM32_I2C_DNF_MAX			16
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun #define STM32_I2C_ANALOG_FILTER_ENABLE	1
105*4882a593Smuzhiyun #define STM32_I2C_ANALOG_FILTER_DELAY_MIN	50	/* ns */
106*4882a593Smuzhiyun #define STM32_I2C_ANALOG_FILTER_DELAY_MAX	260	/* ns */
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun #define STM32_I2C_RISE_TIME_DEFAULT		25	/* ns */
109*4882a593Smuzhiyun #define STM32_I2C_FALL_TIME_DEFAULT		10	/* ns */
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun #define STM32_PRESC_MAX				BIT(4)
112*4882a593Smuzhiyun #define STM32_SCLDEL_MAX			BIT(4)
113*4882a593Smuzhiyun #define STM32_SDADEL_MAX			BIT(4)
114*4882a593Smuzhiyun #define STM32_SCLH_MAX				BIT(8)
115*4882a593Smuzhiyun #define STM32_SCLL_MAX				BIT(8)
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun #define STM32_NSEC_PER_SEC			1000000000L
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun #define STANDARD_RATE				100000
120*4882a593Smuzhiyun #define FAST_RATE				400000
121*4882a593Smuzhiyun #define FAST_PLUS_RATE				1000000
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun enum stm32_i2c_speed {
124*4882a593Smuzhiyun 	STM32_I2C_SPEED_STANDARD, /* 100 kHz */
125*4882a593Smuzhiyun 	STM32_I2C_SPEED_FAST, /* 400 kHz */
126*4882a593Smuzhiyun 	STM32_I2C_SPEED_FAST_PLUS, /* 1 MHz */
127*4882a593Smuzhiyun 	STM32_I2C_SPEED_END,
128*4882a593Smuzhiyun };
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun /**
131*4882a593Smuzhiyun  * struct stm32_i2c_spec - private i2c specification timing
132*4882a593Smuzhiyun  * @rate: I2C bus speed (Hz)
133*4882a593Smuzhiyun  * @rate_min: 80% of I2C bus speed (Hz)
134*4882a593Smuzhiyun  * @rate_max: 120% of I2C bus speed (Hz)
135*4882a593Smuzhiyun  * @fall_max: Max fall time of both SDA and SCL signals (ns)
136*4882a593Smuzhiyun  * @rise_max: Max rise time of both SDA and SCL signals (ns)
137*4882a593Smuzhiyun  * @hddat_min: Min data hold time (ns)
138*4882a593Smuzhiyun  * @vddat_max: Max data valid time (ns)
139*4882a593Smuzhiyun  * @sudat_min: Min data setup time (ns)
140*4882a593Smuzhiyun  * @l_min: Min low period of the SCL clock (ns)
141*4882a593Smuzhiyun  * @h_min: Min high period of the SCL clock (ns)
142*4882a593Smuzhiyun  */
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun struct stm32_i2c_spec {
145*4882a593Smuzhiyun 	u32 rate;
146*4882a593Smuzhiyun 	u32 rate_min;
147*4882a593Smuzhiyun 	u32 rate_max;
148*4882a593Smuzhiyun 	u32 fall_max;
149*4882a593Smuzhiyun 	u32 rise_max;
150*4882a593Smuzhiyun 	u32 hddat_min;
151*4882a593Smuzhiyun 	u32 vddat_max;
152*4882a593Smuzhiyun 	u32 sudat_min;
153*4882a593Smuzhiyun 	u32 l_min;
154*4882a593Smuzhiyun 	u32 h_min;
155*4882a593Smuzhiyun };
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun /**
158*4882a593Smuzhiyun  * struct stm32_i2c_setup - private I2C timing setup parameters
159*4882a593Smuzhiyun  * @speed: I2C speed mode (standard, Fast Plus)
160*4882a593Smuzhiyun  * @speed_freq: I2C speed frequency  (Hz)
161*4882a593Smuzhiyun  * @clock_src: I2C clock source frequency (Hz)
162*4882a593Smuzhiyun  * @rise_time: Rise time (ns)
163*4882a593Smuzhiyun  * @fall_time: Fall time (ns)
164*4882a593Smuzhiyun  * @dnf: Digital filter coefficient (0-16)
165*4882a593Smuzhiyun  * @analog_filter: Analog filter delay (On/Off)
166*4882a593Smuzhiyun  */
167*4882a593Smuzhiyun struct stm32_i2c_setup {
168*4882a593Smuzhiyun 	enum stm32_i2c_speed speed;
169*4882a593Smuzhiyun 	u32 speed_freq;
170*4882a593Smuzhiyun 	u32 clock_src;
171*4882a593Smuzhiyun 	u32 rise_time;
172*4882a593Smuzhiyun 	u32 fall_time;
173*4882a593Smuzhiyun 	u8 dnf;
174*4882a593Smuzhiyun 	bool analog_filter;
175*4882a593Smuzhiyun };
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun /**
178*4882a593Smuzhiyun  * struct stm32_i2c_timings - private I2C output parameters
179*4882a593Smuzhiyun  * @prec: Prescaler value
180*4882a593Smuzhiyun  * @scldel: Data setup time
181*4882a593Smuzhiyun  * @sdadel: Data hold time
182*4882a593Smuzhiyun  * @sclh: SCL high period (master mode)
183*4882a593Smuzhiyun  * @sclh: SCL low period (master mode)
184*4882a593Smuzhiyun  */
185*4882a593Smuzhiyun struct stm32_i2c_timings {
186*4882a593Smuzhiyun 	struct list_head node;
187*4882a593Smuzhiyun 	u8 presc;
188*4882a593Smuzhiyun 	u8 scldel;
189*4882a593Smuzhiyun 	u8 sdadel;
190*4882a593Smuzhiyun 	u8 sclh;
191*4882a593Smuzhiyun 	u8 scll;
192*4882a593Smuzhiyun };
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun struct stm32_i2c_priv {
195*4882a593Smuzhiyun 	struct stm32_i2c_regs *regs;
196*4882a593Smuzhiyun 	struct clk clk;
197*4882a593Smuzhiyun 	struct stm32_i2c_setup *setup;
198*4882a593Smuzhiyun 	int speed;
199*4882a593Smuzhiyun };
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun static struct stm32_i2c_spec i2c_specs[] = {
202*4882a593Smuzhiyun 	[STM32_I2C_SPEED_STANDARD] = {
203*4882a593Smuzhiyun 		.rate = STANDARD_RATE,
204*4882a593Smuzhiyun 		.rate_min = 8000,
205*4882a593Smuzhiyun 		.rate_max = 120000,
206*4882a593Smuzhiyun 		.fall_max = 300,
207*4882a593Smuzhiyun 		.rise_max = 1000,
208*4882a593Smuzhiyun 		.hddat_min = 0,
209*4882a593Smuzhiyun 		.vddat_max = 3450,
210*4882a593Smuzhiyun 		.sudat_min = 250,
211*4882a593Smuzhiyun 		.l_min = 4700,
212*4882a593Smuzhiyun 		.h_min = 4000,
213*4882a593Smuzhiyun 	},
214*4882a593Smuzhiyun 	[STM32_I2C_SPEED_FAST] = {
215*4882a593Smuzhiyun 		.rate = FAST_RATE,
216*4882a593Smuzhiyun 		.rate_min = 320000,
217*4882a593Smuzhiyun 		.rate_max = 480000,
218*4882a593Smuzhiyun 		.fall_max = 300,
219*4882a593Smuzhiyun 		.rise_max = 300,
220*4882a593Smuzhiyun 		.hddat_min = 0,
221*4882a593Smuzhiyun 		.vddat_max = 900,
222*4882a593Smuzhiyun 		.sudat_min = 100,
223*4882a593Smuzhiyun 		.l_min = 1300,
224*4882a593Smuzhiyun 		.h_min = 600,
225*4882a593Smuzhiyun 	},
226*4882a593Smuzhiyun 	[STM32_I2C_SPEED_FAST_PLUS] = {
227*4882a593Smuzhiyun 		.rate = FAST_PLUS_RATE,
228*4882a593Smuzhiyun 		.rate_min = 800000,
229*4882a593Smuzhiyun 		.rate_max = 1200000,
230*4882a593Smuzhiyun 		.fall_max = 100,
231*4882a593Smuzhiyun 		.rise_max = 120,
232*4882a593Smuzhiyun 		.hddat_min = 0,
233*4882a593Smuzhiyun 		.vddat_max = 450,
234*4882a593Smuzhiyun 		.sudat_min = 50,
235*4882a593Smuzhiyun 		.l_min = 500,
236*4882a593Smuzhiyun 		.h_min = 260,
237*4882a593Smuzhiyun 	},
238*4882a593Smuzhiyun };
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun static struct stm32_i2c_setup stm32f7_setup = {
241*4882a593Smuzhiyun 	.rise_time = STM32_I2C_RISE_TIME_DEFAULT,
242*4882a593Smuzhiyun 	.fall_time = STM32_I2C_FALL_TIME_DEFAULT,
243*4882a593Smuzhiyun 	.dnf = STM32_I2C_DNF_DEFAULT,
244*4882a593Smuzhiyun 	.analog_filter = STM32_I2C_ANALOG_FILTER_ENABLE,
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
248*4882a593Smuzhiyun 
stm32_i2c_check_device_busy(struct stm32_i2c_priv * i2c_priv)249*4882a593Smuzhiyun static int stm32_i2c_check_device_busy(struct stm32_i2c_priv *i2c_priv)
250*4882a593Smuzhiyun {
251*4882a593Smuzhiyun 	struct stm32_i2c_regs *regs = i2c_priv->regs;
252*4882a593Smuzhiyun 	u32 status = readl(&regs->isr);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	if (status & STM32_I2C_ISR_BUSY)
255*4882a593Smuzhiyun 		return -EBUSY;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	return 0;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun 
stm32_i2c_message_start(struct stm32_i2c_priv * i2c_priv,struct i2c_msg * msg,bool stop)260*4882a593Smuzhiyun static void stm32_i2c_message_start(struct stm32_i2c_priv *i2c_priv,
261*4882a593Smuzhiyun 				      struct i2c_msg *msg, bool stop)
262*4882a593Smuzhiyun {
263*4882a593Smuzhiyun 	struct stm32_i2c_regs *regs = i2c_priv->regs;
264*4882a593Smuzhiyun 	u32 cr2 = readl(&regs->cr2);
265*4882a593Smuzhiyun 
266*4882a593Smuzhiyun 	/* Set transfer direction */
267*4882a593Smuzhiyun 	cr2 &= ~STM32_I2C_CR2_RD_WRN;
268*4882a593Smuzhiyun 	if (msg->flags & I2C_M_RD)
269*4882a593Smuzhiyun 		cr2 |= STM32_I2C_CR2_RD_WRN;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	/* Set slave address */
272*4882a593Smuzhiyun 	cr2 &= ~(STM32_I2C_CR2_HEAD10R | STM32_I2C_CR2_ADD10);
273*4882a593Smuzhiyun 	if (msg->flags & I2C_M_TEN) {
274*4882a593Smuzhiyun 		cr2 &= ~STM32_I2C_CR2_SADD10_MASK;
275*4882a593Smuzhiyun 		cr2 |= STM32_I2C_CR2_SADD10(msg->addr);
276*4882a593Smuzhiyun 		cr2 |= STM32_I2C_CR2_ADD10;
277*4882a593Smuzhiyun 	} else {
278*4882a593Smuzhiyun 		cr2 &= ~STM32_I2C_CR2_SADD7_MASK;
279*4882a593Smuzhiyun 		cr2 |= STM32_I2C_CR2_SADD7(msg->addr);
280*4882a593Smuzhiyun 	}
281*4882a593Smuzhiyun 
282*4882a593Smuzhiyun 	/* Set nb bytes to transfer and reload or autoend bits */
283*4882a593Smuzhiyun 	cr2 &= ~(STM32_I2C_CR2_NBYTES_MASK | STM32_I2C_CR2_RELOAD |
284*4882a593Smuzhiyun 		 STM32_I2C_CR2_AUTOEND);
285*4882a593Smuzhiyun 	if (msg->len > STM32_I2C_MAX_LEN) {
286*4882a593Smuzhiyun 		cr2 |= STM32_I2C_CR2_NBYTES(STM32_I2C_MAX_LEN);
287*4882a593Smuzhiyun 		cr2 |= STM32_I2C_CR2_RELOAD;
288*4882a593Smuzhiyun 	} else {
289*4882a593Smuzhiyun 		cr2 |= STM32_I2C_CR2_NBYTES(msg->len);
290*4882a593Smuzhiyun 	}
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	/* Write configurations register */
293*4882a593Smuzhiyun 	writel(cr2, &regs->cr2);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	/* START/ReSTART generation */
296*4882a593Smuzhiyun 	setbits_le32(&regs->cr2, STM32_I2C_CR2_START);
297*4882a593Smuzhiyun }
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun /*
300*4882a593Smuzhiyun  * RELOAD mode must be selected if total number of data bytes to be
301*4882a593Smuzhiyun  * sent is greater than MAX_LEN
302*4882a593Smuzhiyun  */
303*4882a593Smuzhiyun 
stm32_i2c_handle_reload(struct stm32_i2c_priv * i2c_priv,struct i2c_msg * msg,bool stop)304*4882a593Smuzhiyun static void stm32_i2c_handle_reload(struct stm32_i2c_priv *i2c_priv,
305*4882a593Smuzhiyun 				      struct i2c_msg *msg, bool stop)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	struct stm32_i2c_regs *regs = i2c_priv->regs;
308*4882a593Smuzhiyun 	u32 cr2 = readl(&regs->cr2);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	cr2 &= ~STM32_I2C_CR2_NBYTES_MASK;
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun 	if (msg->len > STM32_I2C_MAX_LEN) {
313*4882a593Smuzhiyun 		cr2 |= STM32_I2C_CR2_NBYTES(STM32_I2C_MAX_LEN);
314*4882a593Smuzhiyun 	} else {
315*4882a593Smuzhiyun 		cr2 &= ~STM32_I2C_CR2_RELOAD;
316*4882a593Smuzhiyun 		cr2 |= STM32_I2C_CR2_NBYTES(msg->len);
317*4882a593Smuzhiyun 	}
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	writel(cr2, &regs->cr2);
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun 
stm32_i2c_wait_flags(struct stm32_i2c_priv * i2c_priv,u32 flags,u32 * status)322*4882a593Smuzhiyun static int stm32_i2c_wait_flags(struct stm32_i2c_priv *i2c_priv,
323*4882a593Smuzhiyun 				  u32 flags, u32 *status)
324*4882a593Smuzhiyun {
325*4882a593Smuzhiyun 	struct stm32_i2c_regs *regs = i2c_priv->regs;
326*4882a593Smuzhiyun 	u32 time_start = get_timer(0);
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	*status = readl(&regs->isr);
329*4882a593Smuzhiyun 	while (!(*status & flags)) {
330*4882a593Smuzhiyun 		if (get_timer(time_start) > CONFIG_SYS_HZ) {
331*4882a593Smuzhiyun 			debug("%s: i2c timeout\n", __func__);
332*4882a593Smuzhiyun 			return -ETIMEDOUT;
333*4882a593Smuzhiyun 		}
334*4882a593Smuzhiyun 
335*4882a593Smuzhiyun 		*status = readl(&regs->isr);
336*4882a593Smuzhiyun 	}
337*4882a593Smuzhiyun 
338*4882a593Smuzhiyun 	return 0;
339*4882a593Smuzhiyun }
340*4882a593Smuzhiyun 
stm32_i2c_check_end_of_message(struct stm32_i2c_priv * i2c_priv)341*4882a593Smuzhiyun static int stm32_i2c_check_end_of_message(struct stm32_i2c_priv *i2c_priv)
342*4882a593Smuzhiyun {
343*4882a593Smuzhiyun 	struct stm32_i2c_regs *regs = i2c_priv->regs;
344*4882a593Smuzhiyun 	u32 mask = STM32_I2C_ISR_ERRORS | STM32_I2C_ISR_NACKF |
345*4882a593Smuzhiyun 		   STM32_I2C_ISR_STOPF;
346*4882a593Smuzhiyun 	u32 status;
347*4882a593Smuzhiyun 	int ret;
348*4882a593Smuzhiyun 
349*4882a593Smuzhiyun 	ret = stm32_i2c_wait_flags(i2c_priv, mask, &status);
350*4882a593Smuzhiyun 	if (ret)
351*4882a593Smuzhiyun 		return ret;
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	if (status & STM32_I2C_ISR_BERR) {
354*4882a593Smuzhiyun 		debug("%s: Bus error\n", __func__);
355*4882a593Smuzhiyun 
356*4882a593Smuzhiyun 		/* Clear BERR flag */
357*4882a593Smuzhiyun 		setbits_le32(&regs->icr, STM32_I2C_ICR_BERRCF);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 		return -EIO;
360*4882a593Smuzhiyun 	}
361*4882a593Smuzhiyun 
362*4882a593Smuzhiyun 	if (status & STM32_I2C_ISR_ARLO) {
363*4882a593Smuzhiyun 		debug("%s: Arbitration lost\n", __func__);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 		/* Clear ARLO flag */
366*4882a593Smuzhiyun 		setbits_le32(&regs->icr, STM32_I2C_ICR_ARLOCF);
367*4882a593Smuzhiyun 
368*4882a593Smuzhiyun 		return -EAGAIN;
369*4882a593Smuzhiyun 	}
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 	if (status & STM32_I2C_ISR_NACKF) {
372*4882a593Smuzhiyun 		debug("%s: Receive NACK\n", __func__);
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 		/* Clear NACK flag */
375*4882a593Smuzhiyun 		setbits_le32(&regs->icr, STM32_I2C_ICR_NACKCF);
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun 		/* Wait until STOPF flag is set */
378*4882a593Smuzhiyun 		mask = STM32_I2C_ISR_STOPF;
379*4882a593Smuzhiyun 		ret = stm32_i2c_wait_flags(i2c_priv, mask, &status);
380*4882a593Smuzhiyun 		if (ret)
381*4882a593Smuzhiyun 			return ret;
382*4882a593Smuzhiyun 
383*4882a593Smuzhiyun 		ret = -EIO;
384*4882a593Smuzhiyun 	}
385*4882a593Smuzhiyun 
386*4882a593Smuzhiyun 	if (status & STM32_I2C_ISR_STOPF) {
387*4882a593Smuzhiyun 		/* Clear STOP flag */
388*4882a593Smuzhiyun 		setbits_le32(&regs->icr, STM32_I2C_ICR_STOPCF);
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 		/* Clear control register 2 */
391*4882a593Smuzhiyun 		setbits_le32(&regs->cr2, STM32_I2C_CR2_RESET_MASK);
392*4882a593Smuzhiyun 	}
393*4882a593Smuzhiyun 
394*4882a593Smuzhiyun 	return ret;
395*4882a593Smuzhiyun }
396*4882a593Smuzhiyun 
stm32_i2c_message_xfer(struct stm32_i2c_priv * i2c_priv,struct i2c_msg * msg,bool stop)397*4882a593Smuzhiyun static int stm32_i2c_message_xfer(struct stm32_i2c_priv *i2c_priv,
398*4882a593Smuzhiyun 				    struct i2c_msg *msg, bool stop)
399*4882a593Smuzhiyun {
400*4882a593Smuzhiyun 	struct stm32_i2c_regs *regs = i2c_priv->regs;
401*4882a593Smuzhiyun 	u32 status;
402*4882a593Smuzhiyun 	u32 mask = msg->flags & I2C_M_RD ? STM32_I2C_ISR_RXNE :
403*4882a593Smuzhiyun 		   STM32_I2C_ISR_TXIS | STM32_I2C_ISR_NACKF;
404*4882a593Smuzhiyun 	int bytes_to_rw = msg->len > STM32_I2C_MAX_LEN ?
405*4882a593Smuzhiyun 			  STM32_I2C_MAX_LEN : msg->len;
406*4882a593Smuzhiyun 	int ret = 0;
407*4882a593Smuzhiyun 
408*4882a593Smuzhiyun 	/* Add errors */
409*4882a593Smuzhiyun 	mask |= STM32_I2C_ISR_ERRORS;
410*4882a593Smuzhiyun 
411*4882a593Smuzhiyun 	stm32_i2c_message_start(i2c_priv, msg, stop);
412*4882a593Smuzhiyun 
413*4882a593Smuzhiyun 	while (msg->len) {
414*4882a593Smuzhiyun 		/*
415*4882a593Smuzhiyun 		 * Wait until TXIS/NACKF/BERR/ARLO flags or
416*4882a593Smuzhiyun 		 * RXNE/BERR/ARLO flags are set
417*4882a593Smuzhiyun 		 */
418*4882a593Smuzhiyun 		ret = stm32_i2c_wait_flags(i2c_priv, mask, &status);
419*4882a593Smuzhiyun 		if (ret)
420*4882a593Smuzhiyun 			break;
421*4882a593Smuzhiyun 
422*4882a593Smuzhiyun 		if (status & (STM32_I2C_ISR_NACKF | STM32_I2C_ISR_ERRORS))
423*4882a593Smuzhiyun 			break;
424*4882a593Smuzhiyun 
425*4882a593Smuzhiyun 		if (status & STM32_I2C_ISR_RXNE) {
426*4882a593Smuzhiyun 			*msg->buf++ = readb(&regs->rxdr);
427*4882a593Smuzhiyun 			msg->len--;
428*4882a593Smuzhiyun 			bytes_to_rw--;
429*4882a593Smuzhiyun 		}
430*4882a593Smuzhiyun 
431*4882a593Smuzhiyun 		if (status & STM32_I2C_ISR_TXIS) {
432*4882a593Smuzhiyun 			writeb(*msg->buf++, &regs->txdr);
433*4882a593Smuzhiyun 			msg->len--;
434*4882a593Smuzhiyun 			bytes_to_rw--;
435*4882a593Smuzhiyun 		}
436*4882a593Smuzhiyun 
437*4882a593Smuzhiyun 		if (!bytes_to_rw && msg->len) {
438*4882a593Smuzhiyun 			/* Wait until TCR flag is set */
439*4882a593Smuzhiyun 			mask = STM32_I2C_ISR_TCR;
440*4882a593Smuzhiyun 			ret = stm32_i2c_wait_flags(i2c_priv, mask, &status);
441*4882a593Smuzhiyun 			if (ret)
442*4882a593Smuzhiyun 				break;
443*4882a593Smuzhiyun 
444*4882a593Smuzhiyun 			bytes_to_rw = msg->len > STM32_I2C_MAX_LEN ?
445*4882a593Smuzhiyun 				      STM32_I2C_MAX_LEN : msg->len;
446*4882a593Smuzhiyun 			mask = msg->flags & I2C_M_RD ? STM32_I2C_ISR_RXNE :
447*4882a593Smuzhiyun 			       STM32_I2C_ISR_TXIS | STM32_I2C_ISR_NACKF;
448*4882a593Smuzhiyun 
449*4882a593Smuzhiyun 			stm32_i2c_handle_reload(i2c_priv, msg, stop);
450*4882a593Smuzhiyun 		} else if (!bytes_to_rw) {
451*4882a593Smuzhiyun 			/* Wait until TC flag is set */
452*4882a593Smuzhiyun 			mask = STM32_I2C_ISR_TC;
453*4882a593Smuzhiyun 			ret = stm32_i2c_wait_flags(i2c_priv, mask, &status);
454*4882a593Smuzhiyun 			if (ret)
455*4882a593Smuzhiyun 				break;
456*4882a593Smuzhiyun 
457*4882a593Smuzhiyun 			if (!stop)
458*4882a593Smuzhiyun 				/* Message sent, new message has to be sent */
459*4882a593Smuzhiyun 				return 0;
460*4882a593Smuzhiyun 		}
461*4882a593Smuzhiyun 	}
462*4882a593Smuzhiyun 
463*4882a593Smuzhiyun 	/* End of transfer, send stop condition */
464*4882a593Smuzhiyun 	mask = STM32_I2C_CR2_STOP;
465*4882a593Smuzhiyun 	setbits_le32(&regs->cr2, mask);
466*4882a593Smuzhiyun 
467*4882a593Smuzhiyun 	return stm32_i2c_check_end_of_message(i2c_priv);
468*4882a593Smuzhiyun }
469*4882a593Smuzhiyun 
stm32_i2c_xfer(struct udevice * bus,struct i2c_msg * msg,int nmsgs)470*4882a593Smuzhiyun static int stm32_i2c_xfer(struct udevice *bus, struct i2c_msg *msg,
471*4882a593Smuzhiyun 			    int nmsgs)
472*4882a593Smuzhiyun {
473*4882a593Smuzhiyun 	struct stm32_i2c_priv *i2c_priv = dev_get_priv(bus);
474*4882a593Smuzhiyun 	int ret;
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	ret = stm32_i2c_check_device_busy(i2c_priv);
477*4882a593Smuzhiyun 	if (ret)
478*4882a593Smuzhiyun 		return ret;
479*4882a593Smuzhiyun 
480*4882a593Smuzhiyun 	for (; nmsgs > 0; nmsgs--, msg++) {
481*4882a593Smuzhiyun 		ret = stm32_i2c_message_xfer(i2c_priv, msg, nmsgs == 1);
482*4882a593Smuzhiyun 		if (ret)
483*4882a593Smuzhiyun 			return ret;
484*4882a593Smuzhiyun 	}
485*4882a593Smuzhiyun 
486*4882a593Smuzhiyun 	return 0;
487*4882a593Smuzhiyun }
488*4882a593Smuzhiyun 
stm32_i2c_compute_solutions(struct stm32_i2c_setup * setup,struct list_head * solutions)489*4882a593Smuzhiyun static int stm32_i2c_compute_solutions(struct stm32_i2c_setup *setup,
490*4882a593Smuzhiyun 				       struct list_head *solutions)
491*4882a593Smuzhiyun {
492*4882a593Smuzhiyun 	struct stm32_i2c_timings *v;
493*4882a593Smuzhiyun 	u32 p_prev = STM32_PRESC_MAX;
494*4882a593Smuzhiyun 	u32 i2cclk = DIV_ROUND_CLOSEST(STM32_NSEC_PER_SEC,
495*4882a593Smuzhiyun 				       setup->clock_src);
496*4882a593Smuzhiyun 	u32 af_delay_min, af_delay_max;
497*4882a593Smuzhiyun 	u16 p, l, a;
498*4882a593Smuzhiyun 	int sdadel_min, sdadel_max, scldel_min;
499*4882a593Smuzhiyun 	int ret = 0;
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 	af_delay_min = setup->analog_filter ?
502*4882a593Smuzhiyun 		       STM32_I2C_ANALOG_FILTER_DELAY_MIN : 0;
503*4882a593Smuzhiyun 	af_delay_max = setup->analog_filter ?
504*4882a593Smuzhiyun 		       STM32_I2C_ANALOG_FILTER_DELAY_MAX : 0;
505*4882a593Smuzhiyun 
506*4882a593Smuzhiyun 	sdadel_min = setup->fall_time - i2c_specs[setup->speed].hddat_min -
507*4882a593Smuzhiyun 		     af_delay_min - (setup->dnf + 3) * i2cclk;
508*4882a593Smuzhiyun 
509*4882a593Smuzhiyun 	sdadel_max = i2c_specs[setup->speed].vddat_max - setup->rise_time -
510*4882a593Smuzhiyun 		     af_delay_max - (setup->dnf + 4) * i2cclk;
511*4882a593Smuzhiyun 
512*4882a593Smuzhiyun 	scldel_min = setup->rise_time + i2c_specs[setup->speed].sudat_min;
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	if (sdadel_min < 0)
515*4882a593Smuzhiyun 		sdadel_min = 0;
516*4882a593Smuzhiyun 	if (sdadel_max < 0)
517*4882a593Smuzhiyun 		sdadel_max = 0;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	debug("%s: SDADEL(min/max): %i/%i, SCLDEL(Min): %i\n", __func__,
520*4882a593Smuzhiyun 	      sdadel_min, sdadel_max, scldel_min);
521*4882a593Smuzhiyun 
522*4882a593Smuzhiyun 	/* Compute possible values for PRESC, SCLDEL and SDADEL */
523*4882a593Smuzhiyun 	for (p = 0; p < STM32_PRESC_MAX; p++) {
524*4882a593Smuzhiyun 		for (l = 0; l < STM32_SCLDEL_MAX; l++) {
525*4882a593Smuzhiyun 			u32 scldel = (l + 1) * (p + 1) * i2cclk;
526*4882a593Smuzhiyun 
527*4882a593Smuzhiyun 			if (scldel < scldel_min)
528*4882a593Smuzhiyun 				continue;
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 			for (a = 0; a < STM32_SDADEL_MAX; a++) {
531*4882a593Smuzhiyun 				u32 sdadel = (a * (p + 1) + 1) * i2cclk;
532*4882a593Smuzhiyun 
533*4882a593Smuzhiyun 				if (((sdadel >= sdadel_min) &&
534*4882a593Smuzhiyun 				     (sdadel <= sdadel_max)) &&
535*4882a593Smuzhiyun 				    (p != p_prev)) {
536*4882a593Smuzhiyun 					v = kmalloc(sizeof(*v), GFP_KERNEL);
537*4882a593Smuzhiyun 					if (!v)
538*4882a593Smuzhiyun 						return -ENOMEM;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun 					v->presc = p;
541*4882a593Smuzhiyun 					v->scldel = l;
542*4882a593Smuzhiyun 					v->sdadel = a;
543*4882a593Smuzhiyun 					p_prev = p;
544*4882a593Smuzhiyun 
545*4882a593Smuzhiyun 					list_add_tail(&v->node, solutions);
546*4882a593Smuzhiyun 				}
547*4882a593Smuzhiyun 			}
548*4882a593Smuzhiyun 		}
549*4882a593Smuzhiyun 	}
550*4882a593Smuzhiyun 
551*4882a593Smuzhiyun 	if (list_empty(solutions)) {
552*4882a593Smuzhiyun 		pr_err("%s: no Prescaler solution\n", __func__);
553*4882a593Smuzhiyun 		ret = -EPERM;
554*4882a593Smuzhiyun 	}
555*4882a593Smuzhiyun 
556*4882a593Smuzhiyun 	return ret;
557*4882a593Smuzhiyun }
558*4882a593Smuzhiyun 
stm32_i2c_choose_solution(struct stm32_i2c_setup * setup,struct list_head * solutions,struct stm32_i2c_timings * s)559*4882a593Smuzhiyun static int stm32_i2c_choose_solution(struct stm32_i2c_setup *setup,
560*4882a593Smuzhiyun 				     struct list_head *solutions,
561*4882a593Smuzhiyun 				     struct stm32_i2c_timings *s)
562*4882a593Smuzhiyun {
563*4882a593Smuzhiyun 	struct stm32_i2c_timings *v;
564*4882a593Smuzhiyun 	u32 i2cbus = DIV_ROUND_CLOSEST(STM32_NSEC_PER_SEC,
565*4882a593Smuzhiyun 				       setup->speed_freq);
566*4882a593Smuzhiyun 	u32 clk_error_prev = i2cbus;
567*4882a593Smuzhiyun 	u32 i2cclk = DIV_ROUND_CLOSEST(STM32_NSEC_PER_SEC,
568*4882a593Smuzhiyun 				       setup->clock_src);
569*4882a593Smuzhiyun 	u32 clk_min, clk_max;
570*4882a593Smuzhiyun 	u32 af_delay_min;
571*4882a593Smuzhiyun 	u32 dnf_delay;
572*4882a593Smuzhiyun 	u32 tsync;
573*4882a593Smuzhiyun 	u16 l, h;
574*4882a593Smuzhiyun 	int ret = 0;
575*4882a593Smuzhiyun 
576*4882a593Smuzhiyun 	af_delay_min = setup->analog_filter ?
577*4882a593Smuzhiyun 		       STM32_I2C_ANALOG_FILTER_DELAY_MIN : 0;
578*4882a593Smuzhiyun 	dnf_delay = setup->dnf * i2cclk;
579*4882a593Smuzhiyun 
580*4882a593Smuzhiyun 	tsync = af_delay_min + dnf_delay + (2 * i2cclk);
581*4882a593Smuzhiyun 	clk_max = STM32_NSEC_PER_SEC / i2c_specs[setup->speed].rate_min;
582*4882a593Smuzhiyun 	clk_min = STM32_NSEC_PER_SEC / i2c_specs[setup->speed].rate_max;
583*4882a593Smuzhiyun 
584*4882a593Smuzhiyun 	/*
585*4882a593Smuzhiyun 	 * Among Prescaler possibilities discovered above figures out SCL Low
586*4882a593Smuzhiyun 	 * and High Period. Provided:
587*4882a593Smuzhiyun 	 * - SCL Low Period has to be higher than Low Period of the SCL Clock
588*4882a593Smuzhiyun 	 *   defined by I2C Specification. I2C Clock has to be lower than
589*4882a593Smuzhiyun 	 *   (SCL Low Period - Analog/Digital filters) / 4.
590*4882a593Smuzhiyun 	 * - SCL High Period has to be lower than High Period of the SCL Clock
591*4882a593Smuzhiyun 	 *   defined by I2C Specification
592*4882a593Smuzhiyun 	 * - I2C Clock has to be lower than SCL High Period
593*4882a593Smuzhiyun 	 */
594*4882a593Smuzhiyun 	list_for_each_entry(v, solutions, node) {
595*4882a593Smuzhiyun 		u32 prescaler = (v->presc + 1) * i2cclk;
596*4882a593Smuzhiyun 
597*4882a593Smuzhiyun 		for (l = 0; l < STM32_SCLL_MAX; l++) {
598*4882a593Smuzhiyun 			u32 tscl_l = (l + 1) * prescaler + tsync;
599*4882a593Smuzhiyun 			if ((tscl_l < i2c_specs[setup->speed].l_min) ||
600*4882a593Smuzhiyun 			    (i2cclk >=
601*4882a593Smuzhiyun 			     ((tscl_l - af_delay_min - dnf_delay) / 4))) {
602*4882a593Smuzhiyun 				continue;
603*4882a593Smuzhiyun 			}
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 			for (h = 0; h < STM32_SCLH_MAX; h++) {
606*4882a593Smuzhiyun 				u32 tscl_h = (h + 1) * prescaler + tsync;
607*4882a593Smuzhiyun 				u32 tscl = tscl_l + tscl_h +
608*4882a593Smuzhiyun 					   setup->rise_time + setup->fall_time;
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 				if ((tscl >= clk_min) && (tscl <= clk_max) &&
611*4882a593Smuzhiyun 				    (tscl_h >= i2c_specs[setup->speed].h_min) &&
612*4882a593Smuzhiyun 				    (i2cclk < tscl_h)) {
613*4882a593Smuzhiyun 					int clk_error = tscl - i2cbus;
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 					if (clk_error < 0)
616*4882a593Smuzhiyun 						clk_error = -clk_error;
617*4882a593Smuzhiyun 
618*4882a593Smuzhiyun 					if (clk_error < clk_error_prev) {
619*4882a593Smuzhiyun 						clk_error_prev = clk_error;
620*4882a593Smuzhiyun 						v->scll = l;
621*4882a593Smuzhiyun 						v->sclh = h;
622*4882a593Smuzhiyun 						s = v;
623*4882a593Smuzhiyun 					}
624*4882a593Smuzhiyun 				}
625*4882a593Smuzhiyun 			}
626*4882a593Smuzhiyun 		}
627*4882a593Smuzhiyun 	}
628*4882a593Smuzhiyun 
629*4882a593Smuzhiyun 	if (!s) {
630*4882a593Smuzhiyun 		pr_err("%s: no solution at all\n", __func__);
631*4882a593Smuzhiyun 		ret = -EPERM;
632*4882a593Smuzhiyun 	}
633*4882a593Smuzhiyun 
634*4882a593Smuzhiyun 	return ret;
635*4882a593Smuzhiyun }
636*4882a593Smuzhiyun 
stm32_i2c_compute_timing(struct stm32_i2c_priv * i2c_priv,struct stm32_i2c_setup * setup,struct stm32_i2c_timings * output)637*4882a593Smuzhiyun static int stm32_i2c_compute_timing(struct stm32_i2c_priv *i2c_priv,
638*4882a593Smuzhiyun 				      struct stm32_i2c_setup *setup,
639*4882a593Smuzhiyun 				      struct stm32_i2c_timings *output)
640*4882a593Smuzhiyun {
641*4882a593Smuzhiyun 	struct stm32_i2c_timings *v, *_v, *s;
642*4882a593Smuzhiyun 	struct list_head solutions;
643*4882a593Smuzhiyun 	int ret;
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 	if (setup->speed >= STM32_I2C_SPEED_END) {
646*4882a593Smuzhiyun 		pr_err("%s: speed out of bound {%d/%d}\n", __func__,
647*4882a593Smuzhiyun 		      setup->speed, STM32_I2C_SPEED_END - 1);
648*4882a593Smuzhiyun 		return -EINVAL;
649*4882a593Smuzhiyun 	}
650*4882a593Smuzhiyun 
651*4882a593Smuzhiyun 	if ((setup->rise_time > i2c_specs[setup->speed].rise_max) ||
652*4882a593Smuzhiyun 	    (setup->fall_time > i2c_specs[setup->speed].fall_max)) {
653*4882a593Smuzhiyun 		pr_err("%s :timings out of bound Rise{%d>%d}/Fall{%d>%d}\n",
654*4882a593Smuzhiyun 		      __func__,
655*4882a593Smuzhiyun 		      setup->rise_time, i2c_specs[setup->speed].rise_max,
656*4882a593Smuzhiyun 		      setup->fall_time, i2c_specs[setup->speed].fall_max);
657*4882a593Smuzhiyun 		return -EINVAL;
658*4882a593Smuzhiyun 	}
659*4882a593Smuzhiyun 
660*4882a593Smuzhiyun 	if (setup->dnf > STM32_I2C_DNF_MAX) {
661*4882a593Smuzhiyun 		pr_err("%s: DNF out of bound %d/%d\n", __func__,
662*4882a593Smuzhiyun 		      setup->dnf, STM32_I2C_DNF_MAX);
663*4882a593Smuzhiyun 		return -EINVAL;
664*4882a593Smuzhiyun 	}
665*4882a593Smuzhiyun 
666*4882a593Smuzhiyun 	if (setup->speed_freq > i2c_specs[setup->speed].rate) {
667*4882a593Smuzhiyun 		pr_err("%s: Freq {%d/%d}\n", __func__,
668*4882a593Smuzhiyun 		      setup->speed_freq, i2c_specs[setup->speed].rate);
669*4882a593Smuzhiyun 		return -EINVAL;
670*4882a593Smuzhiyun 	}
671*4882a593Smuzhiyun 
672*4882a593Smuzhiyun 	s = NULL;
673*4882a593Smuzhiyun 	INIT_LIST_HEAD(&solutions);
674*4882a593Smuzhiyun 	ret = stm32_i2c_compute_solutions(setup, &solutions);
675*4882a593Smuzhiyun 	if (ret)
676*4882a593Smuzhiyun 		goto exit;
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 	ret = stm32_i2c_choose_solution(setup, &solutions, s);
679*4882a593Smuzhiyun 	if (ret)
680*4882a593Smuzhiyun 		goto exit;
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 	output->presc = s->presc;
683*4882a593Smuzhiyun 	output->scldel = s->scldel;
684*4882a593Smuzhiyun 	output->sdadel = s->sdadel;
685*4882a593Smuzhiyun 	output->scll = s->scll;
686*4882a593Smuzhiyun 	output->sclh = s->sclh;
687*4882a593Smuzhiyun 
688*4882a593Smuzhiyun 	debug("%s: Presc: %i, scldel: %i, sdadel: %i, scll: %i, sclh: %i\n",
689*4882a593Smuzhiyun 	      __func__, output->presc,
690*4882a593Smuzhiyun 	      output->scldel, output->sdadel,
691*4882a593Smuzhiyun 	      output->scll, output->sclh);
692*4882a593Smuzhiyun 
693*4882a593Smuzhiyun exit:
694*4882a593Smuzhiyun 	/* Release list and memory */
695*4882a593Smuzhiyun 	list_for_each_entry_safe(v, _v, &solutions, node) {
696*4882a593Smuzhiyun 		list_del(&v->node);
697*4882a593Smuzhiyun 		kfree(v);
698*4882a593Smuzhiyun 	}
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	return ret;
701*4882a593Smuzhiyun }
702*4882a593Smuzhiyun 
stm32_i2c_setup_timing(struct stm32_i2c_priv * i2c_priv,struct stm32_i2c_timings * timing)703*4882a593Smuzhiyun static int stm32_i2c_setup_timing(struct stm32_i2c_priv *i2c_priv,
704*4882a593Smuzhiyun 				    struct stm32_i2c_timings *timing)
705*4882a593Smuzhiyun {
706*4882a593Smuzhiyun 	struct stm32_i2c_setup *setup = i2c_priv->setup;
707*4882a593Smuzhiyun 	int ret = 0;
708*4882a593Smuzhiyun 
709*4882a593Smuzhiyun 	setup->speed = i2c_priv->speed;
710*4882a593Smuzhiyun 	setup->speed_freq = i2c_specs[setup->speed].rate;
711*4882a593Smuzhiyun 	setup->clock_src = clk_get_rate(&i2c_priv->clk);
712*4882a593Smuzhiyun 
713*4882a593Smuzhiyun 	if (!setup->clock_src) {
714*4882a593Smuzhiyun 		pr_err("%s: clock rate is 0\n", __func__);
715*4882a593Smuzhiyun 		return -EINVAL;
716*4882a593Smuzhiyun 	}
717*4882a593Smuzhiyun 
718*4882a593Smuzhiyun 	do {
719*4882a593Smuzhiyun 		ret = stm32_i2c_compute_timing(i2c_priv, setup, timing);
720*4882a593Smuzhiyun 		if (ret) {
721*4882a593Smuzhiyun 			debug("%s: failed to compute I2C timings.\n",
722*4882a593Smuzhiyun 			      __func__);
723*4882a593Smuzhiyun 			if (i2c_priv->speed > STM32_I2C_SPEED_STANDARD) {
724*4882a593Smuzhiyun 				i2c_priv->speed--;
725*4882a593Smuzhiyun 				setup->speed = i2c_priv->speed;
726*4882a593Smuzhiyun 				setup->speed_freq =
727*4882a593Smuzhiyun 					i2c_specs[setup->speed].rate;
728*4882a593Smuzhiyun 				debug("%s: downgrade I2C Speed Freq to (%i)\n",
729*4882a593Smuzhiyun 				      __func__, i2c_specs[setup->speed].rate);
730*4882a593Smuzhiyun 			} else {
731*4882a593Smuzhiyun 				break;
732*4882a593Smuzhiyun 			}
733*4882a593Smuzhiyun 		}
734*4882a593Smuzhiyun 	} while (ret);
735*4882a593Smuzhiyun 
736*4882a593Smuzhiyun 	if (ret) {
737*4882a593Smuzhiyun 		pr_err("%s: impossible to compute I2C timings.\n", __func__);
738*4882a593Smuzhiyun 		return ret;
739*4882a593Smuzhiyun 	}
740*4882a593Smuzhiyun 
741*4882a593Smuzhiyun 	debug("%s: I2C Speed(%i), Freq(%i), Clk Source(%i)\n", __func__,
742*4882a593Smuzhiyun 	      setup->speed, setup->speed_freq, setup->clock_src);
743*4882a593Smuzhiyun 	debug("%s: I2C Rise(%i) and Fall(%i) Time\n", __func__,
744*4882a593Smuzhiyun 	      setup->rise_time, setup->fall_time);
745*4882a593Smuzhiyun 	debug("%s: I2C Analog Filter(%s), DNF(%i)\n", __func__,
746*4882a593Smuzhiyun 	      setup->analog_filter ? "On" : "Off", setup->dnf);
747*4882a593Smuzhiyun 
748*4882a593Smuzhiyun 	return 0;
749*4882a593Smuzhiyun }
750*4882a593Smuzhiyun 
stm32_i2c_hw_config(struct stm32_i2c_priv * i2c_priv)751*4882a593Smuzhiyun static int stm32_i2c_hw_config(struct stm32_i2c_priv *i2c_priv)
752*4882a593Smuzhiyun {
753*4882a593Smuzhiyun 	struct stm32_i2c_regs *regs = i2c_priv->regs;
754*4882a593Smuzhiyun 	struct stm32_i2c_timings t;
755*4882a593Smuzhiyun 	int ret;
756*4882a593Smuzhiyun 	u32 timing = 0;
757*4882a593Smuzhiyun 
758*4882a593Smuzhiyun 	ret = stm32_i2c_setup_timing(i2c_priv, &t);
759*4882a593Smuzhiyun 	if (ret)
760*4882a593Smuzhiyun 		return ret;
761*4882a593Smuzhiyun 
762*4882a593Smuzhiyun 	/* Disable I2C */
763*4882a593Smuzhiyun 	clrbits_le32(&regs->cr1, STM32_I2C_CR1_PE);
764*4882a593Smuzhiyun 
765*4882a593Smuzhiyun 	/* Timing settings */
766*4882a593Smuzhiyun 	timing |= STM32_I2C_TIMINGR_PRESC(t.presc);
767*4882a593Smuzhiyun 	timing |= STM32_I2C_TIMINGR_SCLDEL(t.scldel);
768*4882a593Smuzhiyun 	timing |= STM32_I2C_TIMINGR_SDADEL(t.sdadel);
769*4882a593Smuzhiyun 	timing |= STM32_I2C_TIMINGR_SCLH(t.sclh);
770*4882a593Smuzhiyun 	timing |= STM32_I2C_TIMINGR_SCLL(t.scll);
771*4882a593Smuzhiyun 	writel(timing, &regs->timingr);
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	/* Enable I2C */
774*4882a593Smuzhiyun 	if (i2c_priv->setup->analog_filter)
775*4882a593Smuzhiyun 		clrbits_le32(&regs->cr1, STM32_I2C_CR1_ANFOFF);
776*4882a593Smuzhiyun 	else
777*4882a593Smuzhiyun 		setbits_le32(&regs->cr1, STM32_I2C_CR1_ANFOFF);
778*4882a593Smuzhiyun 	setbits_le32(&regs->cr1, STM32_I2C_CR1_PE);
779*4882a593Smuzhiyun 
780*4882a593Smuzhiyun 	return 0;
781*4882a593Smuzhiyun }
782*4882a593Smuzhiyun 
stm32_i2c_set_bus_speed(struct udevice * bus,unsigned int speed)783*4882a593Smuzhiyun static int stm32_i2c_set_bus_speed(struct udevice *bus, unsigned int speed)
784*4882a593Smuzhiyun {
785*4882a593Smuzhiyun 	struct stm32_i2c_priv *i2c_priv = dev_get_priv(bus);
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	switch (speed) {
788*4882a593Smuzhiyun 	case STANDARD_RATE:
789*4882a593Smuzhiyun 		i2c_priv->speed = STM32_I2C_SPEED_STANDARD;
790*4882a593Smuzhiyun 		break;
791*4882a593Smuzhiyun 	case FAST_RATE:
792*4882a593Smuzhiyun 		i2c_priv->speed = STM32_I2C_SPEED_FAST;
793*4882a593Smuzhiyun 		break;
794*4882a593Smuzhiyun 	case FAST_PLUS_RATE:
795*4882a593Smuzhiyun 		i2c_priv->speed = STM32_I2C_SPEED_FAST_PLUS;
796*4882a593Smuzhiyun 		break;
797*4882a593Smuzhiyun 	default:
798*4882a593Smuzhiyun 		debug("%s: Speed %d not supported\n", __func__, speed);
799*4882a593Smuzhiyun 		return -EINVAL;
800*4882a593Smuzhiyun 	}
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 	return stm32_i2c_hw_config(i2c_priv);
803*4882a593Smuzhiyun }
804*4882a593Smuzhiyun 
stm32_i2c_probe(struct udevice * dev)805*4882a593Smuzhiyun static int stm32_i2c_probe(struct udevice *dev)
806*4882a593Smuzhiyun {
807*4882a593Smuzhiyun 	struct stm32_i2c_priv *i2c_priv = dev_get_priv(dev);
808*4882a593Smuzhiyun 	struct reset_ctl reset_ctl;
809*4882a593Smuzhiyun 	fdt_addr_t addr;
810*4882a593Smuzhiyun 	int ret;
811*4882a593Smuzhiyun 
812*4882a593Smuzhiyun 	addr = dev_read_addr(dev);
813*4882a593Smuzhiyun 	if (addr == FDT_ADDR_T_NONE)
814*4882a593Smuzhiyun 		return -EINVAL;
815*4882a593Smuzhiyun 
816*4882a593Smuzhiyun 	i2c_priv->regs = (struct stm32_i2c_regs *)addr;
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun 	ret = clk_get_by_index(dev, 0, &i2c_priv->clk);
819*4882a593Smuzhiyun 	if (ret)
820*4882a593Smuzhiyun 		return ret;
821*4882a593Smuzhiyun 
822*4882a593Smuzhiyun 	ret = clk_enable(&i2c_priv->clk);
823*4882a593Smuzhiyun 	if (ret)
824*4882a593Smuzhiyun 		goto clk_free;
825*4882a593Smuzhiyun 
826*4882a593Smuzhiyun 	ret = reset_get_by_index(dev, 0, &reset_ctl);
827*4882a593Smuzhiyun 	if (ret)
828*4882a593Smuzhiyun 		goto clk_disable;
829*4882a593Smuzhiyun 
830*4882a593Smuzhiyun 	reset_assert(&reset_ctl);
831*4882a593Smuzhiyun 	udelay(2);
832*4882a593Smuzhiyun 	reset_deassert(&reset_ctl);
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	return 0;
835*4882a593Smuzhiyun 
836*4882a593Smuzhiyun clk_disable:
837*4882a593Smuzhiyun 	clk_disable(&i2c_priv->clk);
838*4882a593Smuzhiyun clk_free:
839*4882a593Smuzhiyun 	clk_free(&i2c_priv->clk);
840*4882a593Smuzhiyun 
841*4882a593Smuzhiyun 	return ret;
842*4882a593Smuzhiyun }
843*4882a593Smuzhiyun 
stm32_ofdata_to_platdata(struct udevice * dev)844*4882a593Smuzhiyun static int stm32_ofdata_to_platdata(struct udevice *dev)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun 	struct stm32_i2c_priv *i2c_priv = dev_get_priv(dev);
847*4882a593Smuzhiyun 	u32 rise_time, fall_time;
848*4882a593Smuzhiyun 
849*4882a593Smuzhiyun 	i2c_priv->setup = (struct stm32_i2c_setup *)dev_get_driver_data(dev);
850*4882a593Smuzhiyun 	if (!i2c_priv->setup)
851*4882a593Smuzhiyun 		return -EINVAL;
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 	rise_time = dev_read_u32_default(dev, "i2c-scl-rising-time-ns", 0);
854*4882a593Smuzhiyun 	if (rise_time)
855*4882a593Smuzhiyun 		i2c_priv->setup->rise_time = rise_time;
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	fall_time = dev_read_u32_default(dev, "i2c-scl-falling-time-ns", 0);
858*4882a593Smuzhiyun 	if (fall_time)
859*4882a593Smuzhiyun 		i2c_priv->setup->fall_time = fall_time;
860*4882a593Smuzhiyun 
861*4882a593Smuzhiyun 	return 0;
862*4882a593Smuzhiyun }
863*4882a593Smuzhiyun 
864*4882a593Smuzhiyun static const struct dm_i2c_ops stm32_i2c_ops = {
865*4882a593Smuzhiyun 	.xfer = stm32_i2c_xfer,
866*4882a593Smuzhiyun 	.set_bus_speed = stm32_i2c_set_bus_speed,
867*4882a593Smuzhiyun };
868*4882a593Smuzhiyun 
869*4882a593Smuzhiyun static const struct udevice_id stm32_i2c_of_match[] = {
870*4882a593Smuzhiyun 	{ .compatible = "st,stm32f7-i2c", .data = (ulong)&stm32f7_setup },
871*4882a593Smuzhiyun 	{}
872*4882a593Smuzhiyun };
873*4882a593Smuzhiyun 
874*4882a593Smuzhiyun U_BOOT_DRIVER(stm32f7_i2c) = {
875*4882a593Smuzhiyun 	.name = "stm32f7-i2c",
876*4882a593Smuzhiyun 	.id = UCLASS_I2C,
877*4882a593Smuzhiyun 	.of_match = stm32_i2c_of_match,
878*4882a593Smuzhiyun 	.ofdata_to_platdata = stm32_ofdata_to_platdata,
879*4882a593Smuzhiyun 	.probe = stm32_i2c_probe,
880*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct stm32_i2c_priv),
881*4882a593Smuzhiyun 	.ops = &stm32_i2c_ops,
882*4882a593Smuzhiyun };
883