1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2012 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
3*4882a593Smuzhiyun * Copyright (C) 2012 Renesas Solutions Corp.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * NOTE: This driver should be converted to driver model before June 2017.
8*4882a593Smuzhiyun * Please see doc/driver-model/i2c-howto.txt for instructions.
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <i2c.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun struct sh_i2c {
16*4882a593Smuzhiyun u8 iccr1;
17*4882a593Smuzhiyun u8 iccr2;
18*4882a593Smuzhiyun u8 icmr;
19*4882a593Smuzhiyun u8 icier;
20*4882a593Smuzhiyun u8 icsr;
21*4882a593Smuzhiyun u8 sar;
22*4882a593Smuzhiyun u8 icdrt;
23*4882a593Smuzhiyun u8 icdrr;
24*4882a593Smuzhiyun u8 nf2cyc;
25*4882a593Smuzhiyun u8 __pad0;
26*4882a593Smuzhiyun u8 __pad1;
27*4882a593Smuzhiyun };
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun static struct sh_i2c *base;
30*4882a593Smuzhiyun static u8 iccr1_cks, nf2cyc;
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* ICCR1 */
33*4882a593Smuzhiyun #define SH_I2C_ICCR1_ICE (1 << 7)
34*4882a593Smuzhiyun #define SH_I2C_ICCR1_RCVD (1 << 6)
35*4882a593Smuzhiyun #define SH_I2C_ICCR1_MST (1 << 5)
36*4882a593Smuzhiyun #define SH_I2C_ICCR1_TRS (1 << 4)
37*4882a593Smuzhiyun #define SH_I2C_ICCR1_MTRS \
38*4882a593Smuzhiyun (SH_I2C_ICCR1_MST | SH_I2C_ICCR1_TRS)
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun /* ICCR1 */
41*4882a593Smuzhiyun #define SH_I2C_ICCR2_BBSY (1 << 7)
42*4882a593Smuzhiyun #define SH_I2C_ICCR2_SCP (1 << 6)
43*4882a593Smuzhiyun #define SH_I2C_ICCR2_SDAO (1 << 5)
44*4882a593Smuzhiyun #define SH_I2C_ICCR2_SDAOP (1 << 4)
45*4882a593Smuzhiyun #define SH_I2C_ICCR2_SCLO (1 << 3)
46*4882a593Smuzhiyun #define SH_I2C_ICCR2_IICRST (1 << 1)
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun #define SH_I2C_ICIER_TIE (1 << 7)
49*4882a593Smuzhiyun #define SH_I2C_ICIER_TEIE (1 << 6)
50*4882a593Smuzhiyun #define SH_I2C_ICIER_RIE (1 << 5)
51*4882a593Smuzhiyun #define SH_I2C_ICIER_NAKIE (1 << 4)
52*4882a593Smuzhiyun #define SH_I2C_ICIER_STIE (1 << 3)
53*4882a593Smuzhiyun #define SH_I2C_ICIER_ACKE (1 << 2)
54*4882a593Smuzhiyun #define SH_I2C_ICIER_ACKBR (1 << 1)
55*4882a593Smuzhiyun #define SH_I2C_ICIER_ACKBT (1 << 0)
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun #define SH_I2C_ICSR_TDRE (1 << 7)
58*4882a593Smuzhiyun #define SH_I2C_ICSR_TEND (1 << 6)
59*4882a593Smuzhiyun #define SH_I2C_ICSR_RDRF (1 << 5)
60*4882a593Smuzhiyun #define SH_I2C_ICSR_NACKF (1 << 4)
61*4882a593Smuzhiyun #define SH_I2C_ICSR_STOP (1 << 3)
62*4882a593Smuzhiyun #define SH_I2C_ICSR_ALOVE (1 << 2)
63*4882a593Smuzhiyun #define SH_I2C_ICSR_AAS (1 << 1)
64*4882a593Smuzhiyun #define SH_I2C_ICSR_ADZ (1 << 0)
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun #define IRQ_WAIT 1000
67*4882a593Smuzhiyun
sh_i2c_send_stop(struct sh_i2c * base)68*4882a593Smuzhiyun static void sh_i2c_send_stop(struct sh_i2c *base)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun clrbits_8(&base->iccr2, SH_I2C_ICCR2_BBSY | SH_I2C_ICCR2_SCP);
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun
check_icsr_bits(struct sh_i2c * base,u8 bits)73*4882a593Smuzhiyun static int check_icsr_bits(struct sh_i2c *base, u8 bits)
74*4882a593Smuzhiyun {
75*4882a593Smuzhiyun int i;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun for (i = 0; i < IRQ_WAIT; i++) {
78*4882a593Smuzhiyun if (bits & readb(&base->icsr))
79*4882a593Smuzhiyun return 0;
80*4882a593Smuzhiyun udelay(10);
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun return 1;
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun
check_stop(struct sh_i2c * base)86*4882a593Smuzhiyun static int check_stop(struct sh_i2c *base)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun int ret = check_icsr_bits(base, SH_I2C_ICSR_STOP);
89*4882a593Smuzhiyun clrbits_8(&base->icsr, SH_I2C_ICSR_STOP);
90*4882a593Smuzhiyun
91*4882a593Smuzhiyun return ret;
92*4882a593Smuzhiyun }
93*4882a593Smuzhiyun
check_tend(struct sh_i2c * base,int stop)94*4882a593Smuzhiyun static int check_tend(struct sh_i2c *base, int stop)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun int ret = check_icsr_bits(base, SH_I2C_ICSR_TEND);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun if (stop) {
99*4882a593Smuzhiyun clrbits_8(&base->icsr, SH_I2C_ICSR_STOP);
100*4882a593Smuzhiyun sh_i2c_send_stop(base);
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
103*4882a593Smuzhiyun clrbits_8(&base->icsr, SH_I2C_ICSR_TEND);
104*4882a593Smuzhiyun return ret;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
check_tdre(struct sh_i2c * base)107*4882a593Smuzhiyun static int check_tdre(struct sh_i2c *base)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun return check_icsr_bits(base, SH_I2C_ICSR_TDRE);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun
check_rdrf(struct sh_i2c * base)112*4882a593Smuzhiyun static int check_rdrf(struct sh_i2c *base)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun return check_icsr_bits(base, SH_I2C_ICSR_RDRF);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
check_bbsy(struct sh_i2c * base)117*4882a593Smuzhiyun static int check_bbsy(struct sh_i2c *base)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun int i;
120*4882a593Smuzhiyun
121*4882a593Smuzhiyun for (i = 0 ; i < IRQ_WAIT ; i++) {
122*4882a593Smuzhiyun if (!(SH_I2C_ICCR2_BBSY & readb(&base->iccr2)))
123*4882a593Smuzhiyun return 0;
124*4882a593Smuzhiyun udelay(10);
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun return 1;
127*4882a593Smuzhiyun }
128*4882a593Smuzhiyun
check_ackbr(struct sh_i2c * base)129*4882a593Smuzhiyun static int check_ackbr(struct sh_i2c *base)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun int i;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun for (i = 0 ; i < IRQ_WAIT ; i++) {
134*4882a593Smuzhiyun if (!(SH_I2C_ICIER_ACKBR & readb(&base->icier)))
135*4882a593Smuzhiyun return 0;
136*4882a593Smuzhiyun udelay(10);
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun return 1;
140*4882a593Smuzhiyun }
141*4882a593Smuzhiyun
sh_i2c_reset(struct sh_i2c * base)142*4882a593Smuzhiyun static void sh_i2c_reset(struct sh_i2c *base)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun setbits_8(&base->iccr2, SH_I2C_ICCR2_IICRST);
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun udelay(100);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun clrbits_8(&base->iccr2, SH_I2C_ICCR2_IICRST);
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
i2c_set_addr(struct sh_i2c * base,u8 id,u8 reg)151*4882a593Smuzhiyun static int i2c_set_addr(struct sh_i2c *base, u8 id, u8 reg)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun if (check_bbsy(base)) {
154*4882a593Smuzhiyun puts("i2c bus busy\n");
155*4882a593Smuzhiyun goto fail;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun setbits_8(&base->iccr1, SH_I2C_ICCR1_MTRS);
159*4882a593Smuzhiyun clrsetbits_8(&base->iccr2, SH_I2C_ICCR2_SCP, SH_I2C_ICCR2_BBSY);
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun writeb((id << 1), &base->icdrt);
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun if (check_tend(base, 0)) {
164*4882a593Smuzhiyun puts("TEND check fail...\n");
165*4882a593Smuzhiyun goto fail;
166*4882a593Smuzhiyun }
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun if (check_ackbr(base)) {
169*4882a593Smuzhiyun check_tend(base, 0);
170*4882a593Smuzhiyun sh_i2c_send_stop(base);
171*4882a593Smuzhiyun goto fail;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun writeb(reg, &base->icdrt);
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun if (check_tdre(base)) {
177*4882a593Smuzhiyun puts("TDRE check fail...\n");
178*4882a593Smuzhiyun goto fail;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun if (check_tend(base, 0)) {
182*4882a593Smuzhiyun puts("TEND check fail...\n");
183*4882a593Smuzhiyun goto fail;
184*4882a593Smuzhiyun }
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun return 0;
187*4882a593Smuzhiyun fail:
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun return 1;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun static int
i2c_raw_write(struct sh_i2c * base,u8 id,u8 reg,u8 * val,int size)193*4882a593Smuzhiyun i2c_raw_write(struct sh_i2c *base, u8 id, u8 reg, u8 *val, int size)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun int i;
196*4882a593Smuzhiyun
197*4882a593Smuzhiyun if (i2c_set_addr(base, id, reg)) {
198*4882a593Smuzhiyun puts("Fail set slave address\n");
199*4882a593Smuzhiyun return 1;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun for (i = 0; i < size; i++) {
203*4882a593Smuzhiyun writeb(val[i], &base->icdrt);
204*4882a593Smuzhiyun check_tdre(base);
205*4882a593Smuzhiyun }
206*4882a593Smuzhiyun
207*4882a593Smuzhiyun check_tend(base, 1);
208*4882a593Smuzhiyun check_stop(base);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun udelay(100);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun clrbits_8(&base->iccr1, SH_I2C_ICCR1_MTRS);
213*4882a593Smuzhiyun clrbits_8(&base->icsr, SH_I2C_ICSR_TDRE);
214*4882a593Smuzhiyun sh_i2c_reset(base);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun return 0;
217*4882a593Smuzhiyun }
218*4882a593Smuzhiyun
i2c_raw_read(struct sh_i2c * base,u8 id,u8 reg)219*4882a593Smuzhiyun static u8 i2c_raw_read(struct sh_i2c *base, u8 id, u8 reg)
220*4882a593Smuzhiyun {
221*4882a593Smuzhiyun u8 ret = 0;
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun if (i2c_set_addr(base, id, reg)) {
224*4882a593Smuzhiyun puts("Fail set slave address\n");
225*4882a593Smuzhiyun goto fail;
226*4882a593Smuzhiyun }
227*4882a593Smuzhiyun
228*4882a593Smuzhiyun clrsetbits_8(&base->iccr2, SH_I2C_ICCR2_SCP, SH_I2C_ICCR2_BBSY);
229*4882a593Smuzhiyun writeb((id << 1) | 1, &base->icdrt);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun if (check_tend(base, 0))
232*4882a593Smuzhiyun puts("TDRE check fail...\n");
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun clrsetbits_8(&base->iccr1, SH_I2C_ICCR1_TRS, SH_I2C_ICCR1_MST);
235*4882a593Smuzhiyun clrbits_8(&base->icsr, SH_I2C_ICSR_TDRE);
236*4882a593Smuzhiyun setbits_8(&base->icier, SH_I2C_ICIER_ACKBT);
237*4882a593Smuzhiyun setbits_8(&base->iccr1, SH_I2C_ICCR1_RCVD);
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /* read data (dummy) */
240*4882a593Smuzhiyun ret = readb(&base->icdrr);
241*4882a593Smuzhiyun
242*4882a593Smuzhiyun if (check_rdrf(base)) {
243*4882a593Smuzhiyun puts("check RDRF error\n");
244*4882a593Smuzhiyun goto fail;
245*4882a593Smuzhiyun }
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun clrbits_8(&base->icsr, SH_I2C_ICSR_STOP);
248*4882a593Smuzhiyun udelay(1000);
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun sh_i2c_send_stop(base);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun if (check_stop(base)) {
253*4882a593Smuzhiyun puts("check STOP error\n");
254*4882a593Smuzhiyun goto fail;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun clrbits_8(&base->iccr1, SH_I2C_ICCR1_MTRS);
258*4882a593Smuzhiyun clrbits_8(&base->icsr, SH_I2C_ICSR_TDRE);
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /* data read */
261*4882a593Smuzhiyun ret = readb(&base->icdrr);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun fail:
264*4882a593Smuzhiyun clrbits_8(&base->iccr1, SH_I2C_ICCR1_RCVD);
265*4882a593Smuzhiyun
266*4882a593Smuzhiyun return ret;
267*4882a593Smuzhiyun }
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun #ifdef CONFIG_I2C_MULTI_BUS
270*4882a593Smuzhiyun static unsigned int current_bus;
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun /**
273*4882a593Smuzhiyun * i2c_set_bus_num - change active I2C bus
274*4882a593Smuzhiyun * @bus: bus index, zero based
275*4882a593Smuzhiyun * @returns: 0 on success, non-0 on failure
276*4882a593Smuzhiyun */
i2c_set_bus_num(unsigned int bus)277*4882a593Smuzhiyun int i2c_set_bus_num(unsigned int bus)
278*4882a593Smuzhiyun {
279*4882a593Smuzhiyun switch (bus) {
280*4882a593Smuzhiyun case 0:
281*4882a593Smuzhiyun base = (void *)CONFIG_SH_I2C_BASE0;
282*4882a593Smuzhiyun break;
283*4882a593Smuzhiyun case 1:
284*4882a593Smuzhiyun base = (void *)CONFIG_SH_I2C_BASE1;
285*4882a593Smuzhiyun break;
286*4882a593Smuzhiyun default:
287*4882a593Smuzhiyun printf("Bad bus: %d\n", bus);
288*4882a593Smuzhiyun return -1;
289*4882a593Smuzhiyun }
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun current_bus = bus;
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun return 0;
294*4882a593Smuzhiyun }
295*4882a593Smuzhiyun
296*4882a593Smuzhiyun /**
297*4882a593Smuzhiyun * i2c_get_bus_num - returns index of active I2C bus
298*4882a593Smuzhiyun */
i2c_get_bus_num(void)299*4882a593Smuzhiyun unsigned int i2c_get_bus_num(void)
300*4882a593Smuzhiyun {
301*4882a593Smuzhiyun return current_bus;
302*4882a593Smuzhiyun }
303*4882a593Smuzhiyun #endif
304*4882a593Smuzhiyun
i2c_init(int speed,int slaveaddr)305*4882a593Smuzhiyun void i2c_init(int speed, int slaveaddr)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun #ifdef CONFIG_I2C_MULTI_BUS
308*4882a593Smuzhiyun current_bus = 0;
309*4882a593Smuzhiyun #endif
310*4882a593Smuzhiyun base = (struct sh_i2c *)CONFIG_SH_I2C_BASE0;
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun if (speed == 400000)
313*4882a593Smuzhiyun iccr1_cks = 0x07;
314*4882a593Smuzhiyun else
315*4882a593Smuzhiyun iccr1_cks = 0x0F;
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun nf2cyc = 1;
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun /* Reset */
320*4882a593Smuzhiyun sh_i2c_reset(base);
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun /* ICE enable and set clock */
323*4882a593Smuzhiyun writeb(SH_I2C_ICCR1_ICE | iccr1_cks, &base->iccr1);
324*4882a593Smuzhiyun writeb(nf2cyc, &base->nf2cyc);
325*4882a593Smuzhiyun }
326*4882a593Smuzhiyun
327*4882a593Smuzhiyun /*
328*4882a593Smuzhiyun * i2c_read: - Read multiple bytes from an i2c device
329*4882a593Smuzhiyun *
330*4882a593Smuzhiyun * The higher level routines take into account that this function is only
331*4882a593Smuzhiyun * called with len < page length of the device (see configuration file)
332*4882a593Smuzhiyun *
333*4882a593Smuzhiyun * @chip: address of the chip which is to be read
334*4882a593Smuzhiyun * @addr: i2c data address within the chip
335*4882a593Smuzhiyun * @alen: length of the i2c data address (1..2 bytes)
336*4882a593Smuzhiyun * @buffer: where to write the data
337*4882a593Smuzhiyun * @len: how much byte do we want to read
338*4882a593Smuzhiyun * @return: 0 in case of success
339*4882a593Smuzhiyun */
i2c_read(u8 chip,u32 addr,int alen,u8 * buffer,int len)340*4882a593Smuzhiyun int i2c_read(u8 chip, u32 addr, int alen, u8 *buffer, int len)
341*4882a593Smuzhiyun {
342*4882a593Smuzhiyun int i = 0;
343*4882a593Smuzhiyun for (i = 0; i < len; i++)
344*4882a593Smuzhiyun buffer[i] = i2c_raw_read(base, chip, addr + i);
345*4882a593Smuzhiyun
346*4882a593Smuzhiyun return 0;
347*4882a593Smuzhiyun }
348*4882a593Smuzhiyun
349*4882a593Smuzhiyun /*
350*4882a593Smuzhiyun * i2c_write: - Write multiple bytes to an i2c device
351*4882a593Smuzhiyun *
352*4882a593Smuzhiyun * The higher level routines take into account that this function is only
353*4882a593Smuzhiyun * called with len < page length of the device (see configuration file)
354*4882a593Smuzhiyun *
355*4882a593Smuzhiyun * @chip: address of the chip which is to be written
356*4882a593Smuzhiyun * @addr: i2c data address within the chip
357*4882a593Smuzhiyun * @alen: length of the i2c data address (1..2 bytes)
358*4882a593Smuzhiyun * @buffer: where to find the data to be written
359*4882a593Smuzhiyun * @len: how much byte do we want to read
360*4882a593Smuzhiyun * @return: 0 in case of success
361*4882a593Smuzhiyun */
i2c_write(u8 chip,u32 addr,int alen,u8 * buffer,int len)362*4882a593Smuzhiyun int i2c_write(u8 chip, u32 addr, int alen, u8 *buffer, int len)
363*4882a593Smuzhiyun {
364*4882a593Smuzhiyun return i2c_raw_write(base, chip, addr, buffer, len);
365*4882a593Smuzhiyun }
366*4882a593Smuzhiyun
367*4882a593Smuzhiyun /*
368*4882a593Smuzhiyun * i2c_probe: - Test if a chip answers for a given i2c address
369*4882a593Smuzhiyun *
370*4882a593Smuzhiyun * @chip: address of the chip which is searched for
371*4882a593Smuzhiyun * @return: 0 if a chip was found, -1 otherwhise
372*4882a593Smuzhiyun */
i2c_probe(u8 chip)373*4882a593Smuzhiyun int i2c_probe(u8 chip)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun u8 byte;
376*4882a593Smuzhiyun return i2c_read(chip, 0, 0, &byte, 1);
377*4882a593Smuzhiyun }
378