xref: /OK3568_Linux_fs/u-boot/drivers/i2c/mxs_i2c.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Freescale i.MX28 I2C Driver
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * Copyright (C) 2011 Marek Vasut <marek.vasut@gmail.com>
5*4882a593Smuzhiyun  * on behalf of DENX Software Engineering GmbH
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * Partly based on Linux kernel i2c-mxs.c driver:
8*4882a593Smuzhiyun  * Copyright (C) 2011 Wolfram Sang, Pengutronix e.K.
9*4882a593Smuzhiyun  *
10*4882a593Smuzhiyun  * Which was based on a (non-working) driver which was:
11*4882a593Smuzhiyun  * Copyright (C) 2009-2010 Freescale Semiconductor, Inc. All Rights Reserved.
12*4882a593Smuzhiyun  *
13*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
14*4882a593Smuzhiyun  */
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #include <common.h>
17*4882a593Smuzhiyun #include <malloc.h>
18*4882a593Smuzhiyun #include <i2c.h>
19*4882a593Smuzhiyun #include <linux/errno.h>
20*4882a593Smuzhiyun #include <asm/io.h>
21*4882a593Smuzhiyun #include <asm/arch/clock.h>
22*4882a593Smuzhiyun #include <asm/arch/imx-regs.h>
23*4882a593Smuzhiyun #include <asm/arch/sys_proto.h>
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun #define	MXS_I2C_MAX_TIMEOUT	1000000
26*4882a593Smuzhiyun 
mxs_i2c_get_base(struct i2c_adapter * adap)27*4882a593Smuzhiyun static struct mxs_i2c_regs *mxs_i2c_get_base(struct i2c_adapter *adap)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun 	if (adap->hwadapnr == 0)
30*4882a593Smuzhiyun 		return (struct mxs_i2c_regs *)MXS_I2C0_BASE;
31*4882a593Smuzhiyun 	else
32*4882a593Smuzhiyun 		return (struct mxs_i2c_regs *)MXS_I2C1_BASE;
33*4882a593Smuzhiyun }
34*4882a593Smuzhiyun 
mxs_i2c_get_bus_speed(struct i2c_adapter * adap)35*4882a593Smuzhiyun static unsigned int mxs_i2c_get_bus_speed(struct i2c_adapter *adap)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun 	struct mxs_i2c_regs *i2c_regs = mxs_i2c_get_base(adap);
38*4882a593Smuzhiyun 	uint32_t clk = mxc_get_clock(MXC_XTAL_CLK);
39*4882a593Smuzhiyun 	uint32_t timing0;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	timing0 = readl(&i2c_regs->hw_i2c_timing0);
42*4882a593Smuzhiyun 	/*
43*4882a593Smuzhiyun 	 * This is a reverse version of the algorithm presented in
44*4882a593Smuzhiyun 	 * i2c_set_bus_speed(). Please refer there for details.
45*4882a593Smuzhiyun 	 */
46*4882a593Smuzhiyun 	return clk / ((((timing0 >> 16) - 3) * 2) + 38);
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun 
mxs_i2c_set_bus_speed(struct i2c_adapter * adap,uint speed)49*4882a593Smuzhiyun static uint mxs_i2c_set_bus_speed(struct i2c_adapter *adap, uint speed)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun 	struct mxs_i2c_regs *i2c_regs = mxs_i2c_get_base(adap);
52*4882a593Smuzhiyun 	/*
53*4882a593Smuzhiyun 	 * The timing derivation algorithm. There is no documentation for this
54*4882a593Smuzhiyun 	 * algorithm available, it was derived by using the scope and fiddling
55*4882a593Smuzhiyun 	 * with constants until the result observed on the scope was good enough
56*4882a593Smuzhiyun 	 * for 20kHz, 50kHz, 100kHz, 200kHz, 300kHz and 400kHz. It should be
57*4882a593Smuzhiyun 	 * possible to assume the algorithm works for other frequencies as well.
58*4882a593Smuzhiyun 	 *
59*4882a593Smuzhiyun 	 * Note it was necessary to cap the frequency on both ends as it's not
60*4882a593Smuzhiyun 	 * possible to configure completely arbitrary frequency for the I2C bus
61*4882a593Smuzhiyun 	 * clock.
62*4882a593Smuzhiyun 	 */
63*4882a593Smuzhiyun 	uint32_t clk = mxc_get_clock(MXC_XTAL_CLK);
64*4882a593Smuzhiyun 	uint32_t base = ((clk / speed) - 38) / 2;
65*4882a593Smuzhiyun 	uint16_t high_count = base + 3;
66*4882a593Smuzhiyun 	uint16_t low_count = base - 3;
67*4882a593Smuzhiyun 	uint16_t rcv_count = (high_count * 3) / 4;
68*4882a593Smuzhiyun 	uint16_t xmit_count = low_count / 4;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	if (speed > 540000) {
71*4882a593Smuzhiyun 		printf("MXS I2C: Speed too high (%d Hz)\n", speed);
72*4882a593Smuzhiyun 		return -EINVAL;
73*4882a593Smuzhiyun 	}
74*4882a593Smuzhiyun 
75*4882a593Smuzhiyun 	if (speed < 12000) {
76*4882a593Smuzhiyun 		printf("MXS I2C: Speed too low (%d Hz)\n", speed);
77*4882a593Smuzhiyun 		return -EINVAL;
78*4882a593Smuzhiyun 	}
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	writel((high_count << 16) | rcv_count, &i2c_regs->hw_i2c_timing0);
81*4882a593Smuzhiyun 	writel((low_count << 16) | xmit_count, &i2c_regs->hw_i2c_timing1);
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun 	writel((0x0030 << I2C_TIMING2_BUS_FREE_OFFSET) |
84*4882a593Smuzhiyun 		(0x0030 << I2C_TIMING2_LEADIN_COUNT_OFFSET),
85*4882a593Smuzhiyun 		&i2c_regs->hw_i2c_timing2);
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	return 0;
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun 
mxs_i2c_reset(struct i2c_adapter * adap)90*4882a593Smuzhiyun static void mxs_i2c_reset(struct i2c_adapter *adap)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun 	struct mxs_i2c_regs *i2c_regs = mxs_i2c_get_base(adap);
93*4882a593Smuzhiyun 	int ret;
94*4882a593Smuzhiyun 	int speed = mxs_i2c_get_bus_speed(adap);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	ret = mxs_reset_block(&i2c_regs->hw_i2c_ctrl0_reg);
97*4882a593Smuzhiyun 	if (ret) {
98*4882a593Smuzhiyun 		debug("MXS I2C: Block reset timeout\n");
99*4882a593Smuzhiyun 		return;
100*4882a593Smuzhiyun 	}
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	writel(I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ | I2C_CTRL1_NO_SLAVE_ACK_IRQ |
103*4882a593Smuzhiyun 		I2C_CTRL1_EARLY_TERM_IRQ | I2C_CTRL1_MASTER_LOSS_IRQ |
104*4882a593Smuzhiyun 		I2C_CTRL1_SLAVE_STOP_IRQ | I2C_CTRL1_SLAVE_IRQ,
105*4882a593Smuzhiyun 		&i2c_regs->hw_i2c_ctrl1_clr);
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	writel(I2C_QUEUECTRL_PIO_QUEUE_MODE, &i2c_regs->hw_i2c_queuectrl_set);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	mxs_i2c_set_bus_speed(adap, speed);
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun 
mxs_i2c_setup_read(struct i2c_adapter * adap,uint8_t chip,int len)112*4882a593Smuzhiyun static void mxs_i2c_setup_read(struct i2c_adapter *adap, uint8_t chip, int len)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun 	struct mxs_i2c_regs *i2c_regs = mxs_i2c_get_base(adap);
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 	writel(I2C_QUEUECMD_RETAIN_CLOCK | I2C_QUEUECMD_PRE_SEND_START |
117*4882a593Smuzhiyun 		I2C_QUEUECMD_MASTER_MODE | I2C_QUEUECMD_DIRECTION |
118*4882a593Smuzhiyun 		(1 << I2C_QUEUECMD_XFER_COUNT_OFFSET),
119*4882a593Smuzhiyun 		&i2c_regs->hw_i2c_queuecmd);
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	writel((chip << 1) | 1, &i2c_regs->hw_i2c_data);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	writel(I2C_QUEUECMD_SEND_NAK_ON_LAST | I2C_QUEUECMD_MASTER_MODE |
124*4882a593Smuzhiyun 		(len << I2C_QUEUECMD_XFER_COUNT_OFFSET) |
125*4882a593Smuzhiyun 		I2C_QUEUECMD_POST_SEND_STOP, &i2c_regs->hw_i2c_queuecmd);
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 	writel(I2C_QUEUECTRL_QUEUE_RUN, &i2c_regs->hw_i2c_queuectrl_set);
128*4882a593Smuzhiyun }
129*4882a593Smuzhiyun 
mxs_i2c_write(struct i2c_adapter * adap,uchar chip,uint addr,int alen,uchar * buf,int blen,int stop)130*4882a593Smuzhiyun static int mxs_i2c_write(struct i2c_adapter *adap, uchar chip, uint addr,
131*4882a593Smuzhiyun 			 int alen, uchar *buf, int blen, int stop)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	struct mxs_i2c_regs *i2c_regs = mxs_i2c_get_base(adap);
134*4882a593Smuzhiyun 	uint32_t data, tmp;
135*4882a593Smuzhiyun 	int i, remain, off;
136*4882a593Smuzhiyun 	int timeout = MXS_I2C_MAX_TIMEOUT;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	if ((alen > 4) || (alen == 0)) {
139*4882a593Smuzhiyun 		debug("MXS I2C: Invalid address length\n");
140*4882a593Smuzhiyun 		return -EINVAL;
141*4882a593Smuzhiyun 	}
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	if (stop)
144*4882a593Smuzhiyun 		stop = I2C_QUEUECMD_POST_SEND_STOP;
145*4882a593Smuzhiyun 
146*4882a593Smuzhiyun 	writel(I2C_QUEUECMD_PRE_SEND_START |
147*4882a593Smuzhiyun 		I2C_QUEUECMD_MASTER_MODE | I2C_QUEUECMD_DIRECTION |
148*4882a593Smuzhiyun 		((blen + alen + 1) << I2C_QUEUECMD_XFER_COUNT_OFFSET) | stop,
149*4882a593Smuzhiyun 		&i2c_regs->hw_i2c_queuecmd);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	data = (chip << 1) << 24;
152*4882a593Smuzhiyun 
153*4882a593Smuzhiyun 	for (i = 0; i < alen; i++) {
154*4882a593Smuzhiyun 		data >>= 8;
155*4882a593Smuzhiyun 		data |= ((char *)&addr)[alen - i - 1] << 24;
156*4882a593Smuzhiyun 		if ((i & 3) == 2)
157*4882a593Smuzhiyun 			writel(data, &i2c_regs->hw_i2c_data);
158*4882a593Smuzhiyun 	}
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	off = i;
161*4882a593Smuzhiyun 	for (; i < off + blen; i++) {
162*4882a593Smuzhiyun 		data >>= 8;
163*4882a593Smuzhiyun 		data |= buf[i - off] << 24;
164*4882a593Smuzhiyun 		if ((i & 3) == 2)
165*4882a593Smuzhiyun 			writel(data, &i2c_regs->hw_i2c_data);
166*4882a593Smuzhiyun 	}
167*4882a593Smuzhiyun 
168*4882a593Smuzhiyun 	remain = 24 - ((i & 3) * 8);
169*4882a593Smuzhiyun 	if (remain)
170*4882a593Smuzhiyun 		writel(data >> remain, &i2c_regs->hw_i2c_data);
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 	writel(I2C_QUEUECTRL_QUEUE_RUN, &i2c_regs->hw_i2c_queuectrl_set);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	while (--timeout) {
175*4882a593Smuzhiyun 		tmp = readl(&i2c_regs->hw_i2c_queuestat);
176*4882a593Smuzhiyun 		if (tmp & I2C_QUEUESTAT_WR_QUEUE_EMPTY)
177*4882a593Smuzhiyun 			break;
178*4882a593Smuzhiyun 	}
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	if (!timeout) {
181*4882a593Smuzhiyun 		debug("MXS I2C: Failed transmitting data!\n");
182*4882a593Smuzhiyun 		return -EINVAL;
183*4882a593Smuzhiyun 	}
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	return 0;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
mxs_i2c_wait_for_ack(struct i2c_adapter * adap)188*4882a593Smuzhiyun static int mxs_i2c_wait_for_ack(struct i2c_adapter *adap)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun 	struct mxs_i2c_regs *i2c_regs = mxs_i2c_get_base(adap);
191*4882a593Smuzhiyun 	uint32_t tmp;
192*4882a593Smuzhiyun 	int timeout = MXS_I2C_MAX_TIMEOUT;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	for (;;) {
195*4882a593Smuzhiyun 		tmp = readl(&i2c_regs->hw_i2c_ctrl1);
196*4882a593Smuzhiyun 		if (tmp & I2C_CTRL1_NO_SLAVE_ACK_IRQ) {
197*4882a593Smuzhiyun 			debug("MXS I2C: No slave ACK\n");
198*4882a593Smuzhiyun 			goto err;
199*4882a593Smuzhiyun 		}
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 		if (tmp & (
202*4882a593Smuzhiyun 			I2C_CTRL1_EARLY_TERM_IRQ | I2C_CTRL1_MASTER_LOSS_IRQ |
203*4882a593Smuzhiyun 			I2C_CTRL1_SLAVE_STOP_IRQ | I2C_CTRL1_SLAVE_IRQ)) {
204*4882a593Smuzhiyun 			debug("MXS I2C: Error (CTRL1 = %08x)\n", tmp);
205*4882a593Smuzhiyun 			goto err;
206*4882a593Smuzhiyun 		}
207*4882a593Smuzhiyun 
208*4882a593Smuzhiyun 		if (tmp & I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ)
209*4882a593Smuzhiyun 			break;
210*4882a593Smuzhiyun 
211*4882a593Smuzhiyun 		if (!timeout--) {
212*4882a593Smuzhiyun 			debug("MXS I2C: Operation timed out\n");
213*4882a593Smuzhiyun 			goto err;
214*4882a593Smuzhiyun 		}
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 		udelay(1);
217*4882a593Smuzhiyun 	}
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	return 0;
220*4882a593Smuzhiyun 
221*4882a593Smuzhiyun err:
222*4882a593Smuzhiyun 	mxs_i2c_reset(adap);
223*4882a593Smuzhiyun 	return 1;
224*4882a593Smuzhiyun }
225*4882a593Smuzhiyun 
mxs_i2c_if_read(struct i2c_adapter * adap,uint8_t chip,uint addr,int alen,uint8_t * buffer,int len)226*4882a593Smuzhiyun static int mxs_i2c_if_read(struct i2c_adapter *adap, uint8_t chip,
227*4882a593Smuzhiyun 			   uint addr, int alen, uint8_t *buffer,
228*4882a593Smuzhiyun 			   int len)
229*4882a593Smuzhiyun {
230*4882a593Smuzhiyun 	struct mxs_i2c_regs *i2c_regs = mxs_i2c_get_base(adap);
231*4882a593Smuzhiyun 	uint32_t tmp = 0;
232*4882a593Smuzhiyun 	int timeout = MXS_I2C_MAX_TIMEOUT;
233*4882a593Smuzhiyun 	int ret;
234*4882a593Smuzhiyun 	int i;
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun 	ret = mxs_i2c_write(adap, chip, addr, alen, NULL, 0, 0);
237*4882a593Smuzhiyun 	if (ret) {
238*4882a593Smuzhiyun 		debug("MXS I2C: Failed writing address\n");
239*4882a593Smuzhiyun 		return ret;
240*4882a593Smuzhiyun 	}
241*4882a593Smuzhiyun 
242*4882a593Smuzhiyun 	ret = mxs_i2c_wait_for_ack(adap);
243*4882a593Smuzhiyun 	if (ret) {
244*4882a593Smuzhiyun 		debug("MXS I2C: Failed writing address\n");
245*4882a593Smuzhiyun 		return ret;
246*4882a593Smuzhiyun 	}
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun 	mxs_i2c_setup_read(adap, chip, len);
249*4882a593Smuzhiyun 	ret = mxs_i2c_wait_for_ack(adap);
250*4882a593Smuzhiyun 	if (ret) {
251*4882a593Smuzhiyun 		debug("MXS I2C: Failed reading address\n");
252*4882a593Smuzhiyun 		return ret;
253*4882a593Smuzhiyun 	}
254*4882a593Smuzhiyun 
255*4882a593Smuzhiyun 	for (i = 0; i < len; i++) {
256*4882a593Smuzhiyun 		if (!(i & 3)) {
257*4882a593Smuzhiyun 			while (--timeout) {
258*4882a593Smuzhiyun 				tmp = readl(&i2c_regs->hw_i2c_queuestat);
259*4882a593Smuzhiyun 				if (!(tmp & I2C_QUEUESTAT_RD_QUEUE_EMPTY))
260*4882a593Smuzhiyun 					break;
261*4882a593Smuzhiyun 			}
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 			if (!timeout) {
264*4882a593Smuzhiyun 				debug("MXS I2C: Failed receiving data!\n");
265*4882a593Smuzhiyun 				return -ETIMEDOUT;
266*4882a593Smuzhiyun 			}
267*4882a593Smuzhiyun 
268*4882a593Smuzhiyun 			tmp = readl(&i2c_regs->hw_i2c_queuedata);
269*4882a593Smuzhiyun 		}
270*4882a593Smuzhiyun 		buffer[i] = tmp & 0xff;
271*4882a593Smuzhiyun 		tmp >>= 8;
272*4882a593Smuzhiyun 	}
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	return 0;
275*4882a593Smuzhiyun }
276*4882a593Smuzhiyun 
mxs_i2c_if_write(struct i2c_adapter * adap,uint8_t chip,uint addr,int alen,uint8_t * buffer,int len)277*4882a593Smuzhiyun static int mxs_i2c_if_write(struct i2c_adapter *adap, uint8_t chip,
278*4882a593Smuzhiyun 			    uint addr, int alen, uint8_t *buffer,
279*4882a593Smuzhiyun 			    int len)
280*4882a593Smuzhiyun {
281*4882a593Smuzhiyun 	int ret;
282*4882a593Smuzhiyun 	ret = mxs_i2c_write(adap, chip, addr, alen, buffer, len, 1);
283*4882a593Smuzhiyun 	if (ret) {
284*4882a593Smuzhiyun 		debug("MXS I2C: Failed writing address\n");
285*4882a593Smuzhiyun 		return ret;
286*4882a593Smuzhiyun 	}
287*4882a593Smuzhiyun 
288*4882a593Smuzhiyun 	ret = mxs_i2c_wait_for_ack(adap);
289*4882a593Smuzhiyun 	if (ret)
290*4882a593Smuzhiyun 		debug("MXS I2C: Failed writing address\n");
291*4882a593Smuzhiyun 
292*4882a593Smuzhiyun 	return ret;
293*4882a593Smuzhiyun }
294*4882a593Smuzhiyun 
mxs_i2c_probe(struct i2c_adapter * adap,uint8_t chip)295*4882a593Smuzhiyun static int mxs_i2c_probe(struct i2c_adapter *adap, uint8_t chip)
296*4882a593Smuzhiyun {
297*4882a593Smuzhiyun 	int ret;
298*4882a593Smuzhiyun 	ret = mxs_i2c_write(adap, chip, 0, 1, NULL, 0, 1);
299*4882a593Smuzhiyun 	if (!ret)
300*4882a593Smuzhiyun 		ret = mxs_i2c_wait_for_ack(adap);
301*4882a593Smuzhiyun 	mxs_i2c_reset(adap);
302*4882a593Smuzhiyun 	return ret;
303*4882a593Smuzhiyun }
304*4882a593Smuzhiyun 
mxs_i2c_init(struct i2c_adapter * adap,int speed,int slaveaddr)305*4882a593Smuzhiyun static void mxs_i2c_init(struct i2c_adapter *adap, int speed, int slaveaddr)
306*4882a593Smuzhiyun {
307*4882a593Smuzhiyun 	mxs_i2c_reset(adap);
308*4882a593Smuzhiyun 	mxs_i2c_set_bus_speed(adap, speed);
309*4882a593Smuzhiyun 
310*4882a593Smuzhiyun 	return;
311*4882a593Smuzhiyun }
312*4882a593Smuzhiyun 
313*4882a593Smuzhiyun U_BOOT_I2C_ADAP_COMPLETE(mxs0, mxs_i2c_init, mxs_i2c_probe,
314*4882a593Smuzhiyun 			 mxs_i2c_if_read, mxs_i2c_if_write,
315*4882a593Smuzhiyun 			 mxs_i2c_set_bus_speed,
316*4882a593Smuzhiyun 			 CONFIG_SYS_I2C_SPEED, 0, 0)
317*4882a593Smuzhiyun U_BOOT_I2C_ADAP_COMPLETE(mxs1, mxs_i2c_init, mxs_i2c_probe,
318*4882a593Smuzhiyun 			 mxs_i2c_if_read, mxs_i2c_if_write,
319*4882a593Smuzhiyun 			 mxs_i2c_set_bus_speed,
320*4882a593Smuzhiyun 			 CONFIG_SYS_I2C_SPEED, 0, 1)
321