1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2015 Google, Inc
3*4882a593Smuzhiyun * Written by Simon Glass <sjg@chromium.org>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SMBus block read/write support added by Stefan Roese:
6*4882a593Smuzhiyun * Copyright (C) 2016 Stefan Roese <sr@denx.de>
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #include <common.h>
12*4882a593Smuzhiyun #include <dm.h>
13*4882a593Smuzhiyun #include <i2c.h>
14*4882a593Smuzhiyun #include <pci.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /* PCI Configuration Space (D31:F3): SMBus */
18*4882a593Smuzhiyun #define SMB_BASE 0x20
19*4882a593Smuzhiyun #define HOSTC 0x40
20*4882a593Smuzhiyun #define HST_EN (1 << 0)
21*4882a593Smuzhiyun #define SMB_RCV_SLVA 0x09
22*4882a593Smuzhiyun
23*4882a593Smuzhiyun /* SMBus I/O bits. */
24*4882a593Smuzhiyun #define SMBHSTSTAT 0x0
25*4882a593Smuzhiyun #define SMBHSTCTL 0x2
26*4882a593Smuzhiyun #define SMBHSTCMD 0x3
27*4882a593Smuzhiyun #define SMBXMITADD 0x4
28*4882a593Smuzhiyun #define SMBHSTDAT0 0x5
29*4882a593Smuzhiyun #define SMBHSTDAT1 0x6
30*4882a593Smuzhiyun #define SMBBLKDAT 0x7
31*4882a593Smuzhiyun #define SMBTRNSADD 0x9
32*4882a593Smuzhiyun #define SMBSLVDATA 0xa
33*4882a593Smuzhiyun #define SMBAUXCTL 0xd
34*4882a593Smuzhiyun #define SMLINK_PIN_CTL 0xe
35*4882a593Smuzhiyun #define SMBUS_PIN_CTL 0xf
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* I801 Hosts Status register bits */
38*4882a593Smuzhiyun #define SMBHSTSTS_BYTE_DONE 0x80
39*4882a593Smuzhiyun #define SMBHSTSTS_INUSE_STS 0x40
40*4882a593Smuzhiyun #define SMBHSTSTS_SMBALERT_STS 0x20
41*4882a593Smuzhiyun #define SMBHSTSTS_FAILED 0x10
42*4882a593Smuzhiyun #define SMBHSTSTS_BUS_ERR 0x08
43*4882a593Smuzhiyun #define SMBHSTSTS_DEV_ERR 0x04
44*4882a593Smuzhiyun #define SMBHSTSTS_INTR 0x02
45*4882a593Smuzhiyun #define SMBHSTSTS_HOST_BUSY 0x01
46*4882a593Smuzhiyun
47*4882a593Smuzhiyun /* I801 Host Control register bits */
48*4882a593Smuzhiyun #define SMBHSTCNT_INTREN 0x01
49*4882a593Smuzhiyun #define SMBHSTCNT_KILL 0x02
50*4882a593Smuzhiyun #define SMBHSTCNT_LAST_BYTE 0x20
51*4882a593Smuzhiyun #define SMBHSTCNT_START 0x40
52*4882a593Smuzhiyun #define SMBHSTCNT_PEC_EN 0x80 /* ICH3 and later */
53*4882a593Smuzhiyun
54*4882a593Smuzhiyun /* Auxiliary control register bits, ICH4+ only */
55*4882a593Smuzhiyun #define SMBAUXCTL_CRC 1
56*4882a593Smuzhiyun #define SMBAUXCTL_E32B 2
57*4882a593Smuzhiyun
58*4882a593Smuzhiyun #define SMBUS_TIMEOUT 100 /* 100 ms */
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun struct intel_i2c {
61*4882a593Smuzhiyun u32 base;
62*4882a593Smuzhiyun int running;
63*4882a593Smuzhiyun };
64*4882a593Smuzhiyun
smbus_wait_until_ready(u32 base)65*4882a593Smuzhiyun static int smbus_wait_until_ready(u32 base)
66*4882a593Smuzhiyun {
67*4882a593Smuzhiyun unsigned long ts;
68*4882a593Smuzhiyun u8 byte;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun ts = get_timer(0);
71*4882a593Smuzhiyun do {
72*4882a593Smuzhiyun byte = inb(base + SMBHSTSTAT);
73*4882a593Smuzhiyun if (!(byte & 1))
74*4882a593Smuzhiyun return 0;
75*4882a593Smuzhiyun } while (get_timer(ts) < SMBUS_TIMEOUT);
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun return -ETIMEDOUT;
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun
smbus_wait_until_done(u32 base)80*4882a593Smuzhiyun static int smbus_wait_until_done(u32 base)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun unsigned long ts;
83*4882a593Smuzhiyun u8 byte;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun ts = get_timer(0);
86*4882a593Smuzhiyun do {
87*4882a593Smuzhiyun byte = inb(base + SMBHSTSTAT);
88*4882a593Smuzhiyun if (!((byte & 1) || (byte & ~((1 << 6) | (1 << 0))) == 0))
89*4882a593Smuzhiyun return 0;
90*4882a593Smuzhiyun } while (get_timer(ts) < SMBUS_TIMEOUT);
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun return -ETIMEDOUT;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
smbus_block_read(u32 base,u8 dev,u8 * buffer,int offset,int len)95*4882a593Smuzhiyun static int smbus_block_read(u32 base, u8 dev, u8 *buffer,
96*4882a593Smuzhiyun int offset, int len)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun u8 buf_temp[32];
99*4882a593Smuzhiyun int count;
100*4882a593Smuzhiyun int i;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun debug("%s (%d): dev=0x%x offs=0x%x len=0x%x\n",
103*4882a593Smuzhiyun __func__, __LINE__, dev, offset, len);
104*4882a593Smuzhiyun if (smbus_wait_until_ready(base) < 0)
105*4882a593Smuzhiyun return -ETIMEDOUT;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* Setup transaction */
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun /* Reset the data buffer index */
110*4882a593Smuzhiyun inb(base + SMBHSTCTL);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* Set the device I'm talking too */
113*4882a593Smuzhiyun outb(((dev & 0x7f) << 1) | 1, base + SMBXMITADD);
114*4882a593Smuzhiyun /* Set the command/address... */
115*4882a593Smuzhiyun outb(offset & 0xff, base + SMBHSTCMD);
116*4882a593Smuzhiyun /* Set up for a block read */
117*4882a593Smuzhiyun outb((inb(base + SMBHSTCTL) & (~(0x7) << 2)) | (0x5 << 2),
118*4882a593Smuzhiyun (base + SMBHSTCTL));
119*4882a593Smuzhiyun /* Clear any lingering errors, so the transaction will run */
120*4882a593Smuzhiyun outb(inb(base + SMBHSTSTAT), base + SMBHSTSTAT);
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /* Start the command */
123*4882a593Smuzhiyun outb((inb(base + SMBHSTCTL) | SMBHSTCNT_START), base + SMBHSTCTL);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* Poll for transaction completion */
126*4882a593Smuzhiyun if (smbus_wait_until_done(base) < 0) {
127*4882a593Smuzhiyun printf("SMBUS read transaction timeout (dev=0x%x)\n", dev);
128*4882a593Smuzhiyun return -ETIMEDOUT;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun
131*4882a593Smuzhiyun count = inb(base + SMBHSTDAT0);
132*4882a593Smuzhiyun debug("%s (%d): count=%d (len=%d)\n", __func__, __LINE__, count, len);
133*4882a593Smuzhiyun if (count == 0) {
134*4882a593Smuzhiyun debug("ERROR: len=0 on read\n");
135*4882a593Smuzhiyun return -EIO;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun if (count < len) {
139*4882a593Smuzhiyun debug("ERROR: too few bytes read\n");
140*4882a593Smuzhiyun return -EIO;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun if (count > 32) {
144*4882a593Smuzhiyun debug("ERROR: count=%d too high\n", count);
145*4882a593Smuzhiyun return -EIO;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun /* Read all available bytes from buffer */
149*4882a593Smuzhiyun for (i = 0; i < count; i++)
150*4882a593Smuzhiyun buf_temp[i] = inb(base + SMBBLKDAT);
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun memcpy(buffer, buf_temp, len);
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* Return results of transaction */
155*4882a593Smuzhiyun if (!(inb(base + SMBHSTSTAT) & SMBHSTSTS_INTR))
156*4882a593Smuzhiyun return -EIO;
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun return 0;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
smbus_block_write(u32 base,u8 dev,u8 * buffer,int offset,int len)161*4882a593Smuzhiyun static int smbus_block_write(u32 base, u8 dev, u8 *buffer,
162*4882a593Smuzhiyun int offset, int len)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun int i;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun debug("%s (%d): dev=0x%x offs=0x%x len=0x%x\n",
167*4882a593Smuzhiyun __func__, __LINE__, dev, offset, len);
168*4882a593Smuzhiyun if (smbus_wait_until_ready(base) < 0)
169*4882a593Smuzhiyun return -ETIMEDOUT;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun /* Setup transaction */
172*4882a593Smuzhiyun /* Set the device I'm talking too */
173*4882a593Smuzhiyun outb(((dev & 0x7f) << 1) & ~0x01, base + SMBXMITADD);
174*4882a593Smuzhiyun /* Set the command/address... */
175*4882a593Smuzhiyun outb(offset, base + SMBHSTCMD);
176*4882a593Smuzhiyun /* Set up for a block write */
177*4882a593Smuzhiyun outb((inb(base + SMBHSTCTL) & (~(0x7) << 2)) | (0x5 << 2),
178*4882a593Smuzhiyun (base + SMBHSTCTL));
179*4882a593Smuzhiyun /* Clear any lingering errors, so the transaction will run */
180*4882a593Smuzhiyun outb(inb(base + SMBHSTSTAT), base + SMBHSTSTAT);
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun /* Write count in DAT0 register */
183*4882a593Smuzhiyun outb(len, base + SMBHSTDAT0);
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* Write data bytes... */
186*4882a593Smuzhiyun for (i = 0; i < len; i++)
187*4882a593Smuzhiyun outb(*buffer++, base + SMBBLKDAT);
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* Start the command */
190*4882a593Smuzhiyun outb((inb(base + SMBHSTCTL) | SMBHSTCNT_START), base + SMBHSTCTL);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun /* Poll for transaction completion */
193*4882a593Smuzhiyun if (smbus_wait_until_done(base) < 0) {
194*4882a593Smuzhiyun printf("SMBUS write transaction timeout (dev=0x%x)\n", dev);
195*4882a593Smuzhiyun return -ETIMEDOUT;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /* Return results of transaction */
199*4882a593Smuzhiyun if (!(inb(base + SMBHSTSTAT) & SMBHSTSTS_INTR))
200*4882a593Smuzhiyun return -EIO;
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun return 0;
203*4882a593Smuzhiyun }
204*4882a593Smuzhiyun
intel_i2c_xfer(struct udevice * bus,struct i2c_msg * msg,int nmsgs)205*4882a593Smuzhiyun static int intel_i2c_xfer(struct udevice *bus, struct i2c_msg *msg, int nmsgs)
206*4882a593Smuzhiyun {
207*4882a593Smuzhiyun struct intel_i2c *i2c = dev_get_priv(bus);
208*4882a593Smuzhiyun struct i2c_msg *dmsg, *omsg, dummy;
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun debug("i2c_xfer: %d messages\n", nmsgs);
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun memset(&dummy, 0, sizeof(struct i2c_msg));
213*4882a593Smuzhiyun
214*4882a593Smuzhiyun /*
215*4882a593Smuzhiyun * We expect either two messages (one with an offset and one with the
216*4882a593Smuzhiyun * actucal data) or one message (just data)
217*4882a593Smuzhiyun */
218*4882a593Smuzhiyun if (nmsgs > 2 || nmsgs == 0) {
219*4882a593Smuzhiyun debug("%s: Only one or two messages are supported", __func__);
220*4882a593Smuzhiyun return -EIO;
221*4882a593Smuzhiyun }
222*4882a593Smuzhiyun
223*4882a593Smuzhiyun omsg = nmsgs == 1 ? &dummy : msg;
224*4882a593Smuzhiyun dmsg = nmsgs == 1 ? msg : msg + 1;
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun if (dmsg->flags & I2C_M_RD)
227*4882a593Smuzhiyun return smbus_block_read(i2c->base, dmsg->addr, &dmsg->buf[0],
228*4882a593Smuzhiyun omsg->buf[0], dmsg->len);
229*4882a593Smuzhiyun else
230*4882a593Smuzhiyun return smbus_block_write(i2c->base, dmsg->addr, &dmsg->buf[1],
231*4882a593Smuzhiyun dmsg->buf[0], dmsg->len - 1);
232*4882a593Smuzhiyun }
233*4882a593Smuzhiyun
intel_i2c_probe_chip(struct udevice * bus,uint chip_addr,uint chip_flags)234*4882a593Smuzhiyun static int intel_i2c_probe_chip(struct udevice *bus, uint chip_addr,
235*4882a593Smuzhiyun uint chip_flags)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun struct intel_i2c *i2c = dev_get_priv(bus);
238*4882a593Smuzhiyun u8 buf[4];
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun return smbus_block_read(i2c->base, chip_addr, buf, 0, 1);
241*4882a593Smuzhiyun }
242*4882a593Smuzhiyun
intel_i2c_set_bus_speed(struct udevice * bus,unsigned int speed)243*4882a593Smuzhiyun static int intel_i2c_set_bus_speed(struct udevice *bus, unsigned int speed)
244*4882a593Smuzhiyun {
245*4882a593Smuzhiyun return 0;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun
intel_i2c_probe(struct udevice * dev)248*4882a593Smuzhiyun static int intel_i2c_probe(struct udevice *dev)
249*4882a593Smuzhiyun {
250*4882a593Smuzhiyun struct intel_i2c *priv = dev_get_priv(dev);
251*4882a593Smuzhiyun ulong base;
252*4882a593Smuzhiyun
253*4882a593Smuzhiyun /* Save base address from PCI BAR */
254*4882a593Smuzhiyun priv->base = (ulong)dm_pci_map_bar(dev, PCI_BASE_ADDRESS_4,
255*4882a593Smuzhiyun PCI_REGION_IO);
256*4882a593Smuzhiyun base = priv->base;
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun /* Set SMBus enable. */
259*4882a593Smuzhiyun dm_pci_write_config8(dev, HOSTC, HST_EN);
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun /* Disable interrupts */
262*4882a593Smuzhiyun outb(inb(base + SMBHSTCTL) & ~SMBHSTCNT_INTREN, base + SMBHSTCTL);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /* Set 32-byte data buffer mode */
265*4882a593Smuzhiyun outb(inb(base + SMBAUXCTL) | SMBAUXCTL_E32B, base + SMBAUXCTL);
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun return 0;
268*4882a593Smuzhiyun }
269*4882a593Smuzhiyun
intel_i2c_bind(struct udevice * dev)270*4882a593Smuzhiyun static int intel_i2c_bind(struct udevice *dev)
271*4882a593Smuzhiyun {
272*4882a593Smuzhiyun static int num_cards __attribute__ ((section(".data")));
273*4882a593Smuzhiyun char name[20];
274*4882a593Smuzhiyun
275*4882a593Smuzhiyun /* Create a unique device name for PCI type devices */
276*4882a593Smuzhiyun if (device_is_on_pci_bus(dev)) {
277*4882a593Smuzhiyun /*
278*4882a593Smuzhiyun * ToDo:
279*4882a593Smuzhiyun * Setting req_seq in the driver is probably not recommended.
280*4882a593Smuzhiyun * But without a DT alias the number is not configured. And
281*4882a593Smuzhiyun * using this driver is impossible for PCIe I2C devices.
282*4882a593Smuzhiyun * This can be removed, once a better (correct) way for this
283*4882a593Smuzhiyun * is found and implemented.
284*4882a593Smuzhiyun */
285*4882a593Smuzhiyun dev->req_seq = num_cards;
286*4882a593Smuzhiyun sprintf(name, "intel_i2c#%u", num_cards++);
287*4882a593Smuzhiyun device_set_name(dev, name);
288*4882a593Smuzhiyun }
289*4882a593Smuzhiyun
290*4882a593Smuzhiyun return 0;
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun
293*4882a593Smuzhiyun static const struct dm_i2c_ops intel_i2c_ops = {
294*4882a593Smuzhiyun .xfer = intel_i2c_xfer,
295*4882a593Smuzhiyun .probe_chip = intel_i2c_probe_chip,
296*4882a593Smuzhiyun .set_bus_speed = intel_i2c_set_bus_speed,
297*4882a593Smuzhiyun };
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun static const struct udevice_id intel_i2c_ids[] = {
300*4882a593Smuzhiyun { .compatible = "intel,ich-i2c" },
301*4882a593Smuzhiyun { }
302*4882a593Smuzhiyun };
303*4882a593Smuzhiyun
304*4882a593Smuzhiyun U_BOOT_DRIVER(intel_i2c) = {
305*4882a593Smuzhiyun .name = "i2c_intel",
306*4882a593Smuzhiyun .id = UCLASS_I2C,
307*4882a593Smuzhiyun .of_match = intel_i2c_ids,
308*4882a593Smuzhiyun .ops = &intel_i2c_ops,
309*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct intel_i2c),
310*4882a593Smuzhiyun .bind = intel_i2c_bind,
311*4882a593Smuzhiyun .probe = intel_i2c_probe,
312*4882a593Smuzhiyun };
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun static struct pci_device_id intel_smbus_pci_supported[] = {
315*4882a593Smuzhiyun /* Intel BayTrail SMBus on the PCI bus */
316*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x0f12) },
317*4882a593Smuzhiyun /* Intel IvyBridge (Panther Point PCH) SMBus on the PCI bus */
318*4882a593Smuzhiyun { PCI_VDEVICE(INTEL, 0x1e22) },
319*4882a593Smuzhiyun {},
320*4882a593Smuzhiyun };
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun U_BOOT_PCI_DEVICE(intel_i2c, intel_smbus_pci_supported);
323