xref: /OK3568_Linux_fs/u-boot/drivers/i2c/i2c-uniphier.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2014      Panasonic Corporation
3*4882a593Smuzhiyun  * Copyright (C) 2015-2016 Socionext Inc.
4*4882a593Smuzhiyun  *   Author: Masahiro Yamada <yamada.masahiro@socionext.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <dm.h>
11*4882a593Smuzhiyun #include <linux/types.h>
12*4882a593Smuzhiyun #include <linux/io.h>
13*4882a593Smuzhiyun #include <linux/sizes.h>
14*4882a593Smuzhiyun #include <linux/errno.h>
15*4882a593Smuzhiyun #include <i2c.h>
16*4882a593Smuzhiyun #include <fdtdec.h>
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun struct uniphier_i2c_regs {
19*4882a593Smuzhiyun 	u32 dtrm;			/* data transmission */
20*4882a593Smuzhiyun #define I2C_DTRM_STA	(1 << 10)
21*4882a593Smuzhiyun #define I2C_DTRM_STO	(1 << 9)
22*4882a593Smuzhiyun #define I2C_DTRM_NACK	(1 << 8)
23*4882a593Smuzhiyun #define I2C_DTRM_RD	(1 << 0)
24*4882a593Smuzhiyun 	u32 drec;			/* data reception */
25*4882a593Smuzhiyun #define I2C_DREC_STS	(1 << 12)
26*4882a593Smuzhiyun #define I2C_DREC_LRB	(1 << 11)
27*4882a593Smuzhiyun #define I2C_DREC_LAB	(1 << 9)
28*4882a593Smuzhiyun 	u32 myad;			/* slave address */
29*4882a593Smuzhiyun 	u32 clk;			/* clock frequency control */
30*4882a593Smuzhiyun 	u32 brst;			/* bus reset */
31*4882a593Smuzhiyun #define I2C_BRST_FOEN	(1 << 1)
32*4882a593Smuzhiyun #define I2C_BRST_BRST	(1 << 0)
33*4882a593Smuzhiyun 	u32 hold;			/* hold time control */
34*4882a593Smuzhiyun 	u32 bsts;			/* bus status monitor */
35*4882a593Smuzhiyun 	u32 noise;			/* noise filter control */
36*4882a593Smuzhiyun 	u32 setup;			/* setup time control */
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun #define IOBUS_FREQ	100000000
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun struct uniphier_i2c_dev {
42*4882a593Smuzhiyun 	struct uniphier_i2c_regs __iomem *regs;	/* register base */
43*4882a593Smuzhiyun 	unsigned long input_clk;	/* master clock (Hz) */
44*4882a593Smuzhiyun 	unsigned long wait_us;		/* wait for every byte transfer (us) */
45*4882a593Smuzhiyun };
46*4882a593Smuzhiyun 
uniphier_i2c_probe(struct udevice * dev)47*4882a593Smuzhiyun static int uniphier_i2c_probe(struct udevice *dev)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun 	fdt_addr_t addr;
50*4882a593Smuzhiyun 	struct uniphier_i2c_dev *priv = dev_get_priv(dev);
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	addr = devfdt_get_addr(dev);
53*4882a593Smuzhiyun 	if (addr == FDT_ADDR_T_NONE)
54*4882a593Smuzhiyun 		return -EINVAL;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	priv->regs = devm_ioremap(dev, addr, SZ_64);
57*4882a593Smuzhiyun 	if (!priv->regs)
58*4882a593Smuzhiyun 		return -ENOMEM;
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	priv->input_clk = IOBUS_FREQ;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	/* deassert reset */
63*4882a593Smuzhiyun 	writel(0x3, &priv->regs->brst);
64*4882a593Smuzhiyun 
65*4882a593Smuzhiyun 	return 0;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun 
send_and_recv_byte(struct uniphier_i2c_dev * dev,u32 dtrm)68*4882a593Smuzhiyun static int send_and_recv_byte(struct uniphier_i2c_dev *dev, u32 dtrm)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun 	writel(dtrm, &dev->regs->dtrm);
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	/*
73*4882a593Smuzhiyun 	 * This controller only provides interruption to inform the completion
74*4882a593Smuzhiyun 	 * of each byte transfer.  (No status register to poll it.)
75*4882a593Smuzhiyun 	 * Unfortunately, U-Boot does not have a good support of interrupt.
76*4882a593Smuzhiyun 	 * Wait for a while.
77*4882a593Smuzhiyun 	 */
78*4882a593Smuzhiyun 	udelay(dev->wait_us);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun 	return readl(&dev->regs->drec);
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun 
send_byte(struct uniphier_i2c_dev * dev,u32 dtrm,bool * stop)83*4882a593Smuzhiyun static int send_byte(struct uniphier_i2c_dev *dev, u32 dtrm, bool *stop)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun 	int ret = 0;
86*4882a593Smuzhiyun 	u32 drec;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	drec = send_and_recv_byte(dev, dtrm);
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	if (drec & I2C_DREC_LAB) {
91*4882a593Smuzhiyun 		debug("uniphier_i2c: bus arbitration failed\n");
92*4882a593Smuzhiyun 		*stop = false;
93*4882a593Smuzhiyun 		ret = -EREMOTEIO;
94*4882a593Smuzhiyun 	}
95*4882a593Smuzhiyun 	if (drec & I2C_DREC_LRB) {
96*4882a593Smuzhiyun 		debug("uniphier_i2c: slave did not return ACK\n");
97*4882a593Smuzhiyun 		ret = -EREMOTEIO;
98*4882a593Smuzhiyun 	}
99*4882a593Smuzhiyun 	return ret;
100*4882a593Smuzhiyun }
101*4882a593Smuzhiyun 
uniphier_i2c_transmit(struct uniphier_i2c_dev * dev,uint addr,uint len,const u8 * buf,bool * stop)102*4882a593Smuzhiyun static int uniphier_i2c_transmit(struct uniphier_i2c_dev *dev, uint addr,
103*4882a593Smuzhiyun 				 uint len, const u8 *buf, bool *stop)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	int ret;
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	debug("%s: addr = %x, len = %d\n", __func__, addr, len);
108*4882a593Smuzhiyun 
109*4882a593Smuzhiyun 	ret = send_byte(dev, I2C_DTRM_STA | I2C_DTRM_NACK | addr << 1, stop);
110*4882a593Smuzhiyun 	if (ret < 0)
111*4882a593Smuzhiyun 		goto fail;
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	while (len--) {
114*4882a593Smuzhiyun 		ret = send_byte(dev, I2C_DTRM_NACK | *buf++, stop);
115*4882a593Smuzhiyun 		if (ret < 0)
116*4882a593Smuzhiyun 			goto fail;
117*4882a593Smuzhiyun 	}
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun fail:
120*4882a593Smuzhiyun 	if (*stop)
121*4882a593Smuzhiyun 		writel(I2C_DTRM_STO | I2C_DTRM_NACK, &dev->regs->dtrm);
122*4882a593Smuzhiyun 
123*4882a593Smuzhiyun 	return ret;
124*4882a593Smuzhiyun }
125*4882a593Smuzhiyun 
uniphier_i2c_receive(struct uniphier_i2c_dev * dev,uint addr,uint len,u8 * buf,bool * stop)126*4882a593Smuzhiyun static int uniphier_i2c_receive(struct uniphier_i2c_dev *dev, uint addr,
127*4882a593Smuzhiyun 				uint len, u8 *buf, bool *stop)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun 	int ret;
130*4882a593Smuzhiyun 
131*4882a593Smuzhiyun 	debug("%s: addr = %x, len = %d\n", __func__, addr, len);
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun 	ret = send_byte(dev, I2C_DTRM_STA | I2C_DTRM_NACK |
134*4882a593Smuzhiyun 			I2C_DTRM_RD | addr << 1, stop);
135*4882a593Smuzhiyun 	if (ret < 0)
136*4882a593Smuzhiyun 		goto fail;
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	while (len--)
139*4882a593Smuzhiyun 		*buf++ = send_and_recv_byte(dev, len ? 0 : I2C_DTRM_NACK);
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun fail:
142*4882a593Smuzhiyun 	if (*stop)
143*4882a593Smuzhiyun 		writel(I2C_DTRM_STO | I2C_DTRM_NACK, &dev->regs->dtrm);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	return ret;
146*4882a593Smuzhiyun }
147*4882a593Smuzhiyun 
uniphier_i2c_xfer(struct udevice * bus,struct i2c_msg * msg,int nmsgs)148*4882a593Smuzhiyun static int uniphier_i2c_xfer(struct udevice *bus, struct i2c_msg *msg,
149*4882a593Smuzhiyun 			     int nmsgs)
150*4882a593Smuzhiyun {
151*4882a593Smuzhiyun 	int ret = 0;
152*4882a593Smuzhiyun 	struct uniphier_i2c_dev *dev = dev_get_priv(bus);
153*4882a593Smuzhiyun 	bool stop;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	for (; nmsgs > 0; nmsgs--, msg++) {
156*4882a593Smuzhiyun 		/* If next message is read, skip the stop condition */
157*4882a593Smuzhiyun 		stop = nmsgs > 1 && msg[1].flags & I2C_M_RD ? false : true;
158*4882a593Smuzhiyun 
159*4882a593Smuzhiyun 		if (msg->flags & I2C_M_RD)
160*4882a593Smuzhiyun 			ret = uniphier_i2c_receive(dev, msg->addr, msg->len,
161*4882a593Smuzhiyun 						   msg->buf, &stop);
162*4882a593Smuzhiyun 		else
163*4882a593Smuzhiyun 			ret = uniphier_i2c_transmit(dev, msg->addr, msg->len,
164*4882a593Smuzhiyun 						    msg->buf, &stop);
165*4882a593Smuzhiyun 
166*4882a593Smuzhiyun 		if (ret < 0)
167*4882a593Smuzhiyun 			break;
168*4882a593Smuzhiyun 	}
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	return ret;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun 
uniphier_i2c_set_bus_speed(struct udevice * bus,unsigned int speed)173*4882a593Smuzhiyun static int uniphier_i2c_set_bus_speed(struct udevice *bus, unsigned int speed)
174*4882a593Smuzhiyun {
175*4882a593Smuzhiyun 	struct uniphier_i2c_dev *priv = dev_get_priv(bus);
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	/* max supported frequency is 400 kHz */
178*4882a593Smuzhiyun 	if (speed > 400000)
179*4882a593Smuzhiyun 		return -EINVAL;
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun 	/* bus reset: make sure the bus is idle when change the frequency */
182*4882a593Smuzhiyun 	writel(0x1, &priv->regs->brst);
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 	writel((priv->input_clk / speed / 2 << 16) | (priv->input_clk / speed),
185*4882a593Smuzhiyun 	       &priv->regs->clk);
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	writel(0x3, &priv->regs->brst);
188*4882a593Smuzhiyun 
189*4882a593Smuzhiyun 	/*
190*4882a593Smuzhiyun 	 * Theoretically, each byte can be transferred in
191*4882a593Smuzhiyun 	 * 1000000 * 9 / speed usec.  For safety, wait more than double.
192*4882a593Smuzhiyun 	 */
193*4882a593Smuzhiyun 	priv->wait_us = 20000000 / speed;
194*4882a593Smuzhiyun 
195*4882a593Smuzhiyun 	return 0;
196*4882a593Smuzhiyun }
197*4882a593Smuzhiyun 
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun static const struct dm_i2c_ops uniphier_i2c_ops = {
200*4882a593Smuzhiyun 	.xfer = uniphier_i2c_xfer,
201*4882a593Smuzhiyun 	.set_bus_speed = uniphier_i2c_set_bus_speed,
202*4882a593Smuzhiyun };
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun static const struct udevice_id uniphier_i2c_of_match[] = {
205*4882a593Smuzhiyun 	{ .compatible = "socionext,uniphier-i2c" },
206*4882a593Smuzhiyun 	{ /* sentinel */ }
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun 
209*4882a593Smuzhiyun U_BOOT_DRIVER(uniphier_i2c) = {
210*4882a593Smuzhiyun 	.name = "uniphier-i2c",
211*4882a593Smuzhiyun 	.id = UCLASS_I2C,
212*4882a593Smuzhiyun 	.of_match = uniphier_i2c_of_match,
213*4882a593Smuzhiyun 	.probe = uniphier_i2c_probe,
214*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct uniphier_i2c_dev),
215*4882a593Smuzhiyun 	.ops = &uniphier_i2c_ops,
216*4882a593Smuzhiyun };
217