1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (C) 2012-2020 ASPEED Technology Inc. 3*4882a593Smuzhiyun * Copyright 2016 IBM Corporation 4*4882a593Smuzhiyun * Copyright 2017 Google, Inc. 5*4882a593Smuzhiyun * 6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+ 7*4882a593Smuzhiyun */ 8*4882a593Smuzhiyun #ifndef __AST_I2C_H_ 9*4882a593Smuzhiyun #define __AST_I2C_H_ 10*4882a593Smuzhiyun 11*4882a593Smuzhiyun struct ast_i2c_regs { 12*4882a593Smuzhiyun u32 fcr; 13*4882a593Smuzhiyun u32 cactcr1; 14*4882a593Smuzhiyun u32 cactcr2; 15*4882a593Smuzhiyun u32 icr; 16*4882a593Smuzhiyun u32 isr; 17*4882a593Smuzhiyun u32 csr; 18*4882a593Smuzhiyun u32 sdar; 19*4882a593Smuzhiyun u32 pbcr; 20*4882a593Smuzhiyun u32 trbbr; 21*4882a593Smuzhiyun #ifdef CONFIG_ASPEED_AST2500 22*4882a593Smuzhiyun u32 dma_mbar; 23*4882a593Smuzhiyun u32 dma_tlr; 24*4882a593Smuzhiyun #endif 25*4882a593Smuzhiyun }; 26*4882a593Smuzhiyun 27*4882a593Smuzhiyun /* Device Register Definition */ 28*4882a593Smuzhiyun /* 0x00 : I2CD Function Control Register */ 29*4882a593Smuzhiyun #define I2CD_BUFF_SEL_MASK (0x7 << 20) 30*4882a593Smuzhiyun #define I2CD_BUFF_SEL(x) (x << 20) 31*4882a593Smuzhiyun #define I2CD_M_SDA_LOCK_EN (0x1 << 16) 32*4882a593Smuzhiyun #define I2CD_MULTI_MASTER_DIS (0x1 << 15) 33*4882a593Smuzhiyun #define I2CD_M_SCL_DRIVE_EN (0x1 << 14) 34*4882a593Smuzhiyun #define I2CD_MSB_STS (0x1 << 9) 35*4882a593Smuzhiyun #define I2CD_SDA_DRIVE_1T_EN (0x1 << 8) 36*4882a593Smuzhiyun #define I2CD_M_SDA_DRIVE_1T_EN (0x1 << 7) 37*4882a593Smuzhiyun #define I2CD_M_HIGH_SPEED_EN (0x1 << 6) 38*4882a593Smuzhiyun #define I2CD_DEF_ADDR_EN (0x1 << 5) 39*4882a593Smuzhiyun #define I2CD_DEF_ALERT_EN (0x1 << 4) 40*4882a593Smuzhiyun #define I2CD_DEF_ARP_EN (0x1 << 3) 41*4882a593Smuzhiyun #define I2CD_DEF_GCALL_EN (0x1 << 2) 42*4882a593Smuzhiyun #define I2CD_SLAVE_EN (0x1 << 1) 43*4882a593Smuzhiyun #define I2CD_MASTER_EN (0x1) 44*4882a593Smuzhiyun 45*4882a593Smuzhiyun /* 0x04 : I2CD Clock and AC Timing Control Register #1 */ 46*4882a593Smuzhiyun /* Base register value. These bits are always set by the driver. */ 47*4882a593Smuzhiyun #define I2CD_CACTC_BASE 0xfff00300 48*4882a593Smuzhiyun #define I2CD_TCKHIGH_SHIFT 16 49*4882a593Smuzhiyun #define I2CD_TCKLOW_SHIFT 12 50*4882a593Smuzhiyun #define I2CD_THDDAT_SHIFT 10 51*4882a593Smuzhiyun #define I2CD_TO_DIV_SHIFT 8 52*4882a593Smuzhiyun #define I2CD_BASE_DIV_SHIFT 0 53*4882a593Smuzhiyun 54*4882a593Smuzhiyun /* 0x08 : I2CD Clock and AC Timing Control Register #2 */ 55*4882a593Smuzhiyun #define I2CD_tTIMEOUT 1 56*4882a593Smuzhiyun #define I2CD_NO_TIMEOUT_CTRL 0 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun /* 0x0c : I2CD Interrupt Control Register & 59*4882a593Smuzhiyun * 0x10 : I2CD Interrupt Status Register 60*4882a593Smuzhiyun * 61*4882a593Smuzhiyun * These share bit definitions, so use the same values for the enable & 62*4882a593Smuzhiyun * status bits. 63*4882a593Smuzhiyun */ 64*4882a593Smuzhiyun #define I2CD_INTR_SDA_DL_TIMEOUT (0x1 << 14) 65*4882a593Smuzhiyun #define I2CD_INTR_BUS_RECOVER_DONE (0x1 << 13) 66*4882a593Smuzhiyun #define I2CD_INTR_SMBUS_ALERT (0x1 << 12) 67*4882a593Smuzhiyun #define I2CD_INTR_SMBUS_ARP_ADDR (0x1 << 11) 68*4882a593Smuzhiyun #define I2CD_INTR_SMBUS_DEV_ALERT_ADDR (0x1 << 10) 69*4882a593Smuzhiyun #define I2CD_INTR_SMBUS_DEF_ADDR (0x1 << 9) 70*4882a593Smuzhiyun #define I2CD_INTR_GCALL_ADDR (0x1 << 8) 71*4882a593Smuzhiyun #define I2CD_INTR_SLAVE_MATCH (0x1 << 7) 72*4882a593Smuzhiyun #define I2CD_INTR_SCL_TIMEOUT (0x1 << 6) 73*4882a593Smuzhiyun #define I2CD_INTR_ABNORMAL (0x1 << 5) 74*4882a593Smuzhiyun #define I2CD_INTR_NORMAL_STOP (0x1 << 4) 75*4882a593Smuzhiyun #define I2CD_INTR_ARBIT_LOSS (0x1 << 3) 76*4882a593Smuzhiyun #define I2CD_INTR_RX_DONE (0x1 << 2) 77*4882a593Smuzhiyun #define I2CD_INTR_TX_NAK (0x1 << 1) 78*4882a593Smuzhiyun #define I2CD_INTR_TX_ACK (0x1 << 0) 79*4882a593Smuzhiyun 80*4882a593Smuzhiyun /* 0x14 : I2CD Command/Status Register */ 81*4882a593Smuzhiyun #define I2CD_SDA_OE (0x1 << 28) 82*4882a593Smuzhiyun #define I2CD_SDA_O (0x1 << 27) 83*4882a593Smuzhiyun #define I2CD_SCL_OE (0x1 << 26) 84*4882a593Smuzhiyun #define I2CD_SCL_O (0x1 << 25) 85*4882a593Smuzhiyun #define I2CD_TX_TIMING (0x1 << 24) 86*4882a593Smuzhiyun #define I2CD_TX_STATUS (0x1 << 23) 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun /* Tx State Machine */ 89*4882a593Smuzhiyun #define I2CD_IDLE 0x0 90*4882a593Smuzhiyun #define I2CD_MACTIVE 0x8 91*4882a593Smuzhiyun #define I2CD_MSTART 0x9 92*4882a593Smuzhiyun #define I2CD_MSTARTR 0xa 93*4882a593Smuzhiyun #define I2CD_MSTOP 0xb 94*4882a593Smuzhiyun #define I2CD_MTXD 0xc 95*4882a593Smuzhiyun #define I2CD_MRXACK 0xd 96*4882a593Smuzhiyun #define I2CD_MRXD 0xe 97*4882a593Smuzhiyun #define I2CD_MTXACK 0xf 98*4882a593Smuzhiyun #define I2CD_SWAIT 0x1 99*4882a593Smuzhiyun #define I2CD_SRXD 0x4 100*4882a593Smuzhiyun #define I2CD_STXACK 0x5 101*4882a593Smuzhiyun #define I2CD_STXD 0x6 102*4882a593Smuzhiyun #define I2CD_SRXACK 0x7 103*4882a593Smuzhiyun #define I2CD_RECOVER 0x3 104*4882a593Smuzhiyun 105*4882a593Smuzhiyun #define I2CD_SCL_LINE_STS (0x1 << 18) 106*4882a593Smuzhiyun #define I2CD_SDA_LINE_STS (0x1 << 17) 107*4882a593Smuzhiyun #define I2CD_BUS_BUSY_STS (0x1 << 16) 108*4882a593Smuzhiyun #define I2CD_SDA_OE_OUT_DIR (0x1 << 15) 109*4882a593Smuzhiyun #define I2CD_SDA_O_OUT_DIR (0x1 << 14) 110*4882a593Smuzhiyun #define I2CD_SCL_OE_OUT_DIR (0x1 << 13) 111*4882a593Smuzhiyun #define I2CD_SCL_O_OUT_DIR (0x1 << 12) 112*4882a593Smuzhiyun #define I2CD_BUS_RECOVER_CMD (0x1 << 11) 113*4882a593Smuzhiyun #define I2CD_S_ALT_EN (0x1 << 10) 114*4882a593Smuzhiyun #define I2CD_RX_DMA_ENABLE (0x1 << 9) 115*4882a593Smuzhiyun #define I2CD_TX_DMA_ENABLE (0x1 << 8) 116*4882a593Smuzhiyun 117*4882a593Smuzhiyun /* Command Bit */ 118*4882a593Smuzhiyun #define I2CD_RX_BUFF_ENABLE (0x1 << 7) 119*4882a593Smuzhiyun #define I2CD_TX_BUFF_ENABLE (0x1 << 6) 120*4882a593Smuzhiyun #define I2CD_M_STOP_CMD (0x1 << 5) 121*4882a593Smuzhiyun #define I2CD_M_S_RX_CMD_LAST (0x1 << 4) 122*4882a593Smuzhiyun #define I2CD_M_RX_CMD (0x1 << 3) 123*4882a593Smuzhiyun #define I2CD_S_TX_CMD (0x1 << 2) 124*4882a593Smuzhiyun #define I2CD_M_TX_CMD (0x1 << 1) 125*4882a593Smuzhiyun #define I2CD_M_START_CMD 0x1 126*4882a593Smuzhiyun 127*4882a593Smuzhiyun #define I2CD_RX_DATA_SHIFT 8 128*4882a593Smuzhiyun #define I2CD_RX_DATA_MASK (0xff << I2CD_RX_DATA_SHIFT) 129*4882a593Smuzhiyun 130*4882a593Smuzhiyun #define I2C_HIGHSPEED_RATE 400000 131*4882a593Smuzhiyun 132*4882a593Smuzhiyun #endif /* __AST_I2C_H_ */ 133