1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Xilinx Zynq GPIO device driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2015 DAVE Embedded Systems <devel@dave.eu>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * Most of code taken from linux kernel driver (linux/drivers/gpio/gpio-zynq.c)
7*4882a593Smuzhiyun * Copyright (C) 2009 - 2014 Xilinx, Inc.
8*4882a593Smuzhiyun *
9*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
10*4882a593Smuzhiyun */
11*4882a593Smuzhiyun
12*4882a593Smuzhiyun #include <common.h>
13*4882a593Smuzhiyun #include <asm/gpio.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun #include <linux/errno.h>
16*4882a593Smuzhiyun #include <dm.h>
17*4882a593Smuzhiyun #include <fdtdec.h>
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* Maximum banks */
22*4882a593Smuzhiyun #define ZYNQ_GPIO_MAX_BANK 4
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK0_NGPIO 32
25*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK1_NGPIO 22
26*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK2_NGPIO 32
27*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK3_NGPIO 32
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #define ZYNQ_GPIO_NR_GPIOS (ZYNQ_GPIO_BANK0_NGPIO + \
30*4882a593Smuzhiyun ZYNQ_GPIO_BANK1_NGPIO + \
31*4882a593Smuzhiyun ZYNQ_GPIO_BANK2_NGPIO + \
32*4882a593Smuzhiyun ZYNQ_GPIO_BANK3_NGPIO)
33*4882a593Smuzhiyun
34*4882a593Smuzhiyun #define ZYNQMP_GPIO_MAX_BANK 6
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define ZYNQMP_GPIO_BANK0_NGPIO 26
37*4882a593Smuzhiyun #define ZYNQMP_GPIO_BANK1_NGPIO 26
38*4882a593Smuzhiyun #define ZYNQMP_GPIO_BANK2_NGPIO 26
39*4882a593Smuzhiyun #define ZYNQMP_GPIO_BANK3_NGPIO 32
40*4882a593Smuzhiyun #define ZYNQMP_GPIO_BANK4_NGPIO 32
41*4882a593Smuzhiyun #define ZYNQMP_GPIO_BANK5_NGPIO 32
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun #define ZYNQMP_GPIO_NR_GPIOS 174
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK0_PIN_MIN(str) 0
46*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK0_PIN_MAX(str) (ZYNQ_GPIO_BANK0_PIN_MIN(str) + \
47*4882a593Smuzhiyun ZYNQ##str##_GPIO_BANK0_NGPIO - 1)
48*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK1_PIN_MIN(str) (ZYNQ_GPIO_BANK0_PIN_MAX(str) + 1)
49*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK1_PIN_MAX(str) (ZYNQ_GPIO_BANK1_PIN_MIN(str) + \
50*4882a593Smuzhiyun ZYNQ##str##_GPIO_BANK1_NGPIO - 1)
51*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK2_PIN_MIN(str) (ZYNQ_GPIO_BANK1_PIN_MAX(str) + 1)
52*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK2_PIN_MAX(str) (ZYNQ_GPIO_BANK2_PIN_MIN(str) + \
53*4882a593Smuzhiyun ZYNQ##str##_GPIO_BANK2_NGPIO - 1)
54*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK3_PIN_MIN(str) (ZYNQ_GPIO_BANK2_PIN_MAX(str) + 1)
55*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK3_PIN_MAX(str) (ZYNQ_GPIO_BANK3_PIN_MIN(str) + \
56*4882a593Smuzhiyun ZYNQ##str##_GPIO_BANK3_NGPIO - 1)
57*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK4_PIN_MIN(str) (ZYNQ_GPIO_BANK3_PIN_MAX(str) + 1)
58*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK4_PIN_MAX(str) (ZYNQ_GPIO_BANK4_PIN_MIN(str) + \
59*4882a593Smuzhiyun ZYNQ##str##_GPIO_BANK4_NGPIO - 1)
60*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK5_PIN_MIN(str) (ZYNQ_GPIO_BANK4_PIN_MAX(str) + 1)
61*4882a593Smuzhiyun #define ZYNQ_GPIO_BANK5_PIN_MAX(str) (ZYNQ_GPIO_BANK5_PIN_MIN(str) + \
62*4882a593Smuzhiyun ZYNQ##str##_GPIO_BANK5_NGPIO - 1)
63*4882a593Smuzhiyun
64*4882a593Smuzhiyun /* Register offsets for the GPIO device */
65*4882a593Smuzhiyun /* LSW Mask & Data -WO */
66*4882a593Smuzhiyun #define ZYNQ_GPIO_DATA_LSW_OFFSET(BANK) (0x000 + (8 * BANK))
67*4882a593Smuzhiyun /* MSW Mask & Data -WO */
68*4882a593Smuzhiyun #define ZYNQ_GPIO_DATA_MSW_OFFSET(BANK) (0x004 + (8 * BANK))
69*4882a593Smuzhiyun /* Data Register-RW */
70*4882a593Smuzhiyun #define ZYNQ_GPIO_DATA_RO_OFFSET(BANK) (0x060 + (4 * BANK))
71*4882a593Smuzhiyun /* Direction mode reg-RW */
72*4882a593Smuzhiyun #define ZYNQ_GPIO_DIRM_OFFSET(BANK) (0x204 + (0x40 * BANK))
73*4882a593Smuzhiyun /* Output enable reg-RW */
74*4882a593Smuzhiyun #define ZYNQ_GPIO_OUTEN_OFFSET(BANK) (0x208 + (0x40 * BANK))
75*4882a593Smuzhiyun /* Interrupt mask reg-RO */
76*4882a593Smuzhiyun #define ZYNQ_GPIO_INTMASK_OFFSET(BANK) (0x20C + (0x40 * BANK))
77*4882a593Smuzhiyun /* Interrupt enable reg-WO */
78*4882a593Smuzhiyun #define ZYNQ_GPIO_INTEN_OFFSET(BANK) (0x210 + (0x40 * BANK))
79*4882a593Smuzhiyun /* Interrupt disable reg-WO */
80*4882a593Smuzhiyun #define ZYNQ_GPIO_INTDIS_OFFSET(BANK) (0x214 + (0x40 * BANK))
81*4882a593Smuzhiyun /* Interrupt status reg-RO */
82*4882a593Smuzhiyun #define ZYNQ_GPIO_INTSTS_OFFSET(BANK) (0x218 + (0x40 * BANK))
83*4882a593Smuzhiyun /* Interrupt type reg-RW */
84*4882a593Smuzhiyun #define ZYNQ_GPIO_INTTYPE_OFFSET(BANK) (0x21C + (0x40 * BANK))
85*4882a593Smuzhiyun /* Interrupt polarity reg-RW */
86*4882a593Smuzhiyun #define ZYNQ_GPIO_INTPOL_OFFSET(BANK) (0x220 + (0x40 * BANK))
87*4882a593Smuzhiyun /* Interrupt on any, reg-RW */
88*4882a593Smuzhiyun #define ZYNQ_GPIO_INTANY_OFFSET(BANK) (0x224 + (0x40 * BANK))
89*4882a593Smuzhiyun
90*4882a593Smuzhiyun /* Disable all interrupts mask */
91*4882a593Smuzhiyun #define ZYNQ_GPIO_IXR_DISABLE_ALL 0xFFFFFFFF
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* Mid pin number of a bank */
94*4882a593Smuzhiyun #define ZYNQ_GPIO_MID_PIN_NUM 16
95*4882a593Smuzhiyun
96*4882a593Smuzhiyun /* GPIO upper 16 bit mask */
97*4882a593Smuzhiyun #define ZYNQ_GPIO_UPPER_MASK 0xFFFF0000
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun struct zynq_gpio_privdata {
100*4882a593Smuzhiyun phys_addr_t base;
101*4882a593Smuzhiyun const struct zynq_platform_data *p_data;
102*4882a593Smuzhiyun };
103*4882a593Smuzhiyun
104*4882a593Smuzhiyun /**
105*4882a593Smuzhiyun * struct zynq_platform_data - zynq gpio platform data structure
106*4882a593Smuzhiyun * @label: string to store in gpio->label
107*4882a593Smuzhiyun * @ngpio: max number of gpio pins
108*4882a593Smuzhiyun * @max_bank: maximum number of gpio banks
109*4882a593Smuzhiyun * @bank_min: this array represents bank's min pin
110*4882a593Smuzhiyun * @bank_max: this array represents bank's max pin
111*4882a593Smuzhiyun */
112*4882a593Smuzhiyun struct zynq_platform_data {
113*4882a593Smuzhiyun const char *label;
114*4882a593Smuzhiyun u16 ngpio;
115*4882a593Smuzhiyun int max_bank;
116*4882a593Smuzhiyun int bank_min[ZYNQMP_GPIO_MAX_BANK];
117*4882a593Smuzhiyun int bank_max[ZYNQMP_GPIO_MAX_BANK];
118*4882a593Smuzhiyun };
119*4882a593Smuzhiyun
120*4882a593Smuzhiyun static const struct zynq_platform_data zynqmp_gpio_def = {
121*4882a593Smuzhiyun .label = "zynqmp_gpio",
122*4882a593Smuzhiyun .ngpio = ZYNQMP_GPIO_NR_GPIOS,
123*4882a593Smuzhiyun .max_bank = ZYNQMP_GPIO_MAX_BANK,
124*4882a593Smuzhiyun .bank_min[0] = ZYNQ_GPIO_BANK0_PIN_MIN(MP),
125*4882a593Smuzhiyun .bank_max[0] = ZYNQ_GPIO_BANK0_PIN_MAX(MP),
126*4882a593Smuzhiyun .bank_min[1] = ZYNQ_GPIO_BANK1_PIN_MIN(MP),
127*4882a593Smuzhiyun .bank_max[1] = ZYNQ_GPIO_BANK1_PIN_MAX(MP),
128*4882a593Smuzhiyun .bank_min[2] = ZYNQ_GPIO_BANK2_PIN_MIN(MP),
129*4882a593Smuzhiyun .bank_max[2] = ZYNQ_GPIO_BANK2_PIN_MAX(MP),
130*4882a593Smuzhiyun .bank_min[3] = ZYNQ_GPIO_BANK3_PIN_MIN(MP),
131*4882a593Smuzhiyun .bank_max[3] = ZYNQ_GPIO_BANK3_PIN_MAX(MP),
132*4882a593Smuzhiyun .bank_min[4] = ZYNQ_GPIO_BANK4_PIN_MIN(MP),
133*4882a593Smuzhiyun .bank_max[4] = ZYNQ_GPIO_BANK4_PIN_MAX(MP),
134*4882a593Smuzhiyun .bank_min[5] = ZYNQ_GPIO_BANK5_PIN_MIN(MP),
135*4882a593Smuzhiyun .bank_max[5] = ZYNQ_GPIO_BANK5_PIN_MAX(MP),
136*4882a593Smuzhiyun };
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun static const struct zynq_platform_data zynq_gpio_def = {
139*4882a593Smuzhiyun .label = "zynq_gpio",
140*4882a593Smuzhiyun .ngpio = ZYNQ_GPIO_NR_GPIOS,
141*4882a593Smuzhiyun .max_bank = ZYNQ_GPIO_MAX_BANK,
142*4882a593Smuzhiyun .bank_min[0] = ZYNQ_GPIO_BANK0_PIN_MIN(),
143*4882a593Smuzhiyun .bank_max[0] = ZYNQ_GPIO_BANK0_PIN_MAX(),
144*4882a593Smuzhiyun .bank_min[1] = ZYNQ_GPIO_BANK1_PIN_MIN(),
145*4882a593Smuzhiyun .bank_max[1] = ZYNQ_GPIO_BANK1_PIN_MAX(),
146*4882a593Smuzhiyun .bank_min[2] = ZYNQ_GPIO_BANK2_PIN_MIN(),
147*4882a593Smuzhiyun .bank_max[2] = ZYNQ_GPIO_BANK2_PIN_MAX(),
148*4882a593Smuzhiyun .bank_min[3] = ZYNQ_GPIO_BANK3_PIN_MIN(),
149*4882a593Smuzhiyun .bank_max[3] = ZYNQ_GPIO_BANK3_PIN_MAX(),
150*4882a593Smuzhiyun };
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun /**
153*4882a593Smuzhiyun * zynq_gpio_get_bank_pin - Get the bank number and pin number within that bank
154*4882a593Smuzhiyun * for a given pin in the GPIO device
155*4882a593Smuzhiyun * @pin_num: gpio pin number within the device
156*4882a593Smuzhiyun * @bank_num: an output parameter used to return the bank number of the gpio
157*4882a593Smuzhiyun * pin
158*4882a593Smuzhiyun * @bank_pin_num: an output parameter used to return pin number within a bank
159*4882a593Smuzhiyun * for the given gpio pin
160*4882a593Smuzhiyun *
161*4882a593Smuzhiyun * Returns the bank number and pin offset within the bank.
162*4882a593Smuzhiyun */
zynq_gpio_get_bank_pin(unsigned int pin_num,unsigned int * bank_num,unsigned int * bank_pin_num,struct udevice * dev)163*4882a593Smuzhiyun static inline void zynq_gpio_get_bank_pin(unsigned int pin_num,
164*4882a593Smuzhiyun unsigned int *bank_num,
165*4882a593Smuzhiyun unsigned int *bank_pin_num,
166*4882a593Smuzhiyun struct udevice *dev)
167*4882a593Smuzhiyun {
168*4882a593Smuzhiyun struct zynq_gpio_privdata *priv = dev_get_priv(dev);
169*4882a593Smuzhiyun int bank;
170*4882a593Smuzhiyun
171*4882a593Smuzhiyun for (bank = 0; bank < priv->p_data->max_bank; bank++) {
172*4882a593Smuzhiyun if ((pin_num >= priv->p_data->bank_min[bank]) &&
173*4882a593Smuzhiyun (pin_num <= priv->p_data->bank_max[bank])) {
174*4882a593Smuzhiyun *bank_num = bank;
175*4882a593Smuzhiyun *bank_pin_num = pin_num -
176*4882a593Smuzhiyun priv->p_data->bank_min[bank];
177*4882a593Smuzhiyun return;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun if (bank >= priv->p_data->max_bank) {
182*4882a593Smuzhiyun printf("Inavlid bank and pin num\n");
183*4882a593Smuzhiyun *bank_num = 0;
184*4882a593Smuzhiyun *bank_pin_num = 0;
185*4882a593Smuzhiyun }
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun
gpio_is_valid(unsigned gpio,struct udevice * dev)188*4882a593Smuzhiyun static int gpio_is_valid(unsigned gpio, struct udevice *dev)
189*4882a593Smuzhiyun {
190*4882a593Smuzhiyun struct zynq_gpio_privdata *priv = dev_get_priv(dev);
191*4882a593Smuzhiyun
192*4882a593Smuzhiyun return (gpio >= 0) && (gpio < priv->p_data->ngpio);
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun
check_gpio(unsigned gpio,struct udevice * dev)195*4882a593Smuzhiyun static int check_gpio(unsigned gpio, struct udevice *dev)
196*4882a593Smuzhiyun {
197*4882a593Smuzhiyun if (!gpio_is_valid(gpio, dev)) {
198*4882a593Smuzhiyun printf("ERROR : check_gpio: invalid GPIO %d\n", gpio);
199*4882a593Smuzhiyun return -1;
200*4882a593Smuzhiyun }
201*4882a593Smuzhiyun return 0;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
zynq_gpio_get_value(struct udevice * dev,unsigned gpio)204*4882a593Smuzhiyun static int zynq_gpio_get_value(struct udevice *dev, unsigned gpio)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun u32 data;
207*4882a593Smuzhiyun unsigned int bank_num, bank_pin_num;
208*4882a593Smuzhiyun struct zynq_gpio_privdata *priv = dev_get_priv(dev);
209*4882a593Smuzhiyun
210*4882a593Smuzhiyun if (check_gpio(gpio, dev) < 0)
211*4882a593Smuzhiyun return -1;
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun zynq_gpio_get_bank_pin(gpio, &bank_num, &bank_pin_num, dev);
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun data = readl(priv->base +
216*4882a593Smuzhiyun ZYNQ_GPIO_DATA_RO_OFFSET(bank_num));
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun return (data >> bank_pin_num) & 1;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
zynq_gpio_set_value(struct udevice * dev,unsigned gpio,int value)221*4882a593Smuzhiyun static int zynq_gpio_set_value(struct udevice *dev, unsigned gpio, int value)
222*4882a593Smuzhiyun {
223*4882a593Smuzhiyun unsigned int reg_offset, bank_num, bank_pin_num;
224*4882a593Smuzhiyun struct zynq_gpio_privdata *priv = dev_get_priv(dev);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun if (check_gpio(gpio, dev) < 0)
227*4882a593Smuzhiyun return -1;
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun zynq_gpio_get_bank_pin(gpio, &bank_num, &bank_pin_num, dev);
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun if (bank_pin_num >= ZYNQ_GPIO_MID_PIN_NUM) {
232*4882a593Smuzhiyun /* only 16 data bits in bit maskable reg */
233*4882a593Smuzhiyun bank_pin_num -= ZYNQ_GPIO_MID_PIN_NUM;
234*4882a593Smuzhiyun reg_offset = ZYNQ_GPIO_DATA_MSW_OFFSET(bank_num);
235*4882a593Smuzhiyun } else {
236*4882a593Smuzhiyun reg_offset = ZYNQ_GPIO_DATA_LSW_OFFSET(bank_num);
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun /*
240*4882a593Smuzhiyun * get the 32 bit value to be written to the mask/data register where
241*4882a593Smuzhiyun * the upper 16 bits is the mask and lower 16 bits is the data
242*4882a593Smuzhiyun */
243*4882a593Smuzhiyun value = !!value;
244*4882a593Smuzhiyun value = ~(1 << (bank_pin_num + ZYNQ_GPIO_MID_PIN_NUM)) &
245*4882a593Smuzhiyun ((value << bank_pin_num) | ZYNQ_GPIO_UPPER_MASK);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun writel(value, priv->base + reg_offset);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun return 0;
250*4882a593Smuzhiyun }
251*4882a593Smuzhiyun
zynq_gpio_direction_input(struct udevice * dev,unsigned gpio)252*4882a593Smuzhiyun static int zynq_gpio_direction_input(struct udevice *dev, unsigned gpio)
253*4882a593Smuzhiyun {
254*4882a593Smuzhiyun u32 reg;
255*4882a593Smuzhiyun unsigned int bank_num, bank_pin_num;
256*4882a593Smuzhiyun struct zynq_gpio_privdata *priv = dev_get_priv(dev);
257*4882a593Smuzhiyun
258*4882a593Smuzhiyun if (check_gpio(gpio, dev) < 0)
259*4882a593Smuzhiyun return -1;
260*4882a593Smuzhiyun
261*4882a593Smuzhiyun zynq_gpio_get_bank_pin(gpio, &bank_num, &bank_pin_num, dev);
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun /* bank 0 pins 7 and 8 are special and cannot be used as inputs */
264*4882a593Smuzhiyun if (bank_num == 0 && (bank_pin_num == 7 || bank_pin_num == 8))
265*4882a593Smuzhiyun return -1;
266*4882a593Smuzhiyun
267*4882a593Smuzhiyun /* clear the bit in direction mode reg to set the pin as input */
268*4882a593Smuzhiyun reg = readl(priv->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
269*4882a593Smuzhiyun reg &= ~BIT(bank_pin_num);
270*4882a593Smuzhiyun writel(reg, priv->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun return 0;
273*4882a593Smuzhiyun }
274*4882a593Smuzhiyun
zynq_gpio_direction_output(struct udevice * dev,unsigned gpio,int value)275*4882a593Smuzhiyun static int zynq_gpio_direction_output(struct udevice *dev, unsigned gpio,
276*4882a593Smuzhiyun int value)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun u32 reg;
279*4882a593Smuzhiyun unsigned int bank_num, bank_pin_num;
280*4882a593Smuzhiyun struct zynq_gpio_privdata *priv = dev_get_priv(dev);
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun if (check_gpio(gpio, dev) < 0)
283*4882a593Smuzhiyun return -1;
284*4882a593Smuzhiyun
285*4882a593Smuzhiyun zynq_gpio_get_bank_pin(gpio, &bank_num, &bank_pin_num, dev);
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun /* set the GPIO pin as output */
288*4882a593Smuzhiyun reg = readl(priv->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
289*4882a593Smuzhiyun reg |= BIT(bank_pin_num);
290*4882a593Smuzhiyun writel(reg, priv->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun /* configure the output enable reg for the pin */
293*4882a593Smuzhiyun reg = readl(priv->base + ZYNQ_GPIO_OUTEN_OFFSET(bank_num));
294*4882a593Smuzhiyun reg |= BIT(bank_pin_num);
295*4882a593Smuzhiyun writel(reg, priv->base + ZYNQ_GPIO_OUTEN_OFFSET(bank_num));
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /* set the state of the pin */
298*4882a593Smuzhiyun gpio_set_value(gpio, value);
299*4882a593Smuzhiyun return 0;
300*4882a593Smuzhiyun }
301*4882a593Smuzhiyun
zynq_gpio_get_function(struct udevice * dev,unsigned offset)302*4882a593Smuzhiyun static int zynq_gpio_get_function(struct udevice *dev, unsigned offset)
303*4882a593Smuzhiyun {
304*4882a593Smuzhiyun u32 reg;
305*4882a593Smuzhiyun unsigned int bank_num, bank_pin_num;
306*4882a593Smuzhiyun struct zynq_gpio_privdata *priv = dev_get_priv(dev);
307*4882a593Smuzhiyun
308*4882a593Smuzhiyun if (check_gpio(offset, dev) < 0)
309*4882a593Smuzhiyun return -1;
310*4882a593Smuzhiyun
311*4882a593Smuzhiyun zynq_gpio_get_bank_pin(offset, &bank_num, &bank_pin_num, dev);
312*4882a593Smuzhiyun
313*4882a593Smuzhiyun /* set the GPIO pin as output */
314*4882a593Smuzhiyun reg = readl(priv->base + ZYNQ_GPIO_DIRM_OFFSET(bank_num));
315*4882a593Smuzhiyun reg &= BIT(bank_pin_num);
316*4882a593Smuzhiyun if (reg)
317*4882a593Smuzhiyun return GPIOF_OUTPUT;
318*4882a593Smuzhiyun else
319*4882a593Smuzhiyun return GPIOF_INPUT;
320*4882a593Smuzhiyun }
321*4882a593Smuzhiyun
322*4882a593Smuzhiyun static const struct dm_gpio_ops gpio_zynq_ops = {
323*4882a593Smuzhiyun .direction_input = zynq_gpio_direction_input,
324*4882a593Smuzhiyun .direction_output = zynq_gpio_direction_output,
325*4882a593Smuzhiyun .get_value = zynq_gpio_get_value,
326*4882a593Smuzhiyun .set_value = zynq_gpio_set_value,
327*4882a593Smuzhiyun .get_function = zynq_gpio_get_function,
328*4882a593Smuzhiyun };
329*4882a593Smuzhiyun
330*4882a593Smuzhiyun static const struct udevice_id zynq_gpio_ids[] = {
331*4882a593Smuzhiyun { .compatible = "xlnx,zynq-gpio-1.0",
332*4882a593Smuzhiyun .data = (ulong)&zynq_gpio_def},
333*4882a593Smuzhiyun { .compatible = "xlnx,zynqmp-gpio-1.0",
334*4882a593Smuzhiyun .data = (ulong)&zynqmp_gpio_def},
335*4882a593Smuzhiyun { }
336*4882a593Smuzhiyun };
337*4882a593Smuzhiyun
zynq_gpio_getplat_data(struct udevice * dev)338*4882a593Smuzhiyun static void zynq_gpio_getplat_data(struct udevice *dev)
339*4882a593Smuzhiyun {
340*4882a593Smuzhiyun const struct udevice_id *of_match = zynq_gpio_ids;
341*4882a593Smuzhiyun int ret;
342*4882a593Smuzhiyun struct zynq_gpio_privdata *priv = dev_get_priv(dev);
343*4882a593Smuzhiyun
344*4882a593Smuzhiyun while (of_match->compatible) {
345*4882a593Smuzhiyun ret = fdt_node_offset_by_compatible(gd->fdt_blob, -1,
346*4882a593Smuzhiyun of_match->compatible);
347*4882a593Smuzhiyun if (ret >= 0) {
348*4882a593Smuzhiyun priv->p_data =
349*4882a593Smuzhiyun (struct zynq_platform_data *)of_match->data;
350*4882a593Smuzhiyun break;
351*4882a593Smuzhiyun } else {
352*4882a593Smuzhiyun of_match++;
353*4882a593Smuzhiyun continue;
354*4882a593Smuzhiyun }
355*4882a593Smuzhiyun }
356*4882a593Smuzhiyun
357*4882a593Smuzhiyun if (!priv->p_data)
358*4882a593Smuzhiyun printf("No Platform data found\n");
359*4882a593Smuzhiyun }
360*4882a593Smuzhiyun
zynq_gpio_probe(struct udevice * dev)361*4882a593Smuzhiyun static int zynq_gpio_probe(struct udevice *dev)
362*4882a593Smuzhiyun {
363*4882a593Smuzhiyun struct zynq_gpio_privdata *priv = dev_get_priv(dev);
364*4882a593Smuzhiyun struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
365*4882a593Smuzhiyun
366*4882a593Smuzhiyun zynq_gpio_getplat_data(dev);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun if (priv->p_data)
369*4882a593Smuzhiyun uc_priv->gpio_count = priv->p_data->ngpio;
370*4882a593Smuzhiyun
371*4882a593Smuzhiyun return 0;
372*4882a593Smuzhiyun }
373*4882a593Smuzhiyun
zynq_gpio_ofdata_to_platdata(struct udevice * dev)374*4882a593Smuzhiyun static int zynq_gpio_ofdata_to_platdata(struct udevice *dev)
375*4882a593Smuzhiyun {
376*4882a593Smuzhiyun struct zynq_gpio_privdata *priv = dev_get_priv(dev);
377*4882a593Smuzhiyun
378*4882a593Smuzhiyun priv->base = devfdt_get_addr(dev);
379*4882a593Smuzhiyun
380*4882a593Smuzhiyun return 0;
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
383*4882a593Smuzhiyun U_BOOT_DRIVER(gpio_zynq) = {
384*4882a593Smuzhiyun .name = "gpio_zynq",
385*4882a593Smuzhiyun .id = UCLASS_GPIO,
386*4882a593Smuzhiyun .ops = &gpio_zynq_ops,
387*4882a593Smuzhiyun .of_match = zynq_gpio_ids,
388*4882a593Smuzhiyun .ofdata_to_platdata = zynq_gpio_ofdata_to_platdata,
389*4882a593Smuzhiyun .probe = zynq_gpio_probe,
390*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct zynq_gpio_privdata),
391*4882a593Smuzhiyun };
392