xref: /OK3568_Linux_fs/u-boot/drivers/gpio/tegra_gpio.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * NVIDIA Tegra20 GPIO handling.
3*4882a593Smuzhiyun  *  (C) Copyright 2010-2012,2015
4*4882a593Smuzhiyun  *  NVIDIA Corporation <www.nvidia.com>
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun /*
10*4882a593Smuzhiyun  * Based on (mostly copied from) kw_gpio.c based Linux 2.6 kernel driver.
11*4882a593Smuzhiyun  * Tom Warren (twarren@nvidia.com)
12*4882a593Smuzhiyun  */
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include <common.h>
15*4882a593Smuzhiyun #include <dm.h>
16*4882a593Smuzhiyun #include <malloc.h>
17*4882a593Smuzhiyun #include <errno.h>
18*4882a593Smuzhiyun #include <fdtdec.h>
19*4882a593Smuzhiyun #include <asm/io.h>
20*4882a593Smuzhiyun #include <asm/bitops.h>
21*4882a593Smuzhiyun #include <asm/arch/tegra.h>
22*4882a593Smuzhiyun #include <asm/gpio.h>
23*4882a593Smuzhiyun #include <dm/device-internal.h>
24*4882a593Smuzhiyun #include <dt-bindings/gpio/gpio.h>
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun static const int CONFIG_SFIO = 0;
29*4882a593Smuzhiyun static const int CONFIG_GPIO = 1;
30*4882a593Smuzhiyun static const int DIRECTION_INPUT = 0;
31*4882a593Smuzhiyun static const int DIRECTION_OUTPUT = 1;
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun struct tegra_gpio_platdata {
34*4882a593Smuzhiyun 	struct gpio_ctlr_bank *bank;
35*4882a593Smuzhiyun 	const char *port_name;	/* Name of port, e.g. "B" */
36*4882a593Smuzhiyun 	int base_gpio;		/* Port number for this port (0, 1,.., n-1) */
37*4882a593Smuzhiyun };
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun /* Information about each port at run-time */
40*4882a593Smuzhiyun struct tegra_port_info {
41*4882a593Smuzhiyun 	struct gpio_ctlr_bank *bank;
42*4882a593Smuzhiyun 	int base_gpio;		/* Port number for this port (0, 1,.., n-1) */
43*4882a593Smuzhiyun };
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /* Return config of pin 'gpio' as GPIO (1) or SFIO (0) */
get_config(unsigned gpio)46*4882a593Smuzhiyun static int get_config(unsigned gpio)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun 	struct gpio_ctlr *ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE;
49*4882a593Smuzhiyun 	struct gpio_ctlr_bank *bank = &ctlr->gpio_bank[GPIO_BANK(gpio)];
50*4882a593Smuzhiyun 	u32 u;
51*4882a593Smuzhiyun 	int type;
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	u = readl(&bank->gpio_config[GPIO_PORT(gpio)]);
54*4882a593Smuzhiyun 	type = (u >> GPIO_BIT(gpio)) & 1;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	debug("get_config: port = %d, bit = %d is %s\n",
57*4882a593Smuzhiyun 		GPIO_FULLPORT(gpio), GPIO_BIT(gpio), type ? "GPIO" : "SFPIO");
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	return type ? CONFIG_GPIO : CONFIG_SFIO;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun /* Config pin 'gpio' as GPIO or SFIO, based on 'type' */
set_config(unsigned gpio,int type)63*4882a593Smuzhiyun static void set_config(unsigned gpio, int type)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	struct gpio_ctlr *ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE;
66*4882a593Smuzhiyun 	struct gpio_ctlr_bank *bank = &ctlr->gpio_bank[GPIO_BANK(gpio)];
67*4882a593Smuzhiyun 	u32 u;
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 	debug("set_config: port = %d, bit = %d, %s\n",
70*4882a593Smuzhiyun 		GPIO_FULLPORT(gpio), GPIO_BIT(gpio), type ? "GPIO" : "SFPIO");
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	u = readl(&bank->gpio_config[GPIO_PORT(gpio)]);
73*4882a593Smuzhiyun 	if (type != CONFIG_SFIO)
74*4882a593Smuzhiyun 		u |= 1 << GPIO_BIT(gpio);
75*4882a593Smuzhiyun 	else
76*4882a593Smuzhiyun 		u &= ~(1 << GPIO_BIT(gpio));
77*4882a593Smuzhiyun 	writel(u, &bank->gpio_config[GPIO_PORT(gpio)]);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun /* Return GPIO pin 'gpio' direction - 0 = input or 1 = output */
get_direction(unsigned gpio)81*4882a593Smuzhiyun static int get_direction(unsigned gpio)
82*4882a593Smuzhiyun {
83*4882a593Smuzhiyun 	struct gpio_ctlr *ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE;
84*4882a593Smuzhiyun 	struct gpio_ctlr_bank *bank = &ctlr->gpio_bank[GPIO_BANK(gpio)];
85*4882a593Smuzhiyun 	u32 u;
86*4882a593Smuzhiyun 	int dir;
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 	u = readl(&bank->gpio_dir_out[GPIO_PORT(gpio)]);
89*4882a593Smuzhiyun 	dir =  (u >> GPIO_BIT(gpio)) & 1;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	debug("get_direction: port = %d, bit = %d, %s\n",
92*4882a593Smuzhiyun 		GPIO_FULLPORT(gpio), GPIO_BIT(gpio), dir ? "OUT" : "IN");
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	return dir ? DIRECTION_OUTPUT : DIRECTION_INPUT;
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun /* Config GPIO pin 'gpio' as input or output (OE) as per 'output' */
set_direction(unsigned gpio,int output)98*4882a593Smuzhiyun static void set_direction(unsigned gpio, int output)
99*4882a593Smuzhiyun {
100*4882a593Smuzhiyun 	struct gpio_ctlr *ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE;
101*4882a593Smuzhiyun 	struct gpio_ctlr_bank *bank = &ctlr->gpio_bank[GPIO_BANK(gpio)];
102*4882a593Smuzhiyun 	u32 u;
103*4882a593Smuzhiyun 
104*4882a593Smuzhiyun 	debug("set_direction: port = %d, bit = %d, %s\n",
105*4882a593Smuzhiyun 		GPIO_FULLPORT(gpio), GPIO_BIT(gpio), output ? "OUT" : "IN");
106*4882a593Smuzhiyun 
107*4882a593Smuzhiyun 	u = readl(&bank->gpio_dir_out[GPIO_PORT(gpio)]);
108*4882a593Smuzhiyun 	if (output != DIRECTION_INPUT)
109*4882a593Smuzhiyun 		u |= 1 << GPIO_BIT(gpio);
110*4882a593Smuzhiyun 	else
111*4882a593Smuzhiyun 		u &= ~(1 << GPIO_BIT(gpio));
112*4882a593Smuzhiyun 	writel(u, &bank->gpio_dir_out[GPIO_PORT(gpio)]);
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun /* set GPIO pin 'gpio' output bit as 0 or 1 as per 'high' */
set_level(unsigned gpio,int high)116*4882a593Smuzhiyun static void set_level(unsigned gpio, int high)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	struct gpio_ctlr *ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE;
119*4882a593Smuzhiyun 	struct gpio_ctlr_bank *bank = &ctlr->gpio_bank[GPIO_BANK(gpio)];
120*4882a593Smuzhiyun 	u32 u;
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun 	debug("set_level: port = %d, bit %d == %d\n",
123*4882a593Smuzhiyun 		GPIO_FULLPORT(gpio), GPIO_BIT(gpio), high);
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 	u = readl(&bank->gpio_out[GPIO_PORT(gpio)]);
126*4882a593Smuzhiyun 	if (high)
127*4882a593Smuzhiyun 		u |= 1 << GPIO_BIT(gpio);
128*4882a593Smuzhiyun 	else
129*4882a593Smuzhiyun 		u &= ~(1 << GPIO_BIT(gpio));
130*4882a593Smuzhiyun 	writel(u, &bank->gpio_out[GPIO_PORT(gpio)]);
131*4882a593Smuzhiyun }
132*4882a593Smuzhiyun 
133*4882a593Smuzhiyun /*
134*4882a593Smuzhiyun  * Generic_GPIO primitives.
135*4882a593Smuzhiyun  */
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun /* set GPIO pin 'gpio' as an input */
tegra_gpio_direction_input(struct udevice * dev,unsigned offset)138*4882a593Smuzhiyun static int tegra_gpio_direction_input(struct udevice *dev, unsigned offset)
139*4882a593Smuzhiyun {
140*4882a593Smuzhiyun 	struct tegra_port_info *state = dev_get_priv(dev);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	/* Configure GPIO direction as input. */
143*4882a593Smuzhiyun 	set_direction(state->base_gpio + offset, DIRECTION_INPUT);
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 	/* Enable the pin as a GPIO */
146*4882a593Smuzhiyun 	set_config(state->base_gpio + offset, 1);
147*4882a593Smuzhiyun 
148*4882a593Smuzhiyun 	return 0;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun /* set GPIO pin 'gpio' as an output, with polarity 'value' */
tegra_gpio_direction_output(struct udevice * dev,unsigned offset,int value)152*4882a593Smuzhiyun static int tegra_gpio_direction_output(struct udevice *dev, unsigned offset,
153*4882a593Smuzhiyun 				       int value)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun 	struct tegra_port_info *state = dev_get_priv(dev);
156*4882a593Smuzhiyun 	int gpio = state->base_gpio + offset;
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 	/* Configure GPIO output value. */
159*4882a593Smuzhiyun 	set_level(gpio, value);
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 	/* Configure GPIO direction as output. */
162*4882a593Smuzhiyun 	set_direction(gpio, DIRECTION_OUTPUT);
163*4882a593Smuzhiyun 
164*4882a593Smuzhiyun 	/* Enable the pin as a GPIO */
165*4882a593Smuzhiyun 	set_config(state->base_gpio + offset, 1);
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	return 0;
168*4882a593Smuzhiyun }
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun /* read GPIO IN value of pin 'gpio' */
tegra_gpio_get_value(struct udevice * dev,unsigned offset)171*4882a593Smuzhiyun static int tegra_gpio_get_value(struct udevice *dev, unsigned offset)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun 	struct tegra_port_info *state = dev_get_priv(dev);
174*4882a593Smuzhiyun 	int gpio = state->base_gpio + offset;
175*4882a593Smuzhiyun 	int val;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 	debug("%s: pin = %d (port %d:bit %d)\n", __func__,
178*4882a593Smuzhiyun 	      gpio, GPIO_FULLPORT(gpio), GPIO_BIT(gpio));
179*4882a593Smuzhiyun 
180*4882a593Smuzhiyun 	if (get_direction(gpio) == DIRECTION_INPUT)
181*4882a593Smuzhiyun 		val = readl(&state->bank->gpio_in[GPIO_PORT(gpio)]);
182*4882a593Smuzhiyun 	else
183*4882a593Smuzhiyun 		val = readl(&state->bank->gpio_out[GPIO_PORT(gpio)]);
184*4882a593Smuzhiyun 
185*4882a593Smuzhiyun 	return (val >> GPIO_BIT(gpio)) & 1;
186*4882a593Smuzhiyun }
187*4882a593Smuzhiyun 
188*4882a593Smuzhiyun /* write GPIO OUT value to pin 'gpio' */
tegra_gpio_set_value(struct udevice * dev,unsigned offset,int value)189*4882a593Smuzhiyun static int tegra_gpio_set_value(struct udevice *dev, unsigned offset, int value)
190*4882a593Smuzhiyun {
191*4882a593Smuzhiyun 	struct tegra_port_info *state = dev_get_priv(dev);
192*4882a593Smuzhiyun 	int gpio = state->base_gpio + offset;
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 	debug("gpio_set_value: pin = %d (port %d:bit %d), value = %d\n",
195*4882a593Smuzhiyun 	      gpio, GPIO_FULLPORT(gpio), GPIO_BIT(gpio), value);
196*4882a593Smuzhiyun 
197*4882a593Smuzhiyun 	/* Configure GPIO output value. */
198*4882a593Smuzhiyun 	set_level(gpio, value);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 	return 0;
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun 
gpio_config_table(const struct tegra_gpio_config * config,int len)203*4882a593Smuzhiyun void gpio_config_table(const struct tegra_gpio_config *config, int len)
204*4882a593Smuzhiyun {
205*4882a593Smuzhiyun 	int i;
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 	for (i = 0; i < len; i++) {
208*4882a593Smuzhiyun 		switch (config[i].init) {
209*4882a593Smuzhiyun 		case TEGRA_GPIO_INIT_IN:
210*4882a593Smuzhiyun 			set_direction(config[i].gpio, DIRECTION_INPUT);
211*4882a593Smuzhiyun 			break;
212*4882a593Smuzhiyun 		case TEGRA_GPIO_INIT_OUT0:
213*4882a593Smuzhiyun 			set_level(config[i].gpio, 0);
214*4882a593Smuzhiyun 			set_direction(config[i].gpio, DIRECTION_OUTPUT);
215*4882a593Smuzhiyun 			break;
216*4882a593Smuzhiyun 		case TEGRA_GPIO_INIT_OUT1:
217*4882a593Smuzhiyun 			set_level(config[i].gpio, 1);
218*4882a593Smuzhiyun 			set_direction(config[i].gpio, DIRECTION_OUTPUT);
219*4882a593Smuzhiyun 			break;
220*4882a593Smuzhiyun 		}
221*4882a593Smuzhiyun 		set_config(config[i].gpio, CONFIG_GPIO);
222*4882a593Smuzhiyun 	}
223*4882a593Smuzhiyun }
224*4882a593Smuzhiyun 
tegra_gpio_get_function(struct udevice * dev,unsigned offset)225*4882a593Smuzhiyun static int tegra_gpio_get_function(struct udevice *dev, unsigned offset)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun 	struct tegra_port_info *state = dev_get_priv(dev);
228*4882a593Smuzhiyun 	int gpio = state->base_gpio + offset;
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	if (!get_config(gpio))
231*4882a593Smuzhiyun 		return GPIOF_FUNC;
232*4882a593Smuzhiyun 	else if (get_direction(gpio))
233*4882a593Smuzhiyun 		return GPIOF_OUTPUT;
234*4882a593Smuzhiyun 	else
235*4882a593Smuzhiyun 		return GPIOF_INPUT;
236*4882a593Smuzhiyun }
237*4882a593Smuzhiyun 
tegra_gpio_xlate(struct udevice * dev,struct gpio_desc * desc,struct ofnode_phandle_args * args)238*4882a593Smuzhiyun static int tegra_gpio_xlate(struct udevice *dev, struct gpio_desc *desc,
239*4882a593Smuzhiyun 			    struct ofnode_phandle_args *args)
240*4882a593Smuzhiyun {
241*4882a593Smuzhiyun 	int gpio, port, ret;
242*4882a593Smuzhiyun 
243*4882a593Smuzhiyun 	gpio = args->args[0];
244*4882a593Smuzhiyun 	port = gpio / TEGRA_GPIOS_PER_PORT;
245*4882a593Smuzhiyun 	ret = device_get_child(dev, port, &desc->dev);
246*4882a593Smuzhiyun 	if (ret)
247*4882a593Smuzhiyun 		return ret;
248*4882a593Smuzhiyun 	desc->offset = gpio % TEGRA_GPIOS_PER_PORT;
249*4882a593Smuzhiyun 	desc->flags = args->args[1] & GPIO_ACTIVE_LOW ? GPIOD_ACTIVE_LOW : 0;
250*4882a593Smuzhiyun 
251*4882a593Smuzhiyun 	return 0;
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun static const struct dm_gpio_ops gpio_tegra_ops = {
255*4882a593Smuzhiyun 	.direction_input	= tegra_gpio_direction_input,
256*4882a593Smuzhiyun 	.direction_output	= tegra_gpio_direction_output,
257*4882a593Smuzhiyun 	.get_value		= tegra_gpio_get_value,
258*4882a593Smuzhiyun 	.set_value		= tegra_gpio_set_value,
259*4882a593Smuzhiyun 	.get_function		= tegra_gpio_get_function,
260*4882a593Smuzhiyun 	.xlate			= tegra_gpio_xlate,
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun /**
264*4882a593Smuzhiyun  * Returns the name of a GPIO port
265*4882a593Smuzhiyun  *
266*4882a593Smuzhiyun  * GPIOs are named A, B, C, ..., Z, AA, BB, CC, ...
267*4882a593Smuzhiyun  *
268*4882a593Smuzhiyun  * @base_port: Base port number (0, 1..n-1)
269*4882a593Smuzhiyun  * @return allocated string containing the name
270*4882a593Smuzhiyun  */
gpio_port_name(int base_port)271*4882a593Smuzhiyun static char *gpio_port_name(int base_port)
272*4882a593Smuzhiyun {
273*4882a593Smuzhiyun 	char *name, *s;
274*4882a593Smuzhiyun 
275*4882a593Smuzhiyun 	name = malloc(3);
276*4882a593Smuzhiyun 	if (name) {
277*4882a593Smuzhiyun 		s = name;
278*4882a593Smuzhiyun 		*s++ = 'A' + (base_port % 26);
279*4882a593Smuzhiyun 		if (base_port >= 26)
280*4882a593Smuzhiyun 			*s++ = *name;
281*4882a593Smuzhiyun 		*s = '\0';
282*4882a593Smuzhiyun 	}
283*4882a593Smuzhiyun 
284*4882a593Smuzhiyun 	return name;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun 
287*4882a593Smuzhiyun static const struct udevice_id tegra_gpio_ids[] = {
288*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra30-gpio" },
289*4882a593Smuzhiyun 	{ .compatible = "nvidia,tegra20-gpio" },
290*4882a593Smuzhiyun 	{ }
291*4882a593Smuzhiyun };
292*4882a593Smuzhiyun 
gpio_tegra_probe(struct udevice * dev)293*4882a593Smuzhiyun static int gpio_tegra_probe(struct udevice *dev)
294*4882a593Smuzhiyun {
295*4882a593Smuzhiyun 	struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
296*4882a593Smuzhiyun 	struct tegra_port_info *priv = dev->priv;
297*4882a593Smuzhiyun 	struct tegra_gpio_platdata *plat = dev->platdata;
298*4882a593Smuzhiyun 
299*4882a593Smuzhiyun 	/* Only child devices have ports */
300*4882a593Smuzhiyun 	if (!plat)
301*4882a593Smuzhiyun 		return 0;
302*4882a593Smuzhiyun 
303*4882a593Smuzhiyun 	priv->bank = plat->bank;
304*4882a593Smuzhiyun 	priv->base_gpio = plat->base_gpio;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	uc_priv->gpio_count = TEGRA_GPIOS_PER_PORT;
307*4882a593Smuzhiyun 	uc_priv->bank_name = plat->port_name;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	return 0;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
312*4882a593Smuzhiyun /**
313*4882a593Smuzhiyun  * We have a top-level GPIO device with no actual GPIOs. It has a child
314*4882a593Smuzhiyun  * device for each Tegra port.
315*4882a593Smuzhiyun  */
gpio_tegra_bind(struct udevice * parent)316*4882a593Smuzhiyun static int gpio_tegra_bind(struct udevice *parent)
317*4882a593Smuzhiyun {
318*4882a593Smuzhiyun 	struct tegra_gpio_platdata *plat = parent->platdata;
319*4882a593Smuzhiyun 	struct gpio_ctlr *ctlr;
320*4882a593Smuzhiyun 	int bank_count;
321*4882a593Smuzhiyun 	int bank;
322*4882a593Smuzhiyun 	int ret;
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	/* If this is a child device, there is nothing to do here */
325*4882a593Smuzhiyun 	if (plat)
326*4882a593Smuzhiyun 		return 0;
327*4882a593Smuzhiyun 
328*4882a593Smuzhiyun 	/* TODO(sjg@chromium.org): Remove once SPL supports device tree */
329*4882a593Smuzhiyun #ifdef CONFIG_SPL_BUILD
330*4882a593Smuzhiyun 	ctlr = (struct gpio_ctlr *)NV_PA_GPIO_BASE;
331*4882a593Smuzhiyun 	bank_count = TEGRA_GPIO_BANKS;
332*4882a593Smuzhiyun #else
333*4882a593Smuzhiyun 	{
334*4882a593Smuzhiyun 	int len;
335*4882a593Smuzhiyun 
336*4882a593Smuzhiyun 	/*
337*4882a593Smuzhiyun 	 * This driver does not make use of interrupts, other than to figure
338*4882a593Smuzhiyun 	 * out the number of GPIO banks
339*4882a593Smuzhiyun 	 */
340*4882a593Smuzhiyun 	len = dev_read_size(parent, "interrupts");
341*4882a593Smuzhiyun 	if (len < 0)
342*4882a593Smuzhiyun 		return len;
343*4882a593Smuzhiyun 	bank_count = len / 3 / sizeof(u32);
344*4882a593Smuzhiyun 	ctlr = (struct gpio_ctlr *)dev_read_addr(parent);
345*4882a593Smuzhiyun 	if ((ulong)ctlr == FDT_ADDR_T_NONE)
346*4882a593Smuzhiyun 		return -EINVAL;
347*4882a593Smuzhiyun 	}
348*4882a593Smuzhiyun #endif
349*4882a593Smuzhiyun 	for (bank = 0; bank < bank_count; bank++) {
350*4882a593Smuzhiyun 		int port;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 		for (port = 0; port < TEGRA_PORTS_PER_BANK; port++) {
353*4882a593Smuzhiyun 			struct tegra_gpio_platdata *plat;
354*4882a593Smuzhiyun 			struct udevice *dev;
355*4882a593Smuzhiyun 			int base_port;
356*4882a593Smuzhiyun 
357*4882a593Smuzhiyun 			plat = calloc(1, sizeof(*plat));
358*4882a593Smuzhiyun 			if (!plat)
359*4882a593Smuzhiyun 				return -ENOMEM;
360*4882a593Smuzhiyun 			plat->bank = &ctlr->gpio_bank[bank];
361*4882a593Smuzhiyun 			base_port = bank * TEGRA_PORTS_PER_BANK + port;
362*4882a593Smuzhiyun 			plat->base_gpio = TEGRA_GPIOS_PER_PORT * base_port;
363*4882a593Smuzhiyun 			plat->port_name = gpio_port_name(base_port);
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 			ret = device_bind(parent, parent->driver,
366*4882a593Smuzhiyun 					  plat->port_name, plat, -1, &dev);
367*4882a593Smuzhiyun 			if (ret)
368*4882a593Smuzhiyun 				return ret;
369*4882a593Smuzhiyun 			dev_set_of_offset(dev, dev_of_offset(parent));
370*4882a593Smuzhiyun 		}
371*4882a593Smuzhiyun 	}
372*4882a593Smuzhiyun 
373*4882a593Smuzhiyun 	return 0;
374*4882a593Smuzhiyun }
375*4882a593Smuzhiyun 
376*4882a593Smuzhiyun U_BOOT_DRIVER(gpio_tegra) = {
377*4882a593Smuzhiyun 	.name	= "gpio_tegra",
378*4882a593Smuzhiyun 	.id	= UCLASS_GPIO,
379*4882a593Smuzhiyun 	.of_match = tegra_gpio_ids,
380*4882a593Smuzhiyun 	.bind	= gpio_tegra_bind,
381*4882a593Smuzhiyun 	.probe = gpio_tegra_probe,
382*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct tegra_port_info),
383*4882a593Smuzhiyun 	.ops	= &gpio_tegra_ops,
384*4882a593Smuzhiyun 	.flags	= DM_FLAG_PRE_RELOC,
385*4882a593Smuzhiyun };
386