1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2010-2016, NVIDIA CORPORATION.
3*4882a593Smuzhiyun * (based on tegra_gpio.c)
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <dm.h>
10*4882a593Smuzhiyun #include <malloc.h>
11*4882a593Smuzhiyun #include <errno.h>
12*4882a593Smuzhiyun #include <fdtdec.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <asm/bitops.h>
15*4882a593Smuzhiyun #include <asm/gpio.h>
16*4882a593Smuzhiyun #include <dm/device-internal.h>
17*4882a593Smuzhiyun #include <dt-bindings/gpio/gpio.h>
18*4882a593Smuzhiyun #include "tegra186_gpio_priv.h"
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun struct tegra186_gpio_port_data {
23*4882a593Smuzhiyun const char *name;
24*4882a593Smuzhiyun uint32_t offset;
25*4882a593Smuzhiyun };
26*4882a593Smuzhiyun
27*4882a593Smuzhiyun struct tegra186_gpio_ctlr_data {
28*4882a593Smuzhiyun const struct tegra186_gpio_port_data *ports;
29*4882a593Smuzhiyun uint32_t port_count;
30*4882a593Smuzhiyun };
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun struct tegra186_gpio_platdata {
33*4882a593Smuzhiyun const char *name;
34*4882a593Smuzhiyun uint32_t *regs;
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
tegra186_gpio_reg(struct udevice * dev,uint32_t reg,uint32_t gpio)37*4882a593Smuzhiyun static uint32_t *tegra186_gpio_reg(struct udevice *dev, uint32_t reg,
38*4882a593Smuzhiyun uint32_t gpio)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun struct tegra186_gpio_platdata *plat = dev->platdata;
41*4882a593Smuzhiyun uint32_t index = (reg + (gpio * TEGRA186_GPIO_PER_GPIO_STRIDE)) / 4;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun return &(plat->regs[index]);
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
tegra186_gpio_set_out(struct udevice * dev,unsigned offset,bool output)46*4882a593Smuzhiyun static int tegra186_gpio_set_out(struct udevice *dev, unsigned offset,
47*4882a593Smuzhiyun bool output)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun uint32_t *reg;
50*4882a593Smuzhiyun uint32_t rval;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun reg = tegra186_gpio_reg(dev, TEGRA186_GPIO_OUTPUT_CONTROL, offset);
53*4882a593Smuzhiyun rval = readl(reg);
54*4882a593Smuzhiyun if (output)
55*4882a593Smuzhiyun rval &= ~TEGRA186_GPIO_OUTPUT_CONTROL_FLOATED;
56*4882a593Smuzhiyun else
57*4882a593Smuzhiyun rval |= TEGRA186_GPIO_OUTPUT_CONTROL_FLOATED;
58*4882a593Smuzhiyun writel(rval, reg);
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun reg = tegra186_gpio_reg(dev, TEGRA186_GPIO_ENABLE_CONFIG, offset);
61*4882a593Smuzhiyun rval = readl(reg);
62*4882a593Smuzhiyun if (output)
63*4882a593Smuzhiyun rval |= TEGRA186_GPIO_ENABLE_CONFIG_OUT;
64*4882a593Smuzhiyun else
65*4882a593Smuzhiyun rval &= ~TEGRA186_GPIO_ENABLE_CONFIG_OUT;
66*4882a593Smuzhiyun rval |= TEGRA186_GPIO_ENABLE_CONFIG_ENABLE;
67*4882a593Smuzhiyun writel(rval, reg);
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun return 0;
70*4882a593Smuzhiyun }
71*4882a593Smuzhiyun
tegra186_gpio_set_val(struct udevice * dev,unsigned offset,bool val)72*4882a593Smuzhiyun static int tegra186_gpio_set_val(struct udevice *dev, unsigned offset, bool val)
73*4882a593Smuzhiyun {
74*4882a593Smuzhiyun uint32_t *reg;
75*4882a593Smuzhiyun uint32_t rval;
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun reg = tegra186_gpio_reg(dev, TEGRA186_GPIO_OUTPUT_VALUE, offset);
78*4882a593Smuzhiyun rval = readl(reg);
79*4882a593Smuzhiyun if (val)
80*4882a593Smuzhiyun rval |= TEGRA186_GPIO_OUTPUT_VALUE_HIGH;
81*4882a593Smuzhiyun else
82*4882a593Smuzhiyun rval &= ~TEGRA186_GPIO_OUTPUT_VALUE_HIGH;
83*4882a593Smuzhiyun writel(rval, reg);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun return 0;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
tegra186_gpio_direction_input(struct udevice * dev,unsigned offset)88*4882a593Smuzhiyun static int tegra186_gpio_direction_input(struct udevice *dev, unsigned offset)
89*4882a593Smuzhiyun {
90*4882a593Smuzhiyun return tegra186_gpio_set_out(dev, offset, false);
91*4882a593Smuzhiyun }
92*4882a593Smuzhiyun
tegra186_gpio_direction_output(struct udevice * dev,unsigned offset,int value)93*4882a593Smuzhiyun static int tegra186_gpio_direction_output(struct udevice *dev, unsigned offset,
94*4882a593Smuzhiyun int value)
95*4882a593Smuzhiyun {
96*4882a593Smuzhiyun int ret;
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun ret = tegra186_gpio_set_val(dev, offset, value != 0);
99*4882a593Smuzhiyun if (ret)
100*4882a593Smuzhiyun return ret;
101*4882a593Smuzhiyun return tegra186_gpio_set_out(dev, offset, true);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
tegra186_gpio_get_value(struct udevice * dev,unsigned offset)104*4882a593Smuzhiyun static int tegra186_gpio_get_value(struct udevice *dev, unsigned offset)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun uint32_t *reg;
107*4882a593Smuzhiyun uint32_t rval;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun reg = tegra186_gpio_reg(dev, TEGRA186_GPIO_ENABLE_CONFIG, offset);
110*4882a593Smuzhiyun rval = readl(reg);
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun if (rval & TEGRA186_GPIO_ENABLE_CONFIG_OUT)
113*4882a593Smuzhiyun reg = tegra186_gpio_reg(dev, TEGRA186_GPIO_OUTPUT_VALUE,
114*4882a593Smuzhiyun offset);
115*4882a593Smuzhiyun else
116*4882a593Smuzhiyun reg = tegra186_gpio_reg(dev, TEGRA186_GPIO_INPUT, offset);
117*4882a593Smuzhiyun
118*4882a593Smuzhiyun rval = readl(reg);
119*4882a593Smuzhiyun return !!rval;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
tegra186_gpio_set_value(struct udevice * dev,unsigned offset,int value)122*4882a593Smuzhiyun static int tegra186_gpio_set_value(struct udevice *dev, unsigned offset,
123*4882a593Smuzhiyun int value)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun return tegra186_gpio_set_val(dev, offset, value != 0);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
tegra186_gpio_get_function(struct udevice * dev,unsigned offset)128*4882a593Smuzhiyun static int tegra186_gpio_get_function(struct udevice *dev, unsigned offset)
129*4882a593Smuzhiyun {
130*4882a593Smuzhiyun uint32_t *reg;
131*4882a593Smuzhiyun uint32_t rval;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun reg = tegra186_gpio_reg(dev, TEGRA186_GPIO_ENABLE_CONFIG, offset);
134*4882a593Smuzhiyun rval = readl(reg);
135*4882a593Smuzhiyun if (rval & TEGRA186_GPIO_ENABLE_CONFIG_OUT)
136*4882a593Smuzhiyun return GPIOF_OUTPUT;
137*4882a593Smuzhiyun else
138*4882a593Smuzhiyun return GPIOF_INPUT;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
tegra186_gpio_xlate(struct udevice * dev,struct gpio_desc * desc,struct ofnode_phandle_args * args)141*4882a593Smuzhiyun static int tegra186_gpio_xlate(struct udevice *dev, struct gpio_desc *desc,
142*4882a593Smuzhiyun struct ofnode_phandle_args *args)
143*4882a593Smuzhiyun {
144*4882a593Smuzhiyun int gpio, port, ret;
145*4882a593Smuzhiyun
146*4882a593Smuzhiyun gpio = args->args[0];
147*4882a593Smuzhiyun port = gpio / TEGRA186_GPIO_PER_GPIO_COUNT;
148*4882a593Smuzhiyun ret = device_get_child(dev, port, &desc->dev);
149*4882a593Smuzhiyun if (ret)
150*4882a593Smuzhiyun return ret;
151*4882a593Smuzhiyun desc->offset = gpio % TEGRA186_GPIO_PER_GPIO_COUNT;
152*4882a593Smuzhiyun desc->flags = args->args[1] & GPIO_ACTIVE_LOW ? GPIOD_ACTIVE_LOW : 0;
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun return 0;
155*4882a593Smuzhiyun }
156*4882a593Smuzhiyun
157*4882a593Smuzhiyun static const struct dm_gpio_ops tegra186_gpio_ops = {
158*4882a593Smuzhiyun .direction_input = tegra186_gpio_direction_input,
159*4882a593Smuzhiyun .direction_output = tegra186_gpio_direction_output,
160*4882a593Smuzhiyun .get_value = tegra186_gpio_get_value,
161*4882a593Smuzhiyun .set_value = tegra186_gpio_set_value,
162*4882a593Smuzhiyun .get_function = tegra186_gpio_get_function,
163*4882a593Smuzhiyun .xlate = tegra186_gpio_xlate,
164*4882a593Smuzhiyun };
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun /**
167*4882a593Smuzhiyun * We have a top-level GPIO device with no actual GPIOs. It has a child device
168*4882a593Smuzhiyun * for each port within the controller.
169*4882a593Smuzhiyun */
tegra186_gpio_bind(struct udevice * parent)170*4882a593Smuzhiyun static int tegra186_gpio_bind(struct udevice *parent)
171*4882a593Smuzhiyun {
172*4882a593Smuzhiyun struct tegra186_gpio_platdata *parent_plat = parent->platdata;
173*4882a593Smuzhiyun struct tegra186_gpio_ctlr_data *ctlr_data =
174*4882a593Smuzhiyun (struct tegra186_gpio_ctlr_data *)dev_get_driver_data(parent);
175*4882a593Smuzhiyun uint32_t *regs;
176*4882a593Smuzhiyun int port, ret;
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun /* If this is a child device, there is nothing to do here */
179*4882a593Smuzhiyun if (parent_plat)
180*4882a593Smuzhiyun return 0;
181*4882a593Smuzhiyun
182*4882a593Smuzhiyun regs = (uint32_t *)devfdt_get_addr_name(parent, "gpio");
183*4882a593Smuzhiyun if (regs == (uint32_t *)FDT_ADDR_T_NONE)
184*4882a593Smuzhiyun return -EINVAL;
185*4882a593Smuzhiyun
186*4882a593Smuzhiyun for (port = 0; port < ctlr_data->port_count; port++) {
187*4882a593Smuzhiyun struct tegra186_gpio_platdata *plat;
188*4882a593Smuzhiyun struct udevice *dev;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun plat = calloc(1, sizeof(*plat));
191*4882a593Smuzhiyun if (!plat)
192*4882a593Smuzhiyun return -ENOMEM;
193*4882a593Smuzhiyun plat->name = ctlr_data->ports[port].name;
194*4882a593Smuzhiyun plat->regs = &(regs[ctlr_data->ports[port].offset / 4]);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun ret = device_bind(parent, parent->driver, plat->name, plat,
197*4882a593Smuzhiyun -1, &dev);
198*4882a593Smuzhiyun if (ret)
199*4882a593Smuzhiyun return ret;
200*4882a593Smuzhiyun dev_set_of_offset(dev, dev_of_offset(parent));
201*4882a593Smuzhiyun }
202*4882a593Smuzhiyun
203*4882a593Smuzhiyun return 0;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun
tegra186_gpio_probe(struct udevice * dev)206*4882a593Smuzhiyun static int tegra186_gpio_probe(struct udevice *dev)
207*4882a593Smuzhiyun {
208*4882a593Smuzhiyun struct tegra186_gpio_platdata *plat = dev->platdata;
209*4882a593Smuzhiyun struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
210*4882a593Smuzhiyun
211*4882a593Smuzhiyun /* Only child devices have ports */
212*4882a593Smuzhiyun if (!plat)
213*4882a593Smuzhiyun return 0;
214*4882a593Smuzhiyun
215*4882a593Smuzhiyun uc_priv->gpio_count = TEGRA186_GPIO_PER_GPIO_COUNT;
216*4882a593Smuzhiyun uc_priv->bank_name = plat->name;
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun return 0;
219*4882a593Smuzhiyun }
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun static const struct tegra186_gpio_port_data tegra186_gpio_main_ports[] = {
222*4882a593Smuzhiyun {"A", 0x2000},
223*4882a593Smuzhiyun {"B", 0x3000},
224*4882a593Smuzhiyun {"C", 0x3200},
225*4882a593Smuzhiyun {"D", 0x3400},
226*4882a593Smuzhiyun {"E", 0x2200},
227*4882a593Smuzhiyun {"F", 0x2400},
228*4882a593Smuzhiyun {"G", 0x4200},
229*4882a593Smuzhiyun {"H", 0x1000},
230*4882a593Smuzhiyun {"I", 0x0800},
231*4882a593Smuzhiyun {"J", 0x5000},
232*4882a593Smuzhiyun {"K", 0x5200},
233*4882a593Smuzhiyun {"L", 0x1200},
234*4882a593Smuzhiyun {"M", 0x5600},
235*4882a593Smuzhiyun {"N", 0x0000},
236*4882a593Smuzhiyun {"O", 0x0200},
237*4882a593Smuzhiyun {"P", 0x4000},
238*4882a593Smuzhiyun {"Q", 0x0400},
239*4882a593Smuzhiyun {"R", 0x0a00},
240*4882a593Smuzhiyun {"T", 0x0600},
241*4882a593Smuzhiyun {"X", 0x1400},
242*4882a593Smuzhiyun {"Y", 0x1600},
243*4882a593Smuzhiyun {"BB", 0x2600},
244*4882a593Smuzhiyun {"CC", 0x5400},
245*4882a593Smuzhiyun };
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun static const struct tegra186_gpio_ctlr_data tegra186_gpio_main_data = {
248*4882a593Smuzhiyun .ports = tegra186_gpio_main_ports,
249*4882a593Smuzhiyun .port_count = ARRAY_SIZE(tegra186_gpio_main_ports),
250*4882a593Smuzhiyun };
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun static const struct tegra186_gpio_port_data tegra186_gpio_aon_ports[] = {
253*4882a593Smuzhiyun {"S", 0x0200},
254*4882a593Smuzhiyun {"U", 0x0400},
255*4882a593Smuzhiyun {"V", 0x0800},
256*4882a593Smuzhiyun {"W", 0x0a00},
257*4882a593Smuzhiyun {"Z", 0x0e00},
258*4882a593Smuzhiyun {"AA", 0x0c00},
259*4882a593Smuzhiyun {"EE", 0x0600},
260*4882a593Smuzhiyun {"FF", 0x0000},
261*4882a593Smuzhiyun };
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun static const struct tegra186_gpio_ctlr_data tegra186_gpio_aon_data = {
264*4882a593Smuzhiyun .ports = tegra186_gpio_aon_ports,
265*4882a593Smuzhiyun .port_count = ARRAY_SIZE(tegra186_gpio_aon_ports),
266*4882a593Smuzhiyun };
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun static const struct udevice_id tegra186_gpio_ids[] = {
269*4882a593Smuzhiyun {
270*4882a593Smuzhiyun .compatible = "nvidia,tegra186-gpio",
271*4882a593Smuzhiyun .data = (ulong)&tegra186_gpio_main_data,
272*4882a593Smuzhiyun },
273*4882a593Smuzhiyun {
274*4882a593Smuzhiyun .compatible = "nvidia,tegra186-gpio-aon",
275*4882a593Smuzhiyun .data = (ulong)&tegra186_gpio_aon_data,
276*4882a593Smuzhiyun },
277*4882a593Smuzhiyun { }
278*4882a593Smuzhiyun };
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun U_BOOT_DRIVER(tegra186_gpio) = {
281*4882a593Smuzhiyun .name = "tegra186_gpio",
282*4882a593Smuzhiyun .id = UCLASS_GPIO,
283*4882a593Smuzhiyun .of_match = tegra186_gpio_ids,
284*4882a593Smuzhiyun .bind = tegra186_gpio_bind,
285*4882a593Smuzhiyun .probe = tegra186_gpio_probe,
286*4882a593Smuzhiyun .ops = &tegra186_gpio_ops,
287*4882a593Smuzhiyun .flags = DM_FLAG_PRE_RELOC,
288*4882a593Smuzhiyun };
289