xref: /OK3568_Linux_fs/u-boot/drivers/gpio/stm32f7_gpio.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2017
3*4882a593Smuzhiyun  * Vikas Manocha, <vikas.manocha@st.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <clk.h>
10*4882a593Smuzhiyun #include <dm.h>
11*4882a593Smuzhiyun #include <fdtdec.h>
12*4882a593Smuzhiyun #include <asm/arch/gpio.h>
13*4882a593Smuzhiyun #include <asm/arch/stm32.h>
14*4882a593Smuzhiyun #include <asm/gpio.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun #include <linux/errno.h>
17*4882a593Smuzhiyun #include <linux/io.h>
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun #define MAX_SIZE_BANK_NAME		5
20*4882a593Smuzhiyun #define STM32_GPIOS_PER_BANK		16
21*4882a593Smuzhiyun #define MODE_BITS(gpio_pin)		(gpio_pin * 2)
22*4882a593Smuzhiyun #define MODE_BITS_MASK			3
23*4882a593Smuzhiyun #define IN_OUT_BIT_INDEX(gpio_pin)	(1UL << (gpio_pin))
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
26*4882a593Smuzhiyun 
stm32_gpio_direction_input(struct udevice * dev,unsigned offset)27*4882a593Smuzhiyun static int stm32_gpio_direction_input(struct udevice *dev, unsigned offset)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun 	struct stm32_gpio_priv *priv = dev_get_priv(dev);
30*4882a593Smuzhiyun 	struct stm32_gpio_regs *regs = priv->regs;
31*4882a593Smuzhiyun 	int bits_index = MODE_BITS(offset);
32*4882a593Smuzhiyun 	int mask = MODE_BITS_MASK << bits_index;
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun 	clrsetbits_le32(&regs->moder, mask, STM32_GPIO_MODE_IN << bits_index);
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun 	return 0;
37*4882a593Smuzhiyun }
38*4882a593Smuzhiyun 
stm32_gpio_direction_output(struct udevice * dev,unsigned offset,int value)39*4882a593Smuzhiyun static int stm32_gpio_direction_output(struct udevice *dev, unsigned offset,
40*4882a593Smuzhiyun 				       int value)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun 	struct stm32_gpio_priv *priv = dev_get_priv(dev);
43*4882a593Smuzhiyun 	struct stm32_gpio_regs *regs = priv->regs;
44*4882a593Smuzhiyun 	int bits_index = MODE_BITS(offset);
45*4882a593Smuzhiyun 	int mask = MODE_BITS_MASK << bits_index;
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	clrsetbits_le32(&regs->moder, mask, STM32_GPIO_MODE_OUT << bits_index);
48*4882a593Smuzhiyun 	mask = IN_OUT_BIT_INDEX(offset);
49*4882a593Smuzhiyun 	clrsetbits_le32(&regs->odr, mask, value ? mask : 0);
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	return 0;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun 
stm32_gpio_get_value(struct udevice * dev,unsigned offset)54*4882a593Smuzhiyun static int stm32_gpio_get_value(struct udevice *dev, unsigned offset)
55*4882a593Smuzhiyun {
56*4882a593Smuzhiyun 	struct stm32_gpio_priv *priv = dev_get_priv(dev);
57*4882a593Smuzhiyun 	struct stm32_gpio_regs *regs = priv->regs;
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun 	return readl(&regs->idr) & IN_OUT_BIT_INDEX(offset) ? 1 : 0;
60*4882a593Smuzhiyun }
61*4882a593Smuzhiyun 
stm32_gpio_set_value(struct udevice * dev,unsigned offset,int value)62*4882a593Smuzhiyun static int stm32_gpio_set_value(struct udevice *dev, unsigned offset, int value)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	struct stm32_gpio_priv *priv = dev_get_priv(dev);
65*4882a593Smuzhiyun 	struct stm32_gpio_regs *regs = priv->regs;
66*4882a593Smuzhiyun 	int mask = IN_OUT_BIT_INDEX(offset);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	clrsetbits_le32(&regs->odr, mask, value ? mask : 0);
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 	return 0;
71*4882a593Smuzhiyun }
72*4882a593Smuzhiyun 
73*4882a593Smuzhiyun static const struct dm_gpio_ops gpio_stm32_ops = {
74*4882a593Smuzhiyun 	.direction_input	= stm32_gpio_direction_input,
75*4882a593Smuzhiyun 	.direction_output	= stm32_gpio_direction_output,
76*4882a593Smuzhiyun 	.get_value		= stm32_gpio_get_value,
77*4882a593Smuzhiyun 	.set_value		= stm32_gpio_set_value,
78*4882a593Smuzhiyun };
79*4882a593Smuzhiyun 
gpio_stm32_probe(struct udevice * dev)80*4882a593Smuzhiyun static int gpio_stm32_probe(struct udevice *dev)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
83*4882a593Smuzhiyun 	struct stm32_gpio_priv *priv = dev_get_priv(dev);
84*4882a593Smuzhiyun 	fdt_addr_t addr;
85*4882a593Smuzhiyun 	char *name;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	addr = devfdt_get_addr(dev);
88*4882a593Smuzhiyun 	if (addr == FDT_ADDR_T_NONE)
89*4882a593Smuzhiyun 		return -EINVAL;
90*4882a593Smuzhiyun 
91*4882a593Smuzhiyun 	priv->regs = (struct stm32_gpio_regs *)addr;
92*4882a593Smuzhiyun 	name = (char *)fdtdec_locate_byte_array(gd->fdt_blob,
93*4882a593Smuzhiyun 						dev_of_offset(dev),
94*4882a593Smuzhiyun 						"st,bank-name",
95*4882a593Smuzhiyun 						MAX_SIZE_BANK_NAME);
96*4882a593Smuzhiyun 	if (!name)
97*4882a593Smuzhiyun 		return -EINVAL;
98*4882a593Smuzhiyun 	uc_priv->bank_name = name;
99*4882a593Smuzhiyun 	uc_priv->gpio_count = STM32_GPIOS_PER_BANK;
100*4882a593Smuzhiyun 	debug("%s, addr = 0x%p, bank_name = %s\n", __func__, (u32 *)priv->regs,
101*4882a593Smuzhiyun 	      uc_priv->bank_name);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun #ifdef CONFIG_CLK
104*4882a593Smuzhiyun 	struct clk clk;
105*4882a593Smuzhiyun 	int ret;
106*4882a593Smuzhiyun 	ret = clk_get_by_index(dev, 0, &clk);
107*4882a593Smuzhiyun 	if (ret < 0)
108*4882a593Smuzhiyun 		return ret;
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	ret = clk_enable(&clk);
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	if (ret) {
113*4882a593Smuzhiyun 		dev_err(dev, "failed to enable clock\n");
114*4882a593Smuzhiyun 		return ret;
115*4882a593Smuzhiyun 	}
116*4882a593Smuzhiyun 	debug("clock enabled for device %s\n", dev->name);
117*4882a593Smuzhiyun #endif
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	return 0;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun static const struct udevice_id stm32_gpio_ids[] = {
123*4882a593Smuzhiyun 	{ .compatible = "st,stm32-gpio" },
124*4882a593Smuzhiyun 	{ }
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun U_BOOT_DRIVER(gpio_stm32) = {
128*4882a593Smuzhiyun 	.name	= "gpio_stm32",
129*4882a593Smuzhiyun 	.id	= UCLASS_GPIO,
130*4882a593Smuzhiyun 	.of_match = stm32_gpio_ids,
131*4882a593Smuzhiyun 	.probe	= gpio_stm32_probe,
132*4882a593Smuzhiyun 	.ops	= &gpio_stm32_ops,
133*4882a593Smuzhiyun 	.flags	= DM_FLAG_PRE_RELOC | DM_UC_FLAG_SEQ_ALIAS,
134*4882a593Smuzhiyun 	.priv_auto_alloc_size	= sizeof(struct stm32_gpio_priv),
135*4882a593Smuzhiyun };
136