1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Qualcomm pm8916 pmic gpio driver - part of Qualcomm PM8916 PMIC
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 2015 Mateusz Kulikowski <mateusz.kulikowski@gmail.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <dm.h>
11*4882a593Smuzhiyun #include <power/pmic.h>
12*4882a593Smuzhiyun #include <spmi/spmi.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <asm/gpio.h>
15*4882a593Smuzhiyun #include <linux/bitops.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* Register offset for each gpio */
20*4882a593Smuzhiyun #define REG_OFFSET(x) ((x) * 0x100)
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /* Register maps */
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /* Type and subtype are shared for all pm8916 peripherals */
25*4882a593Smuzhiyun #define REG_TYPE 0x4
26*4882a593Smuzhiyun #define REG_SUBTYPE 0x5
27*4882a593Smuzhiyun
28*4882a593Smuzhiyun #define REG_STATUS 0x08
29*4882a593Smuzhiyun #define REG_STATUS_VAL_MASK 0x1
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun /* MODE_CTL */
32*4882a593Smuzhiyun #define REG_CTL 0x40
33*4882a593Smuzhiyun #define REG_CTL_MODE_MASK 0x70
34*4882a593Smuzhiyun #define REG_CTL_MODE_INPUT 0x00
35*4882a593Smuzhiyun #define REG_CTL_MODE_INOUT 0x20
36*4882a593Smuzhiyun #define REG_CTL_MODE_OUTPUT 0x10
37*4882a593Smuzhiyun #define REG_CTL_OUTPUT_MASK 0x0F
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun #define REG_DIG_VIN_CTL 0x41
40*4882a593Smuzhiyun #define REG_DIG_VIN_VIN0 0
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define REG_DIG_PULL_CTL 0x42
43*4882a593Smuzhiyun #define REG_DIG_PULL_NO_PU 0x5
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #define REG_DIG_OUT_CTL 0x45
46*4882a593Smuzhiyun #define REG_DIG_OUT_CTL_CMOS (0x0 << 4)
47*4882a593Smuzhiyun #define REG_DIG_OUT_CTL_DRIVE_L 0x1
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun #define REG_EN_CTL 0x46
50*4882a593Smuzhiyun #define REG_EN_CTL_ENABLE (1 << 7)
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun struct pm8916_gpio_bank {
53*4882a593Smuzhiyun uint32_t pid; /* Peripheral ID on SPMI bus */
54*4882a593Smuzhiyun };
55*4882a593Smuzhiyun
pm8916_gpio_set_direction(struct udevice * dev,unsigned offset,bool input,int value)56*4882a593Smuzhiyun static int pm8916_gpio_set_direction(struct udevice *dev, unsigned offset,
57*4882a593Smuzhiyun bool input, int value)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun struct pm8916_gpio_bank *priv = dev_get_priv(dev);
60*4882a593Smuzhiyun uint32_t gpio_base = priv->pid + REG_OFFSET(offset);
61*4882a593Smuzhiyun int ret;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun /* Disable the GPIO */
64*4882a593Smuzhiyun ret = pmic_clrsetbits(dev->parent, gpio_base + REG_EN_CTL,
65*4882a593Smuzhiyun REG_EN_CTL_ENABLE, 0);
66*4882a593Smuzhiyun if (ret < 0)
67*4882a593Smuzhiyun return ret;
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun /* Select the mode */
70*4882a593Smuzhiyun if (input)
71*4882a593Smuzhiyun ret = pmic_reg_write(dev->parent, gpio_base + REG_CTL,
72*4882a593Smuzhiyun REG_CTL_MODE_INPUT);
73*4882a593Smuzhiyun else
74*4882a593Smuzhiyun ret = pmic_reg_write(dev->parent, gpio_base + REG_CTL,
75*4882a593Smuzhiyun REG_CTL_MODE_INOUT | (value ? 1 : 0));
76*4882a593Smuzhiyun if (ret < 0)
77*4882a593Smuzhiyun return ret;
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun /* Set the right pull (no pull) */
80*4882a593Smuzhiyun ret = pmic_reg_write(dev->parent, gpio_base + REG_DIG_PULL_CTL,
81*4882a593Smuzhiyun REG_DIG_PULL_NO_PU);
82*4882a593Smuzhiyun if (ret < 0)
83*4882a593Smuzhiyun return ret;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun /* Configure output pin drivers if needed */
86*4882a593Smuzhiyun if (!input) {
87*4882a593Smuzhiyun /* Select the VIN - VIN0, pin is input so it doesn't matter */
88*4882a593Smuzhiyun ret = pmic_reg_write(dev->parent, gpio_base + REG_DIG_VIN_CTL,
89*4882a593Smuzhiyun REG_DIG_VIN_VIN0);
90*4882a593Smuzhiyun if (ret < 0)
91*4882a593Smuzhiyun return ret;
92*4882a593Smuzhiyun
93*4882a593Smuzhiyun /* Set the right dig out control */
94*4882a593Smuzhiyun ret = pmic_reg_write(dev->parent, gpio_base + REG_DIG_OUT_CTL,
95*4882a593Smuzhiyun REG_DIG_OUT_CTL_CMOS |
96*4882a593Smuzhiyun REG_DIG_OUT_CTL_DRIVE_L);
97*4882a593Smuzhiyun if (ret < 0)
98*4882a593Smuzhiyun return ret;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* Enable the GPIO */
102*4882a593Smuzhiyun return pmic_clrsetbits(dev->parent, gpio_base + REG_EN_CTL, 0,
103*4882a593Smuzhiyun REG_EN_CTL_ENABLE);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun
pm8916_gpio_direction_input(struct udevice * dev,unsigned offset)106*4882a593Smuzhiyun static int pm8916_gpio_direction_input(struct udevice *dev, unsigned offset)
107*4882a593Smuzhiyun {
108*4882a593Smuzhiyun return pm8916_gpio_set_direction(dev, offset, true, 0);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
pm8916_gpio_direction_output(struct udevice * dev,unsigned offset,int value)111*4882a593Smuzhiyun static int pm8916_gpio_direction_output(struct udevice *dev, unsigned offset,
112*4882a593Smuzhiyun int value)
113*4882a593Smuzhiyun {
114*4882a593Smuzhiyun return pm8916_gpio_set_direction(dev, offset, false, value);
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
pm8916_gpio_get_function(struct udevice * dev,unsigned offset)117*4882a593Smuzhiyun static int pm8916_gpio_get_function(struct udevice *dev, unsigned offset)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun struct pm8916_gpio_bank *priv = dev_get_priv(dev);
120*4882a593Smuzhiyun uint32_t gpio_base = priv->pid + REG_OFFSET(offset);
121*4882a593Smuzhiyun int reg;
122*4882a593Smuzhiyun
123*4882a593Smuzhiyun /* Set the output value of the gpio */
124*4882a593Smuzhiyun reg = pmic_reg_read(dev->parent, gpio_base + REG_CTL);
125*4882a593Smuzhiyun if (reg < 0)
126*4882a593Smuzhiyun return reg;
127*4882a593Smuzhiyun
128*4882a593Smuzhiyun switch (reg & REG_CTL_MODE_MASK) {
129*4882a593Smuzhiyun case REG_CTL_MODE_INPUT:
130*4882a593Smuzhiyun return GPIOF_INPUT;
131*4882a593Smuzhiyun case REG_CTL_MODE_INOUT: /* Fallthrough */
132*4882a593Smuzhiyun case REG_CTL_MODE_OUTPUT:
133*4882a593Smuzhiyun return GPIOF_OUTPUT;
134*4882a593Smuzhiyun default:
135*4882a593Smuzhiyun return GPIOF_UNKNOWN;
136*4882a593Smuzhiyun }
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
pm8916_gpio_get_value(struct udevice * dev,unsigned offset)139*4882a593Smuzhiyun static int pm8916_gpio_get_value(struct udevice *dev, unsigned offset)
140*4882a593Smuzhiyun {
141*4882a593Smuzhiyun struct pm8916_gpio_bank *priv = dev_get_priv(dev);
142*4882a593Smuzhiyun uint32_t gpio_base = priv->pid + REG_OFFSET(offset);
143*4882a593Smuzhiyun int reg;
144*4882a593Smuzhiyun
145*4882a593Smuzhiyun reg = pmic_reg_read(dev->parent, gpio_base + REG_STATUS);
146*4882a593Smuzhiyun if (reg < 0)
147*4882a593Smuzhiyun return reg;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun return !!(reg & REG_STATUS_VAL_MASK);
150*4882a593Smuzhiyun }
151*4882a593Smuzhiyun
pm8916_gpio_set_value(struct udevice * dev,unsigned offset,int value)152*4882a593Smuzhiyun static int pm8916_gpio_set_value(struct udevice *dev, unsigned offset,
153*4882a593Smuzhiyun int value)
154*4882a593Smuzhiyun {
155*4882a593Smuzhiyun struct pm8916_gpio_bank *priv = dev_get_priv(dev);
156*4882a593Smuzhiyun uint32_t gpio_base = priv->pid + REG_OFFSET(offset);
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun /* Set the output value of the gpio */
159*4882a593Smuzhiyun return pmic_clrsetbits(dev->parent, gpio_base + REG_CTL,
160*4882a593Smuzhiyun REG_CTL_OUTPUT_MASK, !!value);
161*4882a593Smuzhiyun }
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun static const struct dm_gpio_ops pm8916_gpio_ops = {
164*4882a593Smuzhiyun .direction_input = pm8916_gpio_direction_input,
165*4882a593Smuzhiyun .direction_output = pm8916_gpio_direction_output,
166*4882a593Smuzhiyun .get_value = pm8916_gpio_get_value,
167*4882a593Smuzhiyun .set_value = pm8916_gpio_set_value,
168*4882a593Smuzhiyun .get_function = pm8916_gpio_get_function,
169*4882a593Smuzhiyun };
170*4882a593Smuzhiyun
pm8916_gpio_probe(struct udevice * dev)171*4882a593Smuzhiyun static int pm8916_gpio_probe(struct udevice *dev)
172*4882a593Smuzhiyun {
173*4882a593Smuzhiyun struct pm8916_gpio_bank *priv = dev_get_priv(dev);
174*4882a593Smuzhiyun int reg;
175*4882a593Smuzhiyun
176*4882a593Smuzhiyun priv->pid = dev_read_addr(dev);
177*4882a593Smuzhiyun if (priv->pid == FDT_ADDR_T_NONE)
178*4882a593Smuzhiyun return -EINVAL;
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /* Do a sanity check */
181*4882a593Smuzhiyun reg = pmic_reg_read(dev->parent, priv->pid + REG_TYPE);
182*4882a593Smuzhiyun if (reg != 0x10)
183*4882a593Smuzhiyun return -ENODEV;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun reg = pmic_reg_read(dev->parent, priv->pid + REG_SUBTYPE);
186*4882a593Smuzhiyun if (reg != 0x5)
187*4882a593Smuzhiyun return -ENODEV;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun return 0;
190*4882a593Smuzhiyun }
191*4882a593Smuzhiyun
pm8916_gpio_ofdata_to_platdata(struct udevice * dev)192*4882a593Smuzhiyun static int pm8916_gpio_ofdata_to_platdata(struct udevice *dev)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
195*4882a593Smuzhiyun
196*4882a593Smuzhiyun uc_priv->gpio_count = dev_read_u32_default(dev, "gpio-count", 0);
197*4882a593Smuzhiyun uc_priv->bank_name = dev_read_string(dev, "gpio-bank-name");
198*4882a593Smuzhiyun if (uc_priv->bank_name == NULL)
199*4882a593Smuzhiyun uc_priv->bank_name = "pm8916";
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun return 0;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun static const struct udevice_id pm8916_gpio_ids[] = {
205*4882a593Smuzhiyun { .compatible = "qcom,pm8916-gpio" },
206*4882a593Smuzhiyun { }
207*4882a593Smuzhiyun };
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun U_BOOT_DRIVER(gpio_pm8916) = {
210*4882a593Smuzhiyun .name = "gpio_pm8916",
211*4882a593Smuzhiyun .id = UCLASS_GPIO,
212*4882a593Smuzhiyun .of_match = pm8916_gpio_ids,
213*4882a593Smuzhiyun .ofdata_to_platdata = pm8916_gpio_ofdata_to_platdata,
214*4882a593Smuzhiyun .probe = pm8916_gpio_probe,
215*4882a593Smuzhiyun .ops = &pm8916_gpio_ops,
216*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct pm8916_gpio_bank),
217*4882a593Smuzhiyun };
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun
220*4882a593Smuzhiyun /* Add pmic buttons as GPIO as well - there is no generic way for now */
221*4882a593Smuzhiyun #define PON_INT_RT_STS 0x10
222*4882a593Smuzhiyun #define KPDPWR_ON_INT_BIT 0
223*4882a593Smuzhiyun #define RESIN_ON_INT_BIT 1
224*4882a593Smuzhiyun
pm8941_pwrkey_get_function(struct udevice * dev,unsigned offset)225*4882a593Smuzhiyun static int pm8941_pwrkey_get_function(struct udevice *dev, unsigned offset)
226*4882a593Smuzhiyun {
227*4882a593Smuzhiyun return GPIOF_INPUT;
228*4882a593Smuzhiyun }
229*4882a593Smuzhiyun
pm8941_pwrkey_get_value(struct udevice * dev,unsigned offset)230*4882a593Smuzhiyun static int pm8941_pwrkey_get_value(struct udevice *dev, unsigned offset)
231*4882a593Smuzhiyun {
232*4882a593Smuzhiyun struct pm8916_gpio_bank *priv = dev_get_priv(dev);
233*4882a593Smuzhiyun
234*4882a593Smuzhiyun int reg = pmic_reg_read(dev->parent, priv->pid + PON_INT_RT_STS);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun if (reg < 0)
237*4882a593Smuzhiyun return 0;
238*4882a593Smuzhiyun
239*4882a593Smuzhiyun switch (offset) {
240*4882a593Smuzhiyun case 0: /* Power button */
241*4882a593Smuzhiyun return (reg & BIT(KPDPWR_ON_INT_BIT)) != 0;
242*4882a593Smuzhiyun break;
243*4882a593Smuzhiyun case 1: /* Reset button */
244*4882a593Smuzhiyun default:
245*4882a593Smuzhiyun return (reg & BIT(RESIN_ON_INT_BIT)) != 0;
246*4882a593Smuzhiyun break;
247*4882a593Smuzhiyun }
248*4882a593Smuzhiyun }
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun static const struct dm_gpio_ops pm8941_pwrkey_ops = {
251*4882a593Smuzhiyun .get_value = pm8941_pwrkey_get_value,
252*4882a593Smuzhiyun .get_function = pm8941_pwrkey_get_function,
253*4882a593Smuzhiyun };
254*4882a593Smuzhiyun
pm8941_pwrkey_probe(struct udevice * dev)255*4882a593Smuzhiyun static int pm8941_pwrkey_probe(struct udevice *dev)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun struct pm8916_gpio_bank *priv = dev_get_priv(dev);
258*4882a593Smuzhiyun int reg;
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun priv->pid = devfdt_get_addr(dev);
261*4882a593Smuzhiyun if (priv->pid == FDT_ADDR_T_NONE)
262*4882a593Smuzhiyun return -EINVAL;
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun /* Do a sanity check */
265*4882a593Smuzhiyun reg = pmic_reg_read(dev->parent, priv->pid + REG_TYPE);
266*4882a593Smuzhiyun if (reg != 0x1)
267*4882a593Smuzhiyun return -ENODEV;
268*4882a593Smuzhiyun
269*4882a593Smuzhiyun reg = pmic_reg_read(dev->parent, priv->pid + REG_SUBTYPE);
270*4882a593Smuzhiyun if (reg != 0x1)
271*4882a593Smuzhiyun return -ENODEV;
272*4882a593Smuzhiyun
273*4882a593Smuzhiyun return 0;
274*4882a593Smuzhiyun }
275*4882a593Smuzhiyun
pm8941_pwrkey_ofdata_to_platdata(struct udevice * dev)276*4882a593Smuzhiyun static int pm8941_pwrkey_ofdata_to_platdata(struct udevice *dev)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun uc_priv->gpio_count = 2;
281*4882a593Smuzhiyun if (uc_priv->bank_name == NULL)
282*4882a593Smuzhiyun uc_priv->bank_name = "pm8916_key";
283*4882a593Smuzhiyun
284*4882a593Smuzhiyun return 0;
285*4882a593Smuzhiyun }
286*4882a593Smuzhiyun
287*4882a593Smuzhiyun static const struct udevice_id pm8941_pwrkey_ids[] = {
288*4882a593Smuzhiyun { .compatible = "qcom,pm8916-pwrkey" },
289*4882a593Smuzhiyun { }
290*4882a593Smuzhiyun };
291*4882a593Smuzhiyun
292*4882a593Smuzhiyun U_BOOT_DRIVER(pwrkey_pm8941) = {
293*4882a593Smuzhiyun .name = "pwrkey_pm8916",
294*4882a593Smuzhiyun .id = UCLASS_GPIO,
295*4882a593Smuzhiyun .of_match = pm8941_pwrkey_ids,
296*4882a593Smuzhiyun .ofdata_to_platdata = pm8941_pwrkey_ofdata_to_platdata,
297*4882a593Smuzhiyun .probe = pm8941_pwrkey_probe,
298*4882a593Smuzhiyun .ops = &pm8941_pwrkey_ops,
299*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct pm8916_gpio_bank),
300*4882a593Smuzhiyun };
301