1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2015 Microchip Technology Inc
3*4882a593Smuzhiyun * Purna Chandra Mandal <purna.mandal@microchip.com>
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <dm.h>
10*4882a593Smuzhiyun #include <errno.h>
11*4882a593Smuzhiyun #include <malloc.h>
12*4882a593Smuzhiyun #include <asm/io.h>
13*4882a593Smuzhiyun #include <asm/gpio.h>
14*4882a593Smuzhiyun #include <linux/compat.h>
15*4882a593Smuzhiyun #include <mach/pic32.h>
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun /* Peripheral Pin Control */
20*4882a593Smuzhiyun struct pic32_reg_port {
21*4882a593Smuzhiyun struct pic32_reg_atomic ansel;
22*4882a593Smuzhiyun struct pic32_reg_atomic tris;
23*4882a593Smuzhiyun struct pic32_reg_atomic port;
24*4882a593Smuzhiyun struct pic32_reg_atomic lat;
25*4882a593Smuzhiyun struct pic32_reg_atomic open_drain;
26*4882a593Smuzhiyun struct pic32_reg_atomic cnpu;
27*4882a593Smuzhiyun struct pic32_reg_atomic cnpd;
28*4882a593Smuzhiyun struct pic32_reg_atomic cncon;
29*4882a593Smuzhiyun };
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun enum {
32*4882a593Smuzhiyun MICROCHIP_GPIO_DIR_OUT,
33*4882a593Smuzhiyun MICROCHIP_GPIO_DIR_IN,
34*4882a593Smuzhiyun MICROCHIP_GPIOS_PER_BANK = 16,
35*4882a593Smuzhiyun };
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun struct pic32_gpio_priv {
38*4882a593Smuzhiyun struct pic32_reg_port *regs;
39*4882a593Smuzhiyun char name[2];
40*4882a593Smuzhiyun };
41*4882a593Smuzhiyun
pic32_gpio_get_value(struct udevice * dev,unsigned offset)42*4882a593Smuzhiyun static int pic32_gpio_get_value(struct udevice *dev, unsigned offset)
43*4882a593Smuzhiyun {
44*4882a593Smuzhiyun struct pic32_gpio_priv *priv = dev_get_priv(dev);
45*4882a593Smuzhiyun
46*4882a593Smuzhiyun return !!(readl(&priv->regs->port.raw) & BIT(offset));
47*4882a593Smuzhiyun }
48*4882a593Smuzhiyun
pic32_gpio_set_value(struct udevice * dev,unsigned offset,int value)49*4882a593Smuzhiyun static int pic32_gpio_set_value(struct udevice *dev, unsigned offset,
50*4882a593Smuzhiyun int value)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun struct pic32_gpio_priv *priv = dev_get_priv(dev);
53*4882a593Smuzhiyun int mask = BIT(offset);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun if (value)
56*4882a593Smuzhiyun writel(mask, &priv->regs->port.set);
57*4882a593Smuzhiyun else
58*4882a593Smuzhiyun writel(mask, &priv->regs->port.clr);
59*4882a593Smuzhiyun
60*4882a593Smuzhiyun return 0;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun
pic32_gpio_direction(struct udevice * dev,unsigned offset)63*4882a593Smuzhiyun static int pic32_gpio_direction(struct udevice *dev, unsigned offset)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun struct pic32_gpio_priv *priv = dev_get_priv(dev);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun /* pin in analog mode ? */
68*4882a593Smuzhiyun if (readl(&priv->regs->ansel.raw) & BIT(offset))
69*4882a593Smuzhiyun return -EPERM;
70*4882a593Smuzhiyun
71*4882a593Smuzhiyun if (readl(&priv->regs->tris.raw) & BIT(offset))
72*4882a593Smuzhiyun return MICROCHIP_GPIO_DIR_IN;
73*4882a593Smuzhiyun else
74*4882a593Smuzhiyun return MICROCHIP_GPIO_DIR_OUT;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
pic32_gpio_direction_input(struct udevice * dev,unsigned offset)77*4882a593Smuzhiyun static int pic32_gpio_direction_input(struct udevice *dev, unsigned offset)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun struct pic32_gpio_priv *priv = dev_get_priv(dev);
80*4882a593Smuzhiyun int mask = BIT(offset);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun writel(mask, &priv->regs->ansel.clr);
83*4882a593Smuzhiyun writel(mask, &priv->regs->tris.set);
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun return 0;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
pic32_gpio_direction_output(struct udevice * dev,unsigned offset,int value)88*4882a593Smuzhiyun static int pic32_gpio_direction_output(struct udevice *dev,
89*4882a593Smuzhiyun unsigned offset, int value)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun struct pic32_gpio_priv *priv = dev_get_priv(dev);
92*4882a593Smuzhiyun int mask = BIT(offset);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun writel(mask, &priv->regs->ansel.clr);
95*4882a593Smuzhiyun writel(mask, &priv->regs->tris.clr);
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun pic32_gpio_set_value(dev, offset, value);
98*4882a593Smuzhiyun return 0;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
pic32_gpio_get_function(struct udevice * dev,unsigned offset)101*4882a593Smuzhiyun static int pic32_gpio_get_function(struct udevice *dev, unsigned offset)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun int ret = GPIOF_UNUSED;
104*4882a593Smuzhiyun
105*4882a593Smuzhiyun switch (pic32_gpio_direction(dev, offset)) {
106*4882a593Smuzhiyun case MICROCHIP_GPIO_DIR_OUT:
107*4882a593Smuzhiyun ret = GPIOF_OUTPUT;
108*4882a593Smuzhiyun break;
109*4882a593Smuzhiyun case MICROCHIP_GPIO_DIR_IN:
110*4882a593Smuzhiyun ret = GPIOF_INPUT;
111*4882a593Smuzhiyun break;
112*4882a593Smuzhiyun default:
113*4882a593Smuzhiyun ret = GPIOF_UNUSED;
114*4882a593Smuzhiyun break;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun return ret;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun static const struct dm_gpio_ops gpio_pic32_ops = {
120*4882a593Smuzhiyun .direction_input = pic32_gpio_direction_input,
121*4882a593Smuzhiyun .direction_output = pic32_gpio_direction_output,
122*4882a593Smuzhiyun .get_value = pic32_gpio_get_value,
123*4882a593Smuzhiyun .set_value = pic32_gpio_set_value,
124*4882a593Smuzhiyun .get_function = pic32_gpio_get_function,
125*4882a593Smuzhiyun };
126*4882a593Smuzhiyun
pic32_gpio_probe(struct udevice * dev)127*4882a593Smuzhiyun static int pic32_gpio_probe(struct udevice *dev)
128*4882a593Smuzhiyun {
129*4882a593Smuzhiyun struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
130*4882a593Smuzhiyun struct pic32_gpio_priv *priv = dev_get_priv(dev);
131*4882a593Smuzhiyun fdt_addr_t addr;
132*4882a593Smuzhiyun fdt_size_t size;
133*4882a593Smuzhiyun char *end;
134*4882a593Smuzhiyun int bank;
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun addr = fdtdec_get_addr_size(gd->fdt_blob, dev_of_offset(dev), "reg",
137*4882a593Smuzhiyun &size);
138*4882a593Smuzhiyun if (addr == FDT_ADDR_T_NONE)
139*4882a593Smuzhiyun return -EINVAL;
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun priv->regs = ioremap(addr, size);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun uc_priv->gpio_count = MICROCHIP_GPIOS_PER_BANK;
144*4882a593Smuzhiyun /* extract bank name */
145*4882a593Smuzhiyun end = strrchr(dev->name, '@');
146*4882a593Smuzhiyun bank = trailing_strtoln(dev->name, end);
147*4882a593Smuzhiyun priv->name[0] = 'A' + bank;
148*4882a593Smuzhiyun uc_priv->bank_name = priv->name;
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun return 0;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun static const struct udevice_id pic32_gpio_ids[] = {
154*4882a593Smuzhiyun { .compatible = "microchip,pic32mzda-gpio" },
155*4882a593Smuzhiyun { }
156*4882a593Smuzhiyun };
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun U_BOOT_DRIVER(gpio_pic32) = {
159*4882a593Smuzhiyun .name = "gpio_pic32",
160*4882a593Smuzhiyun .id = UCLASS_GPIO,
161*4882a593Smuzhiyun .of_match = pic32_gpio_ids,
162*4882a593Smuzhiyun .ops = &gpio_pic32_ops,
163*4882a593Smuzhiyun .probe = pic32_gpio_probe,
164*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct pic32_gpio_priv),
165*4882a593Smuzhiyun };
166