1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Qualcomm GPIO driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 2015 Mateusz Kulikowski <mateusz.kulikowski@gmail.com>
5*4882a593Smuzhiyun *
6*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
7*4882a593Smuzhiyun */
8*4882a593Smuzhiyun
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <dm.h>
11*4882a593Smuzhiyun #include <errno.h>
12*4882a593Smuzhiyun #include <asm/gpio.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun /* Register offsets */
18*4882a593Smuzhiyun #define GPIO_CONFIG_OFF(no) ((no) * 0x1000)
19*4882a593Smuzhiyun #define GPIO_IN_OUT_OFF(no) ((no) * 0x1000 + 0x4)
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun /* OE */
22*4882a593Smuzhiyun #define GPIO_OE_DISABLE (0x0 << 9)
23*4882a593Smuzhiyun #define GPIO_OE_ENABLE (0x1 << 9)
24*4882a593Smuzhiyun #define GPIO_OE_MASK (0x1 << 9)
25*4882a593Smuzhiyun
26*4882a593Smuzhiyun /* GPIO_IN_OUT register shifts. */
27*4882a593Smuzhiyun #define GPIO_IN 0
28*4882a593Smuzhiyun #define GPIO_OUT 1
29*4882a593Smuzhiyun
30*4882a593Smuzhiyun struct msm_gpio_bank {
31*4882a593Smuzhiyun phys_addr_t base;
32*4882a593Smuzhiyun };
33*4882a593Smuzhiyun
msm_gpio_direction_input(struct udevice * dev,unsigned int gpio)34*4882a593Smuzhiyun static int msm_gpio_direction_input(struct udevice *dev, unsigned int gpio)
35*4882a593Smuzhiyun {
36*4882a593Smuzhiyun struct msm_gpio_bank *priv = dev_get_priv(dev);
37*4882a593Smuzhiyun phys_addr_t reg = priv->base + GPIO_CONFIG_OFF(gpio);
38*4882a593Smuzhiyun
39*4882a593Smuzhiyun /* Disable OE bit */
40*4882a593Smuzhiyun clrsetbits_le32(reg, GPIO_OE_MASK, GPIO_OE_DISABLE);
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun return 0;
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun
msm_gpio_set_value(struct udevice * dev,unsigned gpio,int value)45*4882a593Smuzhiyun static int msm_gpio_set_value(struct udevice *dev, unsigned gpio, int value)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun struct msm_gpio_bank *priv = dev_get_priv(dev);
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun value = !!value;
50*4882a593Smuzhiyun /* set value */
51*4882a593Smuzhiyun writel(value << GPIO_OUT, priv->base + GPIO_IN_OUT_OFF(gpio));
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun return 0;
54*4882a593Smuzhiyun }
55*4882a593Smuzhiyun
msm_gpio_direction_output(struct udevice * dev,unsigned gpio,int value)56*4882a593Smuzhiyun static int msm_gpio_direction_output(struct udevice *dev, unsigned gpio,
57*4882a593Smuzhiyun int value)
58*4882a593Smuzhiyun {
59*4882a593Smuzhiyun struct msm_gpio_bank *priv = dev_get_priv(dev);
60*4882a593Smuzhiyun phys_addr_t reg = priv->base + GPIO_CONFIG_OFF(gpio);
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun value = !!value;
63*4882a593Smuzhiyun /* set value */
64*4882a593Smuzhiyun writel(value << GPIO_OUT, priv->base + GPIO_IN_OUT_OFF(gpio));
65*4882a593Smuzhiyun /* switch direction */
66*4882a593Smuzhiyun clrsetbits_le32(reg, GPIO_OE_MASK, GPIO_OE_ENABLE);
67*4882a593Smuzhiyun
68*4882a593Smuzhiyun return 0;
69*4882a593Smuzhiyun }
70*4882a593Smuzhiyun
msm_gpio_get_value(struct udevice * dev,unsigned gpio)71*4882a593Smuzhiyun static int msm_gpio_get_value(struct udevice *dev, unsigned gpio)
72*4882a593Smuzhiyun {
73*4882a593Smuzhiyun struct msm_gpio_bank *priv = dev_get_priv(dev);
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun return !!(readl(priv->base + GPIO_IN_OUT_OFF(gpio)) >> GPIO_IN);
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
msm_gpio_get_function(struct udevice * dev,unsigned offset)78*4882a593Smuzhiyun static int msm_gpio_get_function(struct udevice *dev, unsigned offset)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun struct msm_gpio_bank *priv = dev_get_priv(dev);
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun if (readl(priv->base + GPIO_CONFIG_OFF(offset)) & GPIO_OE_ENABLE)
83*4882a593Smuzhiyun return GPIOF_OUTPUT;
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun return GPIOF_INPUT;
86*4882a593Smuzhiyun }
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun static const struct dm_gpio_ops gpio_msm_ops = {
89*4882a593Smuzhiyun .direction_input = msm_gpio_direction_input,
90*4882a593Smuzhiyun .direction_output = msm_gpio_direction_output,
91*4882a593Smuzhiyun .get_value = msm_gpio_get_value,
92*4882a593Smuzhiyun .set_value = msm_gpio_set_value,
93*4882a593Smuzhiyun .get_function = msm_gpio_get_function,
94*4882a593Smuzhiyun };
95*4882a593Smuzhiyun
msm_gpio_probe(struct udevice * dev)96*4882a593Smuzhiyun static int msm_gpio_probe(struct udevice *dev)
97*4882a593Smuzhiyun {
98*4882a593Smuzhiyun struct msm_gpio_bank *priv = dev_get_priv(dev);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun priv->base = devfdt_get_addr(dev);
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun return priv->base == FDT_ADDR_T_NONE ? -EINVAL : 0;
103*4882a593Smuzhiyun }
104*4882a593Smuzhiyun
msm_gpio_ofdata_to_platdata(struct udevice * dev)105*4882a593Smuzhiyun static int msm_gpio_ofdata_to_platdata(struct udevice *dev)
106*4882a593Smuzhiyun {
107*4882a593Smuzhiyun struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun uc_priv->gpio_count = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
110*4882a593Smuzhiyun "gpio-count", 0);
111*4882a593Smuzhiyun uc_priv->bank_name = fdt_getprop(gd->fdt_blob, dev_of_offset(dev),
112*4882a593Smuzhiyun "gpio-bank-name", NULL);
113*4882a593Smuzhiyun if (uc_priv->bank_name == NULL)
114*4882a593Smuzhiyun uc_priv->bank_name = "soc";
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun return 0;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun static const struct udevice_id msm_gpio_ids[] = {
120*4882a593Smuzhiyun { .compatible = "qcom,msm8916-pinctrl" },
121*4882a593Smuzhiyun { .compatible = "qcom,apq8016-pinctrl" },
122*4882a593Smuzhiyun { }
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun U_BOOT_DRIVER(gpio_msm) = {
126*4882a593Smuzhiyun .name = "gpio_msm",
127*4882a593Smuzhiyun .id = UCLASS_GPIO,
128*4882a593Smuzhiyun .of_match = msm_gpio_ids,
129*4882a593Smuzhiyun .ofdata_to_platdata = msm_gpio_ofdata_to_platdata,
130*4882a593Smuzhiyun .probe = msm_gpio_probe,
131*4882a593Smuzhiyun .ops = &gpio_msm_ops,
132*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct msm_gpio_bank),
133*4882a593Smuzhiyun };
134