1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright 2013 Broadcom Corporation.
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <asm/io.h>
9*4882a593Smuzhiyun #include <asm/arch/sysmap.h>
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun #define GPIO_BASE (void *)GPIO2_BASE_ADDR
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #define GPIO_PASSWD 0x00a5a501
14*4882a593Smuzhiyun #define GPIO_PER_BANK 32
15*4882a593Smuzhiyun #define GPIO_MAX_BANK_NUM 8
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define GPIO_BANK(gpio) ((gpio) >> 5)
18*4882a593Smuzhiyun #define GPIO_BITMASK(gpio) \
19*4882a593Smuzhiyun (1UL << ((gpio) & (GPIO_PER_BANK - 1)))
20*4882a593Smuzhiyun
21*4882a593Smuzhiyun #define GPIO_OUT_STATUS(bank) (0x00000000 + ((bank) << 2))
22*4882a593Smuzhiyun #define GPIO_IN_STATUS(bank) (0x00000020 + ((bank) << 2))
23*4882a593Smuzhiyun #define GPIO_OUT_SET(bank) (0x00000040 + ((bank) << 2))
24*4882a593Smuzhiyun #define GPIO_OUT_CLEAR(bank) (0x00000060 + ((bank) << 2))
25*4882a593Smuzhiyun #define GPIO_INT_STATUS(bank) (0x00000080 + ((bank) << 2))
26*4882a593Smuzhiyun #define GPIO_INT_MASK(bank) (0x000000a0 + ((bank) << 2))
27*4882a593Smuzhiyun #define GPIO_INT_MSKCLR(bank) (0x000000c0 + ((bank) << 2))
28*4882a593Smuzhiyun #define GPIO_CONTROL(bank) (0x00000100 + ((bank) << 2))
29*4882a593Smuzhiyun #define GPIO_PWD_STATUS(bank) (0x00000500 + ((bank) << 2))
30*4882a593Smuzhiyun
31*4882a593Smuzhiyun #define GPIO_GPPWR_OFFSET 0x00000520
32*4882a593Smuzhiyun
33*4882a593Smuzhiyun #define GPIO_GPCTR0_DBR_SHIFT 5
34*4882a593Smuzhiyun #define GPIO_GPCTR0_DBR_MASK 0x000001e0
35*4882a593Smuzhiyun
36*4882a593Smuzhiyun #define GPIO_GPCTR0_ITR_SHIFT 3
37*4882a593Smuzhiyun #define GPIO_GPCTR0_ITR_MASK 0x00000018
38*4882a593Smuzhiyun #define GPIO_GPCTR0_ITR_CMD_RISING_EDGE 0x00000001
39*4882a593Smuzhiyun #define GPIO_GPCTR0_ITR_CMD_FALLING_EDGE 0x00000002
40*4882a593Smuzhiyun #define GPIO_GPCTR0_ITR_CMD_BOTH_EDGE 0x00000003
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define GPIO_GPCTR0_IOTR_MASK 0x00000001
43*4882a593Smuzhiyun #define GPIO_GPCTR0_IOTR_CMD_0UTPUT 0x00000000
44*4882a593Smuzhiyun #define GPIO_GPCTR0_IOTR_CMD_INPUT 0x00000001
45*4882a593Smuzhiyun
gpio_request(unsigned gpio,const char * label)46*4882a593Smuzhiyun int gpio_request(unsigned gpio, const char *label)
47*4882a593Smuzhiyun {
48*4882a593Smuzhiyun unsigned int value, off;
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun writel(GPIO_PASSWD, GPIO_BASE + GPIO_GPPWR_OFFSET);
51*4882a593Smuzhiyun off = GPIO_PWD_STATUS(GPIO_BANK(gpio));
52*4882a593Smuzhiyun value = readl(GPIO_BASE + off) & ~GPIO_BITMASK(gpio);
53*4882a593Smuzhiyun writel(value, GPIO_BASE + off);
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun return 0;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
gpio_free(unsigned gpio)58*4882a593Smuzhiyun int gpio_free(unsigned gpio)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun unsigned int value, off;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun writel(GPIO_PASSWD, GPIO_BASE + GPIO_GPPWR_OFFSET);
63*4882a593Smuzhiyun off = GPIO_PWD_STATUS(GPIO_BANK(gpio));
64*4882a593Smuzhiyun value = readl(GPIO_BASE + off) | GPIO_BITMASK(gpio);
65*4882a593Smuzhiyun writel(value, GPIO_BASE + off);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun return 0;
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun
gpio_direction_input(unsigned gpio)70*4882a593Smuzhiyun int gpio_direction_input(unsigned gpio)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun u32 val;
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun val = readl(GPIO_BASE + GPIO_CONTROL(gpio));
75*4882a593Smuzhiyun val &= ~GPIO_GPCTR0_IOTR_MASK;
76*4882a593Smuzhiyun val |= GPIO_GPCTR0_IOTR_CMD_INPUT;
77*4882a593Smuzhiyun writel(val, GPIO_BASE + GPIO_CONTROL(gpio));
78*4882a593Smuzhiyun
79*4882a593Smuzhiyun return 0;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun
gpio_direction_output(unsigned gpio,int value)82*4882a593Smuzhiyun int gpio_direction_output(unsigned gpio, int value)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun int bank_id = GPIO_BANK(gpio);
85*4882a593Smuzhiyun int bitmask = GPIO_BITMASK(gpio);
86*4882a593Smuzhiyun u32 val, off;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun val = readl(GPIO_BASE + GPIO_CONTROL(gpio));
89*4882a593Smuzhiyun val &= ~GPIO_GPCTR0_IOTR_MASK;
90*4882a593Smuzhiyun val |= GPIO_GPCTR0_IOTR_CMD_0UTPUT;
91*4882a593Smuzhiyun writel(val, GPIO_BASE + GPIO_CONTROL(gpio));
92*4882a593Smuzhiyun off = value ? GPIO_OUT_SET(bank_id) : GPIO_OUT_CLEAR(bank_id);
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun val = readl(GPIO_BASE + off);
95*4882a593Smuzhiyun val |= bitmask;
96*4882a593Smuzhiyun writel(val, GPIO_BASE + off);
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun return 0;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun
gpio_get_value(unsigned gpio)101*4882a593Smuzhiyun int gpio_get_value(unsigned gpio)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun int bank_id = GPIO_BANK(gpio);
104*4882a593Smuzhiyun int bitmask = GPIO_BITMASK(gpio);
105*4882a593Smuzhiyun u32 val, off;
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* determine the GPIO pin direction */
108*4882a593Smuzhiyun val = readl(GPIO_BASE + GPIO_CONTROL(gpio));
109*4882a593Smuzhiyun val &= GPIO_GPCTR0_IOTR_MASK;
110*4882a593Smuzhiyun
111*4882a593Smuzhiyun /* read the GPIO bank status */
112*4882a593Smuzhiyun off = (GPIO_GPCTR0_IOTR_CMD_INPUT == val) ?
113*4882a593Smuzhiyun GPIO_IN_STATUS(bank_id) : GPIO_OUT_STATUS(bank_id);
114*4882a593Smuzhiyun val = readl(GPIO_BASE + off);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* return the specified bit status */
117*4882a593Smuzhiyun return !!(val & bitmask);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun
gpio_set_value(unsigned gpio,int value)120*4882a593Smuzhiyun void gpio_set_value(unsigned gpio, int value)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun int bank_id = GPIO_BANK(gpio);
123*4882a593Smuzhiyun int bitmask = GPIO_BITMASK(gpio);
124*4882a593Smuzhiyun u32 val, off;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun /* determine the GPIO pin direction */
127*4882a593Smuzhiyun val = readl(GPIO_BASE + GPIO_CONTROL(gpio));
128*4882a593Smuzhiyun val &= GPIO_GPCTR0_IOTR_MASK;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun /* this function only applies to output pin */
131*4882a593Smuzhiyun if (GPIO_GPCTR0_IOTR_CMD_INPUT == val) {
132*4882a593Smuzhiyun printf("%s: Cannot set an input pin %d\n", __func__, gpio);
133*4882a593Smuzhiyun return;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun off = value ? GPIO_OUT_SET(bank_id) : GPIO_OUT_CLEAR(bank_id);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun val = readl(GPIO_BASE + off);
139*4882a593Smuzhiyun val |= bitmask;
140*4882a593Smuzhiyun writel(val, GPIO_BASE + off);
141*4882a593Smuzhiyun }
142