1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2012 The Chromium OS Authors.
3*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun /*
7*4882a593Smuzhiyun * This is a GPIO driver for Intel ICH6 and later. The x86 GPIOs are accessed
8*4882a593Smuzhiyun * through the PCI bus. Each PCI device has 256 bytes of configuration space,
9*4882a593Smuzhiyun * consisting of a standard header and a device-specific set of registers. PCI
10*4882a593Smuzhiyun * bus 0, device 31, function 0 gives us access to the chipset GPIOs (among
11*4882a593Smuzhiyun * other things). Within the PCI configuration space, the GPIOBASE register
12*4882a593Smuzhiyun * tells us where in the device's I/O region we can find more registers to
13*4882a593Smuzhiyun * actually access the GPIOs.
14*4882a593Smuzhiyun *
15*4882a593Smuzhiyun * PCI bus/device/function 0:1f:0 => PCI config registers
16*4882a593Smuzhiyun * PCI config register "GPIOBASE"
17*4882a593Smuzhiyun * PCI I/O space + [GPIOBASE] => start of GPIO registers
18*4882a593Smuzhiyun * GPIO registers => gpio pin function, direction, value
19*4882a593Smuzhiyun *
20*4882a593Smuzhiyun *
21*4882a593Smuzhiyun * Danger Will Robinson! Bank 0 (GPIOs 0-31) seems to be fairly stable. Most
22*4882a593Smuzhiyun * ICH versions have more, but the decoding the matrix that describes them is
23*4882a593Smuzhiyun * absurdly complex and constantly changing. We'll provide Bank 1 and Bank 2,
24*4882a593Smuzhiyun * but they will ONLY work for certain unspecified chipsets because the offset
25*4882a593Smuzhiyun * from GPIOBASE changes randomly. Even then, many GPIOs are unimplemented or
26*4882a593Smuzhiyun * reserved or subject to arcane restrictions.
27*4882a593Smuzhiyun */
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun #include <common.h>
30*4882a593Smuzhiyun #include <dm.h>
31*4882a593Smuzhiyun #include <errno.h>
32*4882a593Smuzhiyun #include <fdtdec.h>
33*4882a593Smuzhiyun #include <pch.h>
34*4882a593Smuzhiyun #include <pci.h>
35*4882a593Smuzhiyun #include <asm/cpu.h>
36*4882a593Smuzhiyun #include <asm/gpio.h>
37*4882a593Smuzhiyun #include <asm/io.h>
38*4882a593Smuzhiyun #include <asm/pci.h>
39*4882a593Smuzhiyun
40*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun #define GPIO_PER_BANK 32
43*4882a593Smuzhiyun
44*4882a593Smuzhiyun struct ich6_bank_priv {
45*4882a593Smuzhiyun /* These are I/O addresses */
46*4882a593Smuzhiyun uint16_t use_sel;
47*4882a593Smuzhiyun uint16_t io_sel;
48*4882a593Smuzhiyun uint16_t lvl;
49*4882a593Smuzhiyun u32 lvl_write_cache;
50*4882a593Smuzhiyun bool use_lvl_write_cache;
51*4882a593Smuzhiyun };
52*4882a593Smuzhiyun
53*4882a593Smuzhiyun #define GPIO_USESEL_OFFSET(x) (x)
54*4882a593Smuzhiyun #define GPIO_IOSEL_OFFSET(x) (x + 4)
55*4882a593Smuzhiyun #define GPIO_LVL_OFFSET(x) (x + 8)
56*4882a593Smuzhiyun
_ich6_gpio_set_value(struct ich6_bank_priv * bank,unsigned offset,int value)57*4882a593Smuzhiyun static int _ich6_gpio_set_value(struct ich6_bank_priv *bank, unsigned offset,
58*4882a593Smuzhiyun int value)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun u32 val;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun if (bank->use_lvl_write_cache)
63*4882a593Smuzhiyun val = bank->lvl_write_cache;
64*4882a593Smuzhiyun else
65*4882a593Smuzhiyun val = inl(bank->lvl);
66*4882a593Smuzhiyun
67*4882a593Smuzhiyun if (value)
68*4882a593Smuzhiyun val |= (1UL << offset);
69*4882a593Smuzhiyun else
70*4882a593Smuzhiyun val &= ~(1UL << offset);
71*4882a593Smuzhiyun outl(val, bank->lvl);
72*4882a593Smuzhiyun if (bank->use_lvl_write_cache)
73*4882a593Smuzhiyun bank->lvl_write_cache = val;
74*4882a593Smuzhiyun
75*4882a593Smuzhiyun return 0;
76*4882a593Smuzhiyun }
77*4882a593Smuzhiyun
_ich6_gpio_set_direction(uint16_t base,unsigned offset,int dir)78*4882a593Smuzhiyun static int _ich6_gpio_set_direction(uint16_t base, unsigned offset, int dir)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun u32 val;
81*4882a593Smuzhiyun
82*4882a593Smuzhiyun if (!dir) {
83*4882a593Smuzhiyun val = inl(base);
84*4882a593Smuzhiyun val |= (1UL << offset);
85*4882a593Smuzhiyun outl(val, base);
86*4882a593Smuzhiyun } else {
87*4882a593Smuzhiyun val = inl(base);
88*4882a593Smuzhiyun val &= ~(1UL << offset);
89*4882a593Smuzhiyun outl(val, base);
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun return 0;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
gpio_ich6_ofdata_to_platdata(struct udevice * dev)95*4882a593Smuzhiyun static int gpio_ich6_ofdata_to_platdata(struct udevice *dev)
96*4882a593Smuzhiyun {
97*4882a593Smuzhiyun struct ich6_bank_platdata *plat = dev_get_platdata(dev);
98*4882a593Smuzhiyun u32 gpiobase;
99*4882a593Smuzhiyun int offset;
100*4882a593Smuzhiyun int ret;
101*4882a593Smuzhiyun
102*4882a593Smuzhiyun ret = pch_get_gpio_base(dev->parent, &gpiobase);
103*4882a593Smuzhiyun if (ret)
104*4882a593Smuzhiyun return ret;
105*4882a593Smuzhiyun
106*4882a593Smuzhiyun offset = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev), "reg", -1);
107*4882a593Smuzhiyun if (offset == -1) {
108*4882a593Smuzhiyun debug("%s: Invalid register offset %d\n", __func__, offset);
109*4882a593Smuzhiyun return -EINVAL;
110*4882a593Smuzhiyun }
111*4882a593Smuzhiyun plat->offset = offset;
112*4882a593Smuzhiyun plat->base_addr = gpiobase + offset;
113*4882a593Smuzhiyun plat->bank_name = fdt_getprop(gd->fdt_blob, dev_of_offset(dev),
114*4882a593Smuzhiyun "bank-name", NULL);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun return 0;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun
ich6_gpio_probe(struct udevice * dev)119*4882a593Smuzhiyun static int ich6_gpio_probe(struct udevice *dev)
120*4882a593Smuzhiyun {
121*4882a593Smuzhiyun struct ich6_bank_platdata *plat = dev_get_platdata(dev);
122*4882a593Smuzhiyun struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
123*4882a593Smuzhiyun struct ich6_bank_priv *bank = dev_get_priv(dev);
124*4882a593Smuzhiyun const void *prop;
125*4882a593Smuzhiyun
126*4882a593Smuzhiyun uc_priv->gpio_count = GPIO_PER_BANK;
127*4882a593Smuzhiyun uc_priv->bank_name = plat->bank_name;
128*4882a593Smuzhiyun bank->use_sel = plat->base_addr;
129*4882a593Smuzhiyun bank->io_sel = plat->base_addr + 4;
130*4882a593Smuzhiyun bank->lvl = plat->base_addr + 8;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun prop = fdt_getprop(gd->fdt_blob, dev_of_offset(dev),
133*4882a593Smuzhiyun "use-lvl-write-cache", NULL);
134*4882a593Smuzhiyun if (prop)
135*4882a593Smuzhiyun bank->use_lvl_write_cache = true;
136*4882a593Smuzhiyun else
137*4882a593Smuzhiyun bank->use_lvl_write_cache = false;
138*4882a593Smuzhiyun bank->lvl_write_cache = 0;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun return 0;
141*4882a593Smuzhiyun }
142*4882a593Smuzhiyun
ich6_gpio_request(struct udevice * dev,unsigned offset,const char * label)143*4882a593Smuzhiyun static int ich6_gpio_request(struct udevice *dev, unsigned offset,
144*4882a593Smuzhiyun const char *label)
145*4882a593Smuzhiyun {
146*4882a593Smuzhiyun struct ich6_bank_priv *bank = dev_get_priv(dev);
147*4882a593Smuzhiyun u32 tmplong;
148*4882a593Smuzhiyun
149*4882a593Smuzhiyun /*
150*4882a593Smuzhiyun * Make sure that the GPIO pin we want isn't already in use for some
151*4882a593Smuzhiyun * built-in hardware function. We have to check this for every
152*4882a593Smuzhiyun * requested pin.
153*4882a593Smuzhiyun */
154*4882a593Smuzhiyun tmplong = inl(bank->use_sel);
155*4882a593Smuzhiyun if (!(tmplong & (1UL << offset))) {
156*4882a593Smuzhiyun debug("%s: gpio %d is reserved for internal use\n", __func__,
157*4882a593Smuzhiyun offset);
158*4882a593Smuzhiyun return -EPERM;
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun return 0;
162*4882a593Smuzhiyun }
163*4882a593Smuzhiyun
ich6_gpio_direction_input(struct udevice * dev,unsigned offset)164*4882a593Smuzhiyun static int ich6_gpio_direction_input(struct udevice *dev, unsigned offset)
165*4882a593Smuzhiyun {
166*4882a593Smuzhiyun struct ich6_bank_priv *bank = dev_get_priv(dev);
167*4882a593Smuzhiyun
168*4882a593Smuzhiyun return _ich6_gpio_set_direction(bank->io_sel, offset, 0);
169*4882a593Smuzhiyun }
170*4882a593Smuzhiyun
ich6_gpio_direction_output(struct udevice * dev,unsigned offset,int value)171*4882a593Smuzhiyun static int ich6_gpio_direction_output(struct udevice *dev, unsigned offset,
172*4882a593Smuzhiyun int value)
173*4882a593Smuzhiyun {
174*4882a593Smuzhiyun int ret;
175*4882a593Smuzhiyun struct ich6_bank_priv *bank = dev_get_priv(dev);
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun ret = _ich6_gpio_set_direction(bank->io_sel, offset, 1);
178*4882a593Smuzhiyun if (ret)
179*4882a593Smuzhiyun return ret;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun return _ich6_gpio_set_value(bank, offset, value);
182*4882a593Smuzhiyun }
183*4882a593Smuzhiyun
ich6_gpio_get_value(struct udevice * dev,unsigned offset)184*4882a593Smuzhiyun static int ich6_gpio_get_value(struct udevice *dev, unsigned offset)
185*4882a593Smuzhiyun {
186*4882a593Smuzhiyun struct ich6_bank_priv *bank = dev_get_priv(dev);
187*4882a593Smuzhiyun u32 tmplong;
188*4882a593Smuzhiyun int r;
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun tmplong = inl(bank->lvl);
191*4882a593Smuzhiyun if (bank->use_lvl_write_cache)
192*4882a593Smuzhiyun tmplong |= bank->lvl_write_cache;
193*4882a593Smuzhiyun r = (tmplong & (1UL << offset)) ? 1 : 0;
194*4882a593Smuzhiyun return r;
195*4882a593Smuzhiyun }
196*4882a593Smuzhiyun
ich6_gpio_set_value(struct udevice * dev,unsigned offset,int value)197*4882a593Smuzhiyun static int ich6_gpio_set_value(struct udevice *dev, unsigned offset,
198*4882a593Smuzhiyun int value)
199*4882a593Smuzhiyun {
200*4882a593Smuzhiyun struct ich6_bank_priv *bank = dev_get_priv(dev);
201*4882a593Smuzhiyun return _ich6_gpio_set_value(bank, offset, value);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
ich6_gpio_get_function(struct udevice * dev,unsigned offset)204*4882a593Smuzhiyun static int ich6_gpio_get_function(struct udevice *dev, unsigned offset)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun struct ich6_bank_priv *bank = dev_get_priv(dev);
207*4882a593Smuzhiyun u32 mask = 1UL << offset;
208*4882a593Smuzhiyun
209*4882a593Smuzhiyun if (!(inl(bank->use_sel) & mask))
210*4882a593Smuzhiyun return GPIOF_FUNC;
211*4882a593Smuzhiyun if (inl(bank->io_sel) & mask)
212*4882a593Smuzhiyun return GPIOF_INPUT;
213*4882a593Smuzhiyun else
214*4882a593Smuzhiyun return GPIOF_OUTPUT;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun static const struct dm_gpio_ops gpio_ich6_ops = {
218*4882a593Smuzhiyun .request = ich6_gpio_request,
219*4882a593Smuzhiyun .direction_input = ich6_gpio_direction_input,
220*4882a593Smuzhiyun .direction_output = ich6_gpio_direction_output,
221*4882a593Smuzhiyun .get_value = ich6_gpio_get_value,
222*4882a593Smuzhiyun .set_value = ich6_gpio_set_value,
223*4882a593Smuzhiyun .get_function = ich6_gpio_get_function,
224*4882a593Smuzhiyun };
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun static const struct udevice_id intel_ich6_gpio_ids[] = {
227*4882a593Smuzhiyun { .compatible = "intel,ich6-gpio" },
228*4882a593Smuzhiyun { }
229*4882a593Smuzhiyun };
230*4882a593Smuzhiyun
231*4882a593Smuzhiyun U_BOOT_DRIVER(gpio_ich6) = {
232*4882a593Smuzhiyun .name = "gpio_ich6",
233*4882a593Smuzhiyun .id = UCLASS_GPIO,
234*4882a593Smuzhiyun .of_match = intel_ich6_gpio_ids,
235*4882a593Smuzhiyun .ops = &gpio_ich6_ops,
236*4882a593Smuzhiyun .ofdata_to_platdata = gpio_ich6_ofdata_to_platdata,
237*4882a593Smuzhiyun .probe = ich6_gpio_probe,
238*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct ich6_bank_priv),
239*4882a593Smuzhiyun .platdata_auto_alloc_size = sizeof(struct ich6_bank_platdata),
240*4882a593Smuzhiyun };
241