1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (c) 2012 The Chromium OS Authors.
3*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
4*4882a593Smuzhiyun */
5*4882a593Smuzhiyun
6*4882a593Smuzhiyun #include <common.h>
7*4882a593Smuzhiyun #include <dm.h>
8*4882a593Smuzhiyun #include <errno.h>
9*4882a593Smuzhiyun #include <fdtdec.h>
10*4882a593Smuzhiyun #include <pch.h>
11*4882a593Smuzhiyun #include <pci.h>
12*4882a593Smuzhiyun #include <syscon.h>
13*4882a593Smuzhiyun #include <asm/cpu.h>
14*4882a593Smuzhiyun #include <asm/gpio.h>
15*4882a593Smuzhiyun #include <asm/io.h>
16*4882a593Smuzhiyun #include <asm/pci.h>
17*4882a593Smuzhiyun #include <asm/arch/gpio.h>
18*4882a593Smuzhiyun #include <dt-bindings/gpio/x86-gpio.h>
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /**
23*4882a593Smuzhiyun * struct broadwell_bank_priv - Private driver data
24*4882a593Smuzhiyun *
25*4882a593Smuzhiyun * @regs: Pointer to GPIO registers
26*4882a593Smuzhiyun * @bank: Bank number for this bank (0, 1 or 2)
27*4882a593Smuzhiyun * @offset: GPIO offset for this bank (0, 32 or 64)
28*4882a593Smuzhiyun */
29*4882a593Smuzhiyun struct broadwell_bank_priv {
30*4882a593Smuzhiyun struct pch_lp_gpio_regs *regs;
31*4882a593Smuzhiyun int bank;
32*4882a593Smuzhiyun int offset;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun
broadwell_gpio_request(struct udevice * dev,unsigned offset,const char * label)35*4882a593Smuzhiyun static int broadwell_gpio_request(struct udevice *dev, unsigned offset,
36*4882a593Smuzhiyun const char *label)
37*4882a593Smuzhiyun {
38*4882a593Smuzhiyun struct broadwell_bank_priv *priv = dev_get_priv(dev);
39*4882a593Smuzhiyun struct pch_lp_gpio_regs *regs = priv->regs;
40*4882a593Smuzhiyun u32 val;
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun * Make sure that the GPIO pin we want isn't already in use for some
44*4882a593Smuzhiyun * built-in hardware function. We have to check this for every
45*4882a593Smuzhiyun * requested pin.
46*4882a593Smuzhiyun */
47*4882a593Smuzhiyun debug("%s: request bank %d offset %d: ", __func__, priv->bank, offset);
48*4882a593Smuzhiyun val = inl(®s->own[priv->bank]);
49*4882a593Smuzhiyun if (!(val & (1UL << offset))) {
50*4882a593Smuzhiyun debug("gpio is reserved for internal use\n");
51*4882a593Smuzhiyun return -EPERM;
52*4882a593Smuzhiyun }
53*4882a593Smuzhiyun debug("ok\n");
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun return 0;
56*4882a593Smuzhiyun }
57*4882a593Smuzhiyun
broadwell_gpio_direction_input(struct udevice * dev,unsigned offset)58*4882a593Smuzhiyun static int broadwell_gpio_direction_input(struct udevice *dev, unsigned offset)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun struct broadwell_bank_priv *priv = dev_get_priv(dev);
61*4882a593Smuzhiyun struct pch_lp_gpio_regs *regs = priv->regs;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun setio_32(®s->config[priv->offset + offset], CONFA_DIR_INPUT);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun return 0;
66*4882a593Smuzhiyun }
67*4882a593Smuzhiyun
broadwell_gpio_get_value(struct udevice * dev,unsigned offset)68*4882a593Smuzhiyun static int broadwell_gpio_get_value(struct udevice *dev, unsigned offset)
69*4882a593Smuzhiyun {
70*4882a593Smuzhiyun struct broadwell_bank_priv *priv = dev_get_priv(dev);
71*4882a593Smuzhiyun struct pch_lp_gpio_regs *regs = priv->regs;
72*4882a593Smuzhiyun
73*4882a593Smuzhiyun return inl(®s->config[priv->offset + offset]) & CONFA_LEVEL_HIGH ?
74*4882a593Smuzhiyun 1 : 0;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
broadwell_gpio_set_value(struct udevice * dev,unsigned offset,int value)77*4882a593Smuzhiyun static int broadwell_gpio_set_value(struct udevice *dev, unsigned offset,
78*4882a593Smuzhiyun int value)
79*4882a593Smuzhiyun {
80*4882a593Smuzhiyun struct broadwell_bank_priv *priv = dev_get_priv(dev);
81*4882a593Smuzhiyun struct pch_lp_gpio_regs *regs = priv->regs;
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun debug("%s: dev=%s, offset=%d, value=%d\n", __func__, dev->name, offset,
84*4882a593Smuzhiyun value);
85*4882a593Smuzhiyun clrsetio_32(®s->config[priv->offset + offset], CONFA_OUTPUT_HIGH,
86*4882a593Smuzhiyun value ? CONFA_OUTPUT_HIGH : 0);
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun return 0;
89*4882a593Smuzhiyun }
90*4882a593Smuzhiyun
broadwell_gpio_direction_output(struct udevice * dev,unsigned offset,int value)91*4882a593Smuzhiyun static int broadwell_gpio_direction_output(struct udevice *dev, unsigned offset,
92*4882a593Smuzhiyun int value)
93*4882a593Smuzhiyun {
94*4882a593Smuzhiyun struct broadwell_bank_priv *priv = dev_get_priv(dev);
95*4882a593Smuzhiyun struct pch_lp_gpio_regs *regs = priv->regs;
96*4882a593Smuzhiyun
97*4882a593Smuzhiyun broadwell_gpio_set_value(dev, offset, value);
98*4882a593Smuzhiyun clrio_32(®s->config[priv->offset + offset], CONFA_DIR_INPUT);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun return 0;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun
broadwell_gpio_get_function(struct udevice * dev,unsigned offset)103*4882a593Smuzhiyun static int broadwell_gpio_get_function(struct udevice *dev, unsigned offset)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun struct broadwell_bank_priv *priv = dev_get_priv(dev);
106*4882a593Smuzhiyun struct pch_lp_gpio_regs *regs = priv->regs;
107*4882a593Smuzhiyun u32 mask = 1UL << offset;
108*4882a593Smuzhiyun
109*4882a593Smuzhiyun if (!(inl(®s->own[priv->bank]) & mask))
110*4882a593Smuzhiyun return GPIOF_FUNC;
111*4882a593Smuzhiyun if (inl(®s->config[priv->offset + offset]) & CONFA_DIR_INPUT)
112*4882a593Smuzhiyun return GPIOF_INPUT;
113*4882a593Smuzhiyun else
114*4882a593Smuzhiyun return GPIOF_OUTPUT;
115*4882a593Smuzhiyun }
116*4882a593Smuzhiyun
broadwell_gpio_probe(struct udevice * dev)117*4882a593Smuzhiyun static int broadwell_gpio_probe(struct udevice *dev)
118*4882a593Smuzhiyun {
119*4882a593Smuzhiyun struct broadwell_bank_platdata *plat = dev_get_platdata(dev);
120*4882a593Smuzhiyun struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
121*4882a593Smuzhiyun struct broadwell_bank_priv *priv = dev_get_priv(dev);
122*4882a593Smuzhiyun struct udevice *pinctrl;
123*4882a593Smuzhiyun int ret;
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun /* Set up pin control if available */
126*4882a593Smuzhiyun ret = syscon_get_by_driver_data(X86_SYSCON_PINCONF, &pinctrl);
127*4882a593Smuzhiyun debug("%s, pinctrl=%p, ret=%d\n", __func__, pinctrl, ret);
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun uc_priv->gpio_count = GPIO_PER_BANK;
130*4882a593Smuzhiyun uc_priv->bank_name = plat->bank_name;
131*4882a593Smuzhiyun
132*4882a593Smuzhiyun priv->regs = (struct pch_lp_gpio_regs *)(uintptr_t)plat->base_addr;
133*4882a593Smuzhiyun priv->bank = plat->bank;
134*4882a593Smuzhiyun priv->offset = priv->bank * 32;
135*4882a593Smuzhiyun debug("%s: probe done, regs %p, bank %d\n", __func__, priv->regs,
136*4882a593Smuzhiyun priv->bank);
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun return 0;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
broadwell_gpio_ofdata_to_platdata(struct udevice * dev)141*4882a593Smuzhiyun static int broadwell_gpio_ofdata_to_platdata(struct udevice *dev)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun struct broadwell_bank_platdata *plat = dev_get_platdata(dev);
144*4882a593Smuzhiyun u32 gpiobase;
145*4882a593Smuzhiyun int bank;
146*4882a593Smuzhiyun int ret;
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun ret = pch_get_gpio_base(dev->parent, &gpiobase);
149*4882a593Smuzhiyun if (ret)
150*4882a593Smuzhiyun return ret;
151*4882a593Smuzhiyun
152*4882a593Smuzhiyun bank = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev), "reg", -1);
153*4882a593Smuzhiyun if (bank == -1) {
154*4882a593Smuzhiyun debug("%s: Invalid bank number %d\n", __func__, bank);
155*4882a593Smuzhiyun return -EINVAL;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun plat->bank = bank;
158*4882a593Smuzhiyun plat->base_addr = gpiobase;
159*4882a593Smuzhiyun plat->bank_name = fdt_getprop(gd->fdt_blob, dev_of_offset(dev),
160*4882a593Smuzhiyun "bank-name", NULL);
161*4882a593Smuzhiyun
162*4882a593Smuzhiyun return 0;
163*4882a593Smuzhiyun }
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun static const struct dm_gpio_ops gpio_broadwell_ops = {
166*4882a593Smuzhiyun .request = broadwell_gpio_request,
167*4882a593Smuzhiyun .direction_input = broadwell_gpio_direction_input,
168*4882a593Smuzhiyun .direction_output = broadwell_gpio_direction_output,
169*4882a593Smuzhiyun .get_value = broadwell_gpio_get_value,
170*4882a593Smuzhiyun .set_value = broadwell_gpio_set_value,
171*4882a593Smuzhiyun .get_function = broadwell_gpio_get_function,
172*4882a593Smuzhiyun };
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun static const struct udevice_id intel_broadwell_gpio_ids[] = {
175*4882a593Smuzhiyun { .compatible = "intel,broadwell-gpio" },
176*4882a593Smuzhiyun { }
177*4882a593Smuzhiyun };
178*4882a593Smuzhiyun
179*4882a593Smuzhiyun U_BOOT_DRIVER(gpio_broadwell) = {
180*4882a593Smuzhiyun .name = "gpio_broadwell",
181*4882a593Smuzhiyun .id = UCLASS_GPIO,
182*4882a593Smuzhiyun .of_match = intel_broadwell_gpio_ids,
183*4882a593Smuzhiyun .ops = &gpio_broadwell_ops,
184*4882a593Smuzhiyun .ofdata_to_platdata = broadwell_gpio_ofdata_to_platdata,
185*4882a593Smuzhiyun .probe = broadwell_gpio_probe,
186*4882a593Smuzhiyun .priv_auto_alloc_size = sizeof(struct broadwell_bank_priv),
187*4882a593Smuzhiyun .platdata_auto_alloc_size = sizeof(struct broadwell_bank_platdata),
188*4882a593Smuzhiyun };
189