xref: /OK3568_Linux_fs/u-boot/drivers/gpio/imx_rgpio2p.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright 2016 Freescale Semiconductor, Inc.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * RGPIO2P driver for the Freescale i.MX7ULP.
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <dm.h>
11*4882a593Smuzhiyun #include <errno.h>
12*4882a593Smuzhiyun #include <fdtdec.h>
13*4882a593Smuzhiyun #include <asm/gpio.h>
14*4882a593Smuzhiyun #include <asm/io.h>
15*4882a593Smuzhiyun #include <malloc.h>
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun enum imx_rgpio2p_direction {
20*4882a593Smuzhiyun 	IMX_RGPIO2P_DIRECTION_IN,
21*4882a593Smuzhiyun 	IMX_RGPIO2P_DIRECTION_OUT,
22*4882a593Smuzhiyun };
23*4882a593Smuzhiyun 
24*4882a593Smuzhiyun #define GPIO_PER_BANK			32
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun struct imx_rgpio2p_data {
27*4882a593Smuzhiyun 	struct gpio_regs *regs;
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun struct imx_rgpio2p_plat {
31*4882a593Smuzhiyun 	int bank_index;
32*4882a593Smuzhiyun 	struct gpio_regs *regs;
33*4882a593Smuzhiyun };
34*4882a593Smuzhiyun 
imx_rgpio2p_is_output(struct gpio_regs * regs,int offset)35*4882a593Smuzhiyun static int imx_rgpio2p_is_output(struct gpio_regs *regs, int offset)
36*4882a593Smuzhiyun {
37*4882a593Smuzhiyun 	u32 val;
38*4882a593Smuzhiyun 
39*4882a593Smuzhiyun 	val = readl(&regs->gpio_pddr);
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	return val & (1 << offset) ? 1 : 0;
42*4882a593Smuzhiyun }
43*4882a593Smuzhiyun 
imx_rgpio2p_bank_direction(struct gpio_regs * regs,int offset,enum imx_rgpio2p_direction direction)44*4882a593Smuzhiyun static void imx_rgpio2p_bank_direction(struct gpio_regs *regs, int offset,
45*4882a593Smuzhiyun 				    enum imx_rgpio2p_direction direction)
46*4882a593Smuzhiyun {
47*4882a593Smuzhiyun 	u32 l;
48*4882a593Smuzhiyun 
49*4882a593Smuzhiyun 	l = readl(&regs->gpio_pddr);
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 	switch (direction) {
52*4882a593Smuzhiyun 	case IMX_RGPIO2P_DIRECTION_OUT:
53*4882a593Smuzhiyun 		l |= 1 << offset;
54*4882a593Smuzhiyun 		break;
55*4882a593Smuzhiyun 	case IMX_RGPIO2P_DIRECTION_IN:
56*4882a593Smuzhiyun 		l &= ~(1 << offset);
57*4882a593Smuzhiyun 	}
58*4882a593Smuzhiyun 	writel(l, &regs->gpio_pddr);
59*4882a593Smuzhiyun }
60*4882a593Smuzhiyun 
imx_rgpio2p_bank_set_value(struct gpio_regs * regs,int offset,int value)61*4882a593Smuzhiyun static void imx_rgpio2p_bank_set_value(struct gpio_regs *regs, int offset,
62*4882a593Smuzhiyun 				    int value)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	if (value)
65*4882a593Smuzhiyun 		writel((1 << offset), &regs->gpio_psor);
66*4882a593Smuzhiyun 	else
67*4882a593Smuzhiyun 		writel((1 << offset), &regs->gpio_pcor);
68*4882a593Smuzhiyun }
69*4882a593Smuzhiyun 
imx_rgpio2p_bank_get_value(struct gpio_regs * regs,int offset)70*4882a593Smuzhiyun static int imx_rgpio2p_bank_get_value(struct gpio_regs *regs, int offset)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	return (readl(&regs->gpio_pdir) >> offset) & 0x01;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
imx_rgpio2p_direction_input(struct udevice * dev,unsigned offset)75*4882a593Smuzhiyun static int  imx_rgpio2p_direction_input(struct udevice *dev, unsigned offset)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	struct imx_rgpio2p_data *bank = dev_get_priv(dev);
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	/* Configure GPIO direction as input. */
80*4882a593Smuzhiyun 	imx_rgpio2p_bank_direction(bank->regs, offset, IMX_RGPIO2P_DIRECTION_IN);
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 	return 0;
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun 
imx_rgpio2p_direction_output(struct udevice * dev,unsigned offset,int value)85*4882a593Smuzhiyun static int imx_rgpio2p_direction_output(struct udevice *dev, unsigned offset,
86*4882a593Smuzhiyun 				       int value)
87*4882a593Smuzhiyun {
88*4882a593Smuzhiyun 	struct imx_rgpio2p_data *bank = dev_get_priv(dev);
89*4882a593Smuzhiyun 
90*4882a593Smuzhiyun 	/* Configure GPIO output value. */
91*4882a593Smuzhiyun 	imx_rgpio2p_bank_set_value(bank->regs, offset, value);
92*4882a593Smuzhiyun 
93*4882a593Smuzhiyun 	/* Configure GPIO direction as output. */
94*4882a593Smuzhiyun 	imx_rgpio2p_bank_direction(bank->regs, offset, IMX_RGPIO2P_DIRECTION_OUT);
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	return 0;
97*4882a593Smuzhiyun }
98*4882a593Smuzhiyun 
imx_rgpio2p_get_value(struct udevice * dev,unsigned offset)99*4882a593Smuzhiyun static int imx_rgpio2p_get_value(struct udevice *dev, unsigned offset)
100*4882a593Smuzhiyun {
101*4882a593Smuzhiyun 	struct imx_rgpio2p_data *bank = dev_get_priv(dev);
102*4882a593Smuzhiyun 
103*4882a593Smuzhiyun 	return imx_rgpio2p_bank_get_value(bank->regs, offset);
104*4882a593Smuzhiyun }
105*4882a593Smuzhiyun 
imx_rgpio2p_set_value(struct udevice * dev,unsigned offset,int value)106*4882a593Smuzhiyun static int imx_rgpio2p_set_value(struct udevice *dev, unsigned offset,
107*4882a593Smuzhiyun 				 int value)
108*4882a593Smuzhiyun {
109*4882a593Smuzhiyun 	struct imx_rgpio2p_data *bank = dev_get_priv(dev);
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	imx_rgpio2p_bank_set_value(bank->regs, offset, value);
112*4882a593Smuzhiyun 
113*4882a593Smuzhiyun 	return 0;
114*4882a593Smuzhiyun }
115*4882a593Smuzhiyun 
imx_rgpio2p_get_function(struct udevice * dev,unsigned offset)116*4882a593Smuzhiyun static int imx_rgpio2p_get_function(struct udevice *dev, unsigned offset)
117*4882a593Smuzhiyun {
118*4882a593Smuzhiyun 	struct imx_rgpio2p_data *bank = dev_get_priv(dev);
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	/* GPIOF_FUNC is not implemented yet */
121*4882a593Smuzhiyun 	if (imx_rgpio2p_is_output(bank->regs, offset))
122*4882a593Smuzhiyun 		return GPIOF_OUTPUT;
123*4882a593Smuzhiyun 	else
124*4882a593Smuzhiyun 		return GPIOF_INPUT;
125*4882a593Smuzhiyun }
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun static const struct dm_gpio_ops imx_rgpio2p_ops = {
128*4882a593Smuzhiyun 	.direction_input	= imx_rgpio2p_direction_input,
129*4882a593Smuzhiyun 	.direction_output	= imx_rgpio2p_direction_output,
130*4882a593Smuzhiyun 	.get_value		= imx_rgpio2p_get_value,
131*4882a593Smuzhiyun 	.set_value		= imx_rgpio2p_set_value,
132*4882a593Smuzhiyun 	.get_function		= imx_rgpio2p_get_function,
133*4882a593Smuzhiyun };
134*4882a593Smuzhiyun 
imx_rgpio2p_probe(struct udevice * dev)135*4882a593Smuzhiyun static int imx_rgpio2p_probe(struct udevice *dev)
136*4882a593Smuzhiyun {
137*4882a593Smuzhiyun 	struct imx_rgpio2p_data *bank = dev_get_priv(dev);
138*4882a593Smuzhiyun 	struct imx_rgpio2p_plat *plat = dev_get_platdata(dev);
139*4882a593Smuzhiyun 	struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
140*4882a593Smuzhiyun 	int banknum;
141*4882a593Smuzhiyun 	char name[18], *str;
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 	banknum = plat->bank_index;
144*4882a593Smuzhiyun 	sprintf(name, "GPIO%d_", banknum + 1);
145*4882a593Smuzhiyun 	str = strdup(name);
146*4882a593Smuzhiyun 	if (!str)
147*4882a593Smuzhiyun 		return -ENOMEM;
148*4882a593Smuzhiyun 	uc_priv->bank_name = str;
149*4882a593Smuzhiyun 	uc_priv->gpio_count = GPIO_PER_BANK;
150*4882a593Smuzhiyun 	bank->regs = plat->regs;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	return 0;
153*4882a593Smuzhiyun }
154*4882a593Smuzhiyun 
imx_rgpio2p_bind(struct udevice * dev)155*4882a593Smuzhiyun static int imx_rgpio2p_bind(struct udevice *dev)
156*4882a593Smuzhiyun {
157*4882a593Smuzhiyun 	struct imx_rgpio2p_plat *plat = dev->platdata;
158*4882a593Smuzhiyun 	fdt_addr_t addr;
159*4882a593Smuzhiyun 
160*4882a593Smuzhiyun 	/*
161*4882a593Smuzhiyun 	 * If platdata already exsits, directly return.
162*4882a593Smuzhiyun 	 * Actually only when DT is not supported, platdata
163*4882a593Smuzhiyun 	 * is statically initialized in U_BOOT_DEVICES.Here
164*4882a593Smuzhiyun 	 * will return.
165*4882a593Smuzhiyun 	 */
166*4882a593Smuzhiyun 	if (plat)
167*4882a593Smuzhiyun 		return 0;
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun 	addr = devfdt_get_addr_index(dev, 1);
170*4882a593Smuzhiyun 	if (addr == FDT_ADDR_T_NONE)
171*4882a593Smuzhiyun 		return -EINVAL;
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 	/*
174*4882a593Smuzhiyun 	 * TODO:
175*4882a593Smuzhiyun 	 * When every board is converted to driver model and DT is supported,
176*4882a593Smuzhiyun 	 * this can be done by auto-alloc feature, but not using calloc
177*4882a593Smuzhiyun 	 * to alloc memory for platdata.
178*4882a593Smuzhiyun 	 */
179*4882a593Smuzhiyun 	plat = calloc(1, sizeof(*plat));
180*4882a593Smuzhiyun 	if (!plat)
181*4882a593Smuzhiyun 		return -ENOMEM;
182*4882a593Smuzhiyun 
183*4882a593Smuzhiyun 	plat->regs = (struct gpio_regs *)addr;
184*4882a593Smuzhiyun 	plat->bank_index = dev->req_seq;
185*4882a593Smuzhiyun 	dev->platdata = plat;
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	return 0;
188*4882a593Smuzhiyun }
189*4882a593Smuzhiyun 
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun static const struct udevice_id imx_rgpio2p_ids[] = {
192*4882a593Smuzhiyun 	{ .compatible = "fsl,imx7ulp-gpio" },
193*4882a593Smuzhiyun 	{ }
194*4882a593Smuzhiyun };
195*4882a593Smuzhiyun 
196*4882a593Smuzhiyun U_BOOT_DRIVER(imx_rgpio2p) = {
197*4882a593Smuzhiyun 	.name	= "imx_rgpio2p",
198*4882a593Smuzhiyun 	.id	= UCLASS_GPIO,
199*4882a593Smuzhiyun 	.ops	= &imx_rgpio2p_ops,
200*4882a593Smuzhiyun 	.probe	= imx_rgpio2p_probe,
201*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct imx_rgpio2p_plat),
202*4882a593Smuzhiyun 	.of_match = imx_rgpio2p_ids,
203*4882a593Smuzhiyun 	.bind	= imx_rgpio2p_bind,
204*4882a593Smuzhiyun };
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun #if !CONFIG_IS_ENABLED(OF_CONTROL)
207*4882a593Smuzhiyun static const struct imx_rgpio2p_plat imx_plat[] = {
208*4882a593Smuzhiyun 	{ 0, (struct gpio_regs *)RGPIO2P_GPIO1_BASE_ADDR },
209*4882a593Smuzhiyun 	{ 1, (struct gpio_regs *)RGPIO2P_GPIO2_BASE_ADDR },
210*4882a593Smuzhiyun 	{ 2, (struct gpio_regs *)RGPIO2P_GPIO3_BASE_ADDR },
211*4882a593Smuzhiyun 	{ 3, (struct gpio_regs *)RGPIO2P_GPIO4_BASE_ADDR },
212*4882a593Smuzhiyun 	{ 4, (struct gpio_regs *)RGPIO2P_GPIO5_BASE_ADDR },
213*4882a593Smuzhiyun 	{ 5, (struct gpio_regs *)RGPIO2P_GPIO6_BASE_ADDR },
214*4882a593Smuzhiyun };
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun U_BOOT_DEVICES(imx_rgpio2ps) = {
217*4882a593Smuzhiyun 	{ "imx_rgpio2p", &imx_plat[0] },
218*4882a593Smuzhiyun 	{ "imx_rgpio2p", &imx_plat[1] },
219*4882a593Smuzhiyun 	{ "imx_rgpio2p", &imx_plat[2] },
220*4882a593Smuzhiyun 	{ "imx_rgpio2p", &imx_plat[3] },
221*4882a593Smuzhiyun 	{ "imx_rgpio2p", &imx_plat[4] },
222*4882a593Smuzhiyun 	{ "imx_rgpio2p", &imx_plat[5] },
223*4882a593Smuzhiyun };
224*4882a593Smuzhiyun #endif
225