xref: /OK3568_Linux_fs/u-boot/drivers/gpio/gpio-uniphier.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) 2016 Socionext Inc.
3*4882a593Smuzhiyun  *   Author: Masahiro Yamada <yamada.masahiro@socionext.com>
4*4882a593Smuzhiyun  *
5*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
6*4882a593Smuzhiyun  */
7*4882a593Smuzhiyun 
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <dm.h>
10*4882a593Smuzhiyun #include <linux/bitops.h>
11*4882a593Smuzhiyun #include <linux/io.h>
12*4882a593Smuzhiyun #include <linux/sizes.h>
13*4882a593Smuzhiyun #include <linux/errno.h>
14*4882a593Smuzhiyun #include <asm/gpio.h>
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun #define UNIPHIER_GPIO_PORTS_PER_BANK	8
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun #define UNIPHIER_GPIO_REG_DATA		0	/* data */
19*4882a593Smuzhiyun #define UNIPHIER_GPIO_REG_DIR		4	/* direction (1:in, 0:out) */
20*4882a593Smuzhiyun 
21*4882a593Smuzhiyun struct uniphier_gpio_priv {
22*4882a593Smuzhiyun 	void __iomem *base;
23*4882a593Smuzhiyun 	char bank_name[16];
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun 
uniphier_gpio_offset_write(struct udevice * dev,unsigned offset,unsigned reg,int value)26*4882a593Smuzhiyun static void uniphier_gpio_offset_write(struct udevice *dev, unsigned offset,
27*4882a593Smuzhiyun 				       unsigned reg, int value)
28*4882a593Smuzhiyun {
29*4882a593Smuzhiyun 	struct uniphier_gpio_priv *priv = dev_get_priv(dev);
30*4882a593Smuzhiyun 	u32 tmp;
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun 	tmp = readl(priv->base + reg);
33*4882a593Smuzhiyun 	if (value)
34*4882a593Smuzhiyun 		tmp |= BIT(offset);
35*4882a593Smuzhiyun 	else
36*4882a593Smuzhiyun 		tmp &= ~BIT(offset);
37*4882a593Smuzhiyun 	writel(tmp, priv->base + reg);
38*4882a593Smuzhiyun }
39*4882a593Smuzhiyun 
uniphier_gpio_offset_read(struct udevice * dev,unsigned offset,unsigned reg)40*4882a593Smuzhiyun static int uniphier_gpio_offset_read(struct udevice *dev, unsigned offset,
41*4882a593Smuzhiyun 				     unsigned reg)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	struct uniphier_gpio_priv *priv = dev_get_priv(dev);
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun 	return !!(readl(priv->base + reg) & BIT(offset));
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun 
uniphier_gpio_direction_input(struct udevice * dev,unsigned offset)48*4882a593Smuzhiyun static int uniphier_gpio_direction_input(struct udevice *dev, unsigned offset)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun 	uniphier_gpio_offset_write(dev, offset, UNIPHIER_GPIO_REG_DIR, 1);
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	return 0;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun 
uniphier_gpio_direction_output(struct udevice * dev,unsigned offset,int value)55*4882a593Smuzhiyun static int uniphier_gpio_direction_output(struct udevice *dev, unsigned offset,
56*4882a593Smuzhiyun 					  int value)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	uniphier_gpio_offset_write(dev, offset, UNIPHIER_GPIO_REG_DATA, value);
59*4882a593Smuzhiyun 	uniphier_gpio_offset_write(dev, offset, UNIPHIER_GPIO_REG_DIR, 0);
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	return 0;
62*4882a593Smuzhiyun }
63*4882a593Smuzhiyun 
uniphier_gpio_get_value(struct udevice * dev,unsigned offset)64*4882a593Smuzhiyun static int uniphier_gpio_get_value(struct udevice *dev, unsigned offset)
65*4882a593Smuzhiyun {
66*4882a593Smuzhiyun 	return uniphier_gpio_offset_read(dev, offset, UNIPHIER_GPIO_REG_DATA);
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
uniphier_gpio_set_value(struct udevice * dev,unsigned offset,int value)69*4882a593Smuzhiyun static int uniphier_gpio_set_value(struct udevice *dev, unsigned offset,
70*4882a593Smuzhiyun 				   int value)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	uniphier_gpio_offset_write(dev, offset, UNIPHIER_GPIO_REG_DATA, value);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	return 0;
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun 
uniphier_gpio_get_function(struct udevice * dev,unsigned offset)77*4882a593Smuzhiyun static int uniphier_gpio_get_function(struct udevice *dev, unsigned offset)
78*4882a593Smuzhiyun {
79*4882a593Smuzhiyun 	return uniphier_gpio_offset_read(dev, offset, UNIPHIER_GPIO_REG_DIR) ?
80*4882a593Smuzhiyun 						GPIOF_INPUT : GPIOF_OUTPUT;
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun static const struct dm_gpio_ops uniphier_gpio_ops = {
84*4882a593Smuzhiyun 	.direction_input	= uniphier_gpio_direction_input,
85*4882a593Smuzhiyun 	.direction_output	= uniphier_gpio_direction_output,
86*4882a593Smuzhiyun 	.get_value		= uniphier_gpio_get_value,
87*4882a593Smuzhiyun 	.set_value		= uniphier_gpio_set_value,
88*4882a593Smuzhiyun 	.get_function		= uniphier_gpio_get_function,
89*4882a593Smuzhiyun };
90*4882a593Smuzhiyun 
uniphier_gpio_probe(struct udevice * dev)91*4882a593Smuzhiyun static int uniphier_gpio_probe(struct udevice *dev)
92*4882a593Smuzhiyun {
93*4882a593Smuzhiyun 	struct uniphier_gpio_priv *priv = dev_get_priv(dev);
94*4882a593Smuzhiyun 	struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
95*4882a593Smuzhiyun 	fdt_addr_t addr;
96*4882a593Smuzhiyun 	unsigned int tmp;
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	addr = devfdt_get_addr(dev);
99*4882a593Smuzhiyun 	if (addr == FDT_ADDR_T_NONE)
100*4882a593Smuzhiyun 		return -EINVAL;
101*4882a593Smuzhiyun 
102*4882a593Smuzhiyun 	priv->base = devm_ioremap(dev, addr, SZ_8);
103*4882a593Smuzhiyun 	if (!priv->base)
104*4882a593Smuzhiyun 		return -ENOMEM;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	uc_priv->gpio_count = UNIPHIER_GPIO_PORTS_PER_BANK;
107*4882a593Smuzhiyun 
108*4882a593Smuzhiyun 	tmp = (addr & 0xfff);
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun 	/* Unfortunately, there is a register hole at offset 0x90-0x9f. */
111*4882a593Smuzhiyun 	if (tmp > 0x90)
112*4882a593Smuzhiyun 		tmp -= 0x10;
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun 	snprintf(priv->bank_name, sizeof(priv->bank_name) - 1,
115*4882a593Smuzhiyun 		 "port%d-", (tmp - 8) / 8);
116*4882a593Smuzhiyun 
117*4882a593Smuzhiyun 	uc_priv->bank_name = priv->bank_name;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	return 0;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun 
122*4882a593Smuzhiyun /* .data = the number of GPIO banks */
123*4882a593Smuzhiyun static const struct udevice_id uniphier_gpio_match[] = {
124*4882a593Smuzhiyun 	{ .compatible = "socionext,uniphier-gpio" },
125*4882a593Smuzhiyun 	{ /* sentinel */ }
126*4882a593Smuzhiyun };
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun U_BOOT_DRIVER(uniphier_gpio) = {
129*4882a593Smuzhiyun 	.name	= "uniphier_gpio",
130*4882a593Smuzhiyun 	.id	= UCLASS_GPIO,
131*4882a593Smuzhiyun 	.of_match = uniphier_gpio_match,
132*4882a593Smuzhiyun 	.probe	= uniphier_gpio_probe,
133*4882a593Smuzhiyun 	.priv_auto_alloc_size = sizeof(struct uniphier_gpio_priv),
134*4882a593Smuzhiyun 	.ops	= &uniphier_gpio_ops,
135*4882a593Smuzhiyun };
136