xref: /OK3568_Linux_fs/u-boot/drivers/gpio/dwapb_gpio.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2015 Marek Vasut <marex@denx.de>
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * DesignWare APB GPIO driver
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <malloc.h>
11*4882a593Smuzhiyun #include <asm/arch/gpio.h>
12*4882a593Smuzhiyun #include <asm/gpio.h>
13*4882a593Smuzhiyun #include <asm/io.h>
14*4882a593Smuzhiyun #include <dm.h>
15*4882a593Smuzhiyun #include <dm/device-internal.h>
16*4882a593Smuzhiyun #include <dm/lists.h>
17*4882a593Smuzhiyun #include <dm/root.h>
18*4882a593Smuzhiyun #include <errno.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
21*4882a593Smuzhiyun 
22*4882a593Smuzhiyun #define GPIO_SWPORT_DR(p)	(0x00 + (p) * 0xc)
23*4882a593Smuzhiyun #define GPIO_SWPORT_DDR(p)	(0x04 + (p) * 0xc)
24*4882a593Smuzhiyun #define GPIO_INTEN		0x30
25*4882a593Smuzhiyun #define GPIO_INTMASK		0x34
26*4882a593Smuzhiyun #define GPIO_INTTYPE_LEVEL	0x38
27*4882a593Smuzhiyun #define GPIO_INT_POLARITY	0x3c
28*4882a593Smuzhiyun #define GPIO_INTSTATUS		0x40
29*4882a593Smuzhiyun #define GPIO_PORTA_DEBOUNCE	0x48
30*4882a593Smuzhiyun #define GPIO_PORTA_EOI		0x4c
31*4882a593Smuzhiyun #define GPIO_EXT_PORT(p)	(0x50 + (p) * 4)
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun struct gpio_dwapb_platdata {
34*4882a593Smuzhiyun 	const char	*name;
35*4882a593Smuzhiyun 	int		bank;
36*4882a593Smuzhiyun 	int		pins;
37*4882a593Smuzhiyun 	fdt_addr_t	base;
38*4882a593Smuzhiyun };
39*4882a593Smuzhiyun 
dwapb_gpio_direction_input(struct udevice * dev,unsigned pin)40*4882a593Smuzhiyun static int dwapb_gpio_direction_input(struct udevice *dev, unsigned pin)
41*4882a593Smuzhiyun {
42*4882a593Smuzhiyun 	struct gpio_dwapb_platdata *plat = dev_get_platdata(dev);
43*4882a593Smuzhiyun 
44*4882a593Smuzhiyun 	clrbits_le32(plat->base + GPIO_SWPORT_DDR(plat->bank), 1 << pin);
45*4882a593Smuzhiyun 	return 0;
46*4882a593Smuzhiyun }
47*4882a593Smuzhiyun 
dwapb_gpio_direction_output(struct udevice * dev,unsigned pin,int val)48*4882a593Smuzhiyun static int dwapb_gpio_direction_output(struct udevice *dev, unsigned pin,
49*4882a593Smuzhiyun 				     int val)
50*4882a593Smuzhiyun {
51*4882a593Smuzhiyun 	struct gpio_dwapb_platdata *plat = dev_get_platdata(dev);
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	setbits_le32(plat->base + GPIO_SWPORT_DDR(plat->bank), 1 << pin);
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun 	if (val)
56*4882a593Smuzhiyun 		setbits_le32(plat->base + GPIO_SWPORT_DR(plat->bank), 1 << pin);
57*4882a593Smuzhiyun 	else
58*4882a593Smuzhiyun 		clrbits_le32(plat->base + GPIO_SWPORT_DR(plat->bank), 1 << pin);
59*4882a593Smuzhiyun 
60*4882a593Smuzhiyun 	return 0;
61*4882a593Smuzhiyun }
62*4882a593Smuzhiyun 
dwapb_gpio_get_value(struct udevice * dev,unsigned pin)63*4882a593Smuzhiyun static int dwapb_gpio_get_value(struct udevice *dev, unsigned pin)
64*4882a593Smuzhiyun {
65*4882a593Smuzhiyun 	struct gpio_dwapb_platdata *plat = dev_get_platdata(dev);
66*4882a593Smuzhiyun 	return !!(readl(plat->base + GPIO_EXT_PORT(plat->bank)) & (1 << pin));
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun 
69*4882a593Smuzhiyun 
dwapb_gpio_set_value(struct udevice * dev,unsigned pin,int val)70*4882a593Smuzhiyun static int dwapb_gpio_set_value(struct udevice *dev, unsigned pin, int val)
71*4882a593Smuzhiyun {
72*4882a593Smuzhiyun 	struct gpio_dwapb_platdata *plat = dev_get_platdata(dev);
73*4882a593Smuzhiyun 
74*4882a593Smuzhiyun 	if (val)
75*4882a593Smuzhiyun 		setbits_le32(plat->base + GPIO_SWPORT_DR(plat->bank), 1 << pin);
76*4882a593Smuzhiyun 	else
77*4882a593Smuzhiyun 		clrbits_le32(plat->base + GPIO_SWPORT_DR(plat->bank), 1 << pin);
78*4882a593Smuzhiyun 
79*4882a593Smuzhiyun 	return 0;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun static const struct dm_gpio_ops gpio_dwapb_ops = {
83*4882a593Smuzhiyun 	.direction_input	= dwapb_gpio_direction_input,
84*4882a593Smuzhiyun 	.direction_output	= dwapb_gpio_direction_output,
85*4882a593Smuzhiyun 	.get_value		= dwapb_gpio_get_value,
86*4882a593Smuzhiyun 	.set_value		= dwapb_gpio_set_value,
87*4882a593Smuzhiyun };
88*4882a593Smuzhiyun 
gpio_dwapb_probe(struct udevice * dev)89*4882a593Smuzhiyun static int gpio_dwapb_probe(struct udevice *dev)
90*4882a593Smuzhiyun {
91*4882a593Smuzhiyun 	struct gpio_dev_priv *priv = dev_get_uclass_priv(dev);
92*4882a593Smuzhiyun 	struct gpio_dwapb_platdata *plat = dev->platdata;
93*4882a593Smuzhiyun 
94*4882a593Smuzhiyun 	if (!plat)
95*4882a593Smuzhiyun 		return 0;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	priv->gpio_count = plat->pins;
98*4882a593Smuzhiyun 	priv->bank_name = plat->name;
99*4882a593Smuzhiyun 
100*4882a593Smuzhiyun 	return 0;
101*4882a593Smuzhiyun }
102*4882a593Smuzhiyun 
gpio_dwapb_bind(struct udevice * dev)103*4882a593Smuzhiyun static int gpio_dwapb_bind(struct udevice *dev)
104*4882a593Smuzhiyun {
105*4882a593Smuzhiyun 	struct gpio_dwapb_platdata *plat = dev_get_platdata(dev);
106*4882a593Smuzhiyun 	const void *blob = gd->fdt_blob;
107*4882a593Smuzhiyun 	struct udevice *subdev;
108*4882a593Smuzhiyun 	fdt_addr_t base;
109*4882a593Smuzhiyun 	int ret, node, bank = 0;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 	/* If this is a child device, there is nothing to do here */
112*4882a593Smuzhiyun 	if (plat)
113*4882a593Smuzhiyun 		return 0;
114*4882a593Smuzhiyun 
115*4882a593Smuzhiyun 	base = fdtdec_get_addr(blob, dev_of_offset(dev), "reg");
116*4882a593Smuzhiyun 	if (base == FDT_ADDR_T_NONE) {
117*4882a593Smuzhiyun 		debug("Can't get the GPIO register base address\n");
118*4882a593Smuzhiyun 		return -ENXIO;
119*4882a593Smuzhiyun 	}
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	for (node = fdt_first_subnode(blob, dev_of_offset(dev));
122*4882a593Smuzhiyun 	     node > 0;
123*4882a593Smuzhiyun 	     node = fdt_next_subnode(blob, node)) {
124*4882a593Smuzhiyun 		if (!fdtdec_get_bool(blob, node, "gpio-controller"))
125*4882a593Smuzhiyun 			continue;
126*4882a593Smuzhiyun 
127*4882a593Smuzhiyun 		plat = NULL;
128*4882a593Smuzhiyun 		plat = calloc(1, sizeof(*plat));
129*4882a593Smuzhiyun 		if (!plat)
130*4882a593Smuzhiyun 			return -ENOMEM;
131*4882a593Smuzhiyun 
132*4882a593Smuzhiyun 		plat->base = base;
133*4882a593Smuzhiyun 		plat->bank = bank;
134*4882a593Smuzhiyun 		plat->pins = fdtdec_get_int(blob, node, "snps,nr-gpios", 0);
135*4882a593Smuzhiyun 		plat->name = fdt_stringlist_get(blob, node, "bank-name", 0,
136*4882a593Smuzhiyun 						NULL);
137*4882a593Smuzhiyun 		if (ret)
138*4882a593Smuzhiyun 			goto err;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 		ret = device_bind(dev, dev->driver, plat->name,
141*4882a593Smuzhiyun 				  plat, -1, &subdev);
142*4882a593Smuzhiyun 		if (ret)
143*4882a593Smuzhiyun 			goto err;
144*4882a593Smuzhiyun 
145*4882a593Smuzhiyun 		dev_set_of_offset(subdev, node);
146*4882a593Smuzhiyun 		bank++;
147*4882a593Smuzhiyun 	}
148*4882a593Smuzhiyun 
149*4882a593Smuzhiyun 	return 0;
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun err:
152*4882a593Smuzhiyun 	free(plat);
153*4882a593Smuzhiyun 	return ret;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun static const struct udevice_id gpio_dwapb_ids[] = {
157*4882a593Smuzhiyun 	{ .compatible = "snps,dw-apb-gpio" },
158*4882a593Smuzhiyun 	{ }
159*4882a593Smuzhiyun };
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun U_BOOT_DRIVER(gpio_dwapb) = {
162*4882a593Smuzhiyun 	.name		= "gpio-dwapb",
163*4882a593Smuzhiyun 	.id		= UCLASS_GPIO,
164*4882a593Smuzhiyun 	.of_match	= gpio_dwapb_ids,
165*4882a593Smuzhiyun 	.ops		= &gpio_dwapb_ops,
166*4882a593Smuzhiyun 	.bind		= gpio_dwapb_bind,
167*4882a593Smuzhiyun 	.probe		= gpio_dwapb_probe,
168*4882a593Smuzhiyun };
169