xref: /OK3568_Linux_fs/u-boot/drivers/gpio/axp_gpio.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * (C) Copyright 2015 Hans de Goede <hdegoede@redhat.com>
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * X-Powers AXP Power Management ICs gpio driver
5*4882a593Smuzhiyun  *
6*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0+
7*4882a593Smuzhiyun  */
8*4882a593Smuzhiyun 
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <asm/arch/gpio.h>
11*4882a593Smuzhiyun #include <asm/arch/pmic_bus.h>
12*4882a593Smuzhiyun #include <asm/gpio.h>
13*4882a593Smuzhiyun #include <axp_pmic.h>
14*4882a593Smuzhiyun #include <dm.h>
15*4882a593Smuzhiyun #include <dm/device-internal.h>
16*4882a593Smuzhiyun #include <dm/lists.h>
17*4882a593Smuzhiyun #include <dm/root.h>
18*4882a593Smuzhiyun #include <errno.h>
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun static int axp_gpio_set_value(struct udevice *dev, unsigned pin, int val);
21*4882a593Smuzhiyun 
axp_get_gpio_ctrl_reg(unsigned pin)22*4882a593Smuzhiyun static u8 axp_get_gpio_ctrl_reg(unsigned pin)
23*4882a593Smuzhiyun {
24*4882a593Smuzhiyun 	switch (pin) {
25*4882a593Smuzhiyun 	case 0: return AXP_GPIO0_CTRL;
26*4882a593Smuzhiyun 	case 1: return AXP_GPIO1_CTRL;
27*4882a593Smuzhiyun #ifdef AXP_GPIO2_CTRL
28*4882a593Smuzhiyun 	case 2: return AXP_GPIO2_CTRL;
29*4882a593Smuzhiyun #endif
30*4882a593Smuzhiyun #ifdef AXP_GPIO3_CTRL
31*4882a593Smuzhiyun 	case 3: return AXP_GPIO3_CTRL;
32*4882a593Smuzhiyun #endif
33*4882a593Smuzhiyun 	}
34*4882a593Smuzhiyun 	return 0;
35*4882a593Smuzhiyun }
36*4882a593Smuzhiyun 
axp_gpio_direction_input(struct udevice * dev,unsigned pin)37*4882a593Smuzhiyun static int axp_gpio_direction_input(struct udevice *dev, unsigned pin)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun 	u8 reg;
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun 	switch (pin) {
42*4882a593Smuzhiyun #ifndef CONFIG_AXP152_POWER /* NA on axp152 */
43*4882a593Smuzhiyun 	case SUNXI_GPIO_AXP0_VBUS_DETECT:
44*4882a593Smuzhiyun 		return 0;
45*4882a593Smuzhiyun #endif
46*4882a593Smuzhiyun 	default:
47*4882a593Smuzhiyun 		reg = axp_get_gpio_ctrl_reg(pin);
48*4882a593Smuzhiyun 		if (reg == 0)
49*4882a593Smuzhiyun 			return -EINVAL;
50*4882a593Smuzhiyun 
51*4882a593Smuzhiyun 		return pmic_bus_write(reg, AXP_GPIO_CTRL_INPUT);
52*4882a593Smuzhiyun 	}
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun 
axp_gpio_direction_output(struct udevice * dev,unsigned pin,int val)55*4882a593Smuzhiyun static int axp_gpio_direction_output(struct udevice *dev, unsigned pin,
56*4882a593Smuzhiyun 				     int val)
57*4882a593Smuzhiyun {
58*4882a593Smuzhiyun 	__maybe_unused int ret;
59*4882a593Smuzhiyun 	u8 reg;
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun 	switch (pin) {
62*4882a593Smuzhiyun #ifdef AXP_MISC_CTRL_N_VBUSEN_FUNC
63*4882a593Smuzhiyun 	/* Only available on later PMICs */
64*4882a593Smuzhiyun 	case SUNXI_GPIO_AXP0_VBUS_ENABLE:
65*4882a593Smuzhiyun 		ret = pmic_bus_clrbits(AXP_MISC_CTRL,
66*4882a593Smuzhiyun 				       AXP_MISC_CTRL_N_VBUSEN_FUNC);
67*4882a593Smuzhiyun 		if (ret)
68*4882a593Smuzhiyun 			return ret;
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun 		return axp_gpio_set_value(dev, pin, val);
71*4882a593Smuzhiyun #endif
72*4882a593Smuzhiyun 	default:
73*4882a593Smuzhiyun 		reg = axp_get_gpio_ctrl_reg(pin);
74*4882a593Smuzhiyun 		if (reg == 0)
75*4882a593Smuzhiyun 			return -EINVAL;
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 		return pmic_bus_write(reg, val ? AXP_GPIO_CTRL_OUTPUT_HIGH :
78*4882a593Smuzhiyun 						 AXP_GPIO_CTRL_OUTPUT_LOW);
79*4882a593Smuzhiyun 	}
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun 
axp_gpio_get_value(struct udevice * dev,unsigned pin)82*4882a593Smuzhiyun static int axp_gpio_get_value(struct udevice *dev, unsigned pin)
83*4882a593Smuzhiyun {
84*4882a593Smuzhiyun 	u8 reg, val, mask;
85*4882a593Smuzhiyun 	int ret;
86*4882a593Smuzhiyun 
87*4882a593Smuzhiyun 	switch (pin) {
88*4882a593Smuzhiyun #ifndef CONFIG_AXP152_POWER /* NA on axp152 */
89*4882a593Smuzhiyun 	case SUNXI_GPIO_AXP0_VBUS_DETECT:
90*4882a593Smuzhiyun 		ret = pmic_bus_read(AXP_POWER_STATUS, &val);
91*4882a593Smuzhiyun 		mask = AXP_POWER_STATUS_VBUS_PRESENT;
92*4882a593Smuzhiyun 		break;
93*4882a593Smuzhiyun #endif
94*4882a593Smuzhiyun #ifdef AXP_MISC_CTRL_N_VBUSEN_FUNC
95*4882a593Smuzhiyun 	/* Only available on later PMICs */
96*4882a593Smuzhiyun 	case SUNXI_GPIO_AXP0_VBUS_ENABLE:
97*4882a593Smuzhiyun 		ret = pmic_bus_read(AXP_VBUS_IPSOUT, &val);
98*4882a593Smuzhiyun 		mask = AXP_VBUS_IPSOUT_DRIVEBUS;
99*4882a593Smuzhiyun 		break;
100*4882a593Smuzhiyun #endif
101*4882a593Smuzhiyun 	default:
102*4882a593Smuzhiyun 		reg = axp_get_gpio_ctrl_reg(pin);
103*4882a593Smuzhiyun 		if (reg == 0)
104*4882a593Smuzhiyun 			return -EINVAL;
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 		ret = pmic_bus_read(AXP_GPIO_STATE, &val);
107*4882a593Smuzhiyun 		mask = 1 << (pin + AXP_GPIO_STATE_OFFSET);
108*4882a593Smuzhiyun 	}
109*4882a593Smuzhiyun 	if (ret)
110*4882a593Smuzhiyun 		return ret;
111*4882a593Smuzhiyun 
112*4882a593Smuzhiyun 	return (val & mask) ? 1 : 0;
113*4882a593Smuzhiyun }
114*4882a593Smuzhiyun 
axp_gpio_set_value(struct udevice * dev,unsigned pin,int val)115*4882a593Smuzhiyun static int axp_gpio_set_value(struct udevice *dev, unsigned pin, int val)
116*4882a593Smuzhiyun {
117*4882a593Smuzhiyun 	u8 reg;
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun 	switch (pin) {
120*4882a593Smuzhiyun #ifdef AXP_MISC_CTRL_N_VBUSEN_FUNC
121*4882a593Smuzhiyun 	/* Only available on later PMICs */
122*4882a593Smuzhiyun 	case SUNXI_GPIO_AXP0_VBUS_ENABLE:
123*4882a593Smuzhiyun 		if (val)
124*4882a593Smuzhiyun 			return pmic_bus_setbits(AXP_VBUS_IPSOUT,
125*4882a593Smuzhiyun 						AXP_VBUS_IPSOUT_DRIVEBUS);
126*4882a593Smuzhiyun 		else
127*4882a593Smuzhiyun 			return pmic_bus_clrbits(AXP_VBUS_IPSOUT,
128*4882a593Smuzhiyun 						AXP_VBUS_IPSOUT_DRIVEBUS);
129*4882a593Smuzhiyun #endif
130*4882a593Smuzhiyun 	default:
131*4882a593Smuzhiyun 		reg = axp_get_gpio_ctrl_reg(pin);
132*4882a593Smuzhiyun 		if (reg == 0)
133*4882a593Smuzhiyun 			return -EINVAL;
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun 		return pmic_bus_write(reg, val ? AXP_GPIO_CTRL_OUTPUT_HIGH :
136*4882a593Smuzhiyun 						 AXP_GPIO_CTRL_OUTPUT_LOW);
137*4882a593Smuzhiyun 	}
138*4882a593Smuzhiyun }
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun static const struct dm_gpio_ops gpio_axp_ops = {
141*4882a593Smuzhiyun 	.direction_input	= axp_gpio_direction_input,
142*4882a593Smuzhiyun 	.direction_output	= axp_gpio_direction_output,
143*4882a593Smuzhiyun 	.get_value		= axp_gpio_get_value,
144*4882a593Smuzhiyun 	.set_value		= axp_gpio_set_value,
145*4882a593Smuzhiyun };
146*4882a593Smuzhiyun 
gpio_axp_probe(struct udevice * dev)147*4882a593Smuzhiyun static int gpio_axp_probe(struct udevice *dev)
148*4882a593Smuzhiyun {
149*4882a593Smuzhiyun 	struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun 	/* Tell the uclass how many GPIOs we have */
152*4882a593Smuzhiyun 	uc_priv->bank_name = strdup(SUNXI_GPIO_AXP0_PREFIX);
153*4882a593Smuzhiyun 	uc_priv->gpio_count = SUNXI_GPIO_AXP0_GPIO_COUNT;
154*4882a593Smuzhiyun 
155*4882a593Smuzhiyun 	return 0;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun U_BOOT_DRIVER(gpio_axp) = {
159*4882a593Smuzhiyun 	.name	= "gpio_axp",
160*4882a593Smuzhiyun 	.id	= UCLASS_GPIO,
161*4882a593Smuzhiyun 	.ops	= &gpio_axp_ops,
162*4882a593Smuzhiyun 	.probe	= gpio_axp_probe,
163*4882a593Smuzhiyun };
164*4882a593Smuzhiyun 
axp_gpio_init(void)165*4882a593Smuzhiyun int axp_gpio_init(void)
166*4882a593Smuzhiyun {
167*4882a593Smuzhiyun 	struct udevice *dev;
168*4882a593Smuzhiyun 	int ret;
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 	ret = pmic_bus_init();
171*4882a593Smuzhiyun 	if (ret)
172*4882a593Smuzhiyun 		return ret;
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 	/* There is no devicetree support for the axp yet, so bind directly */
175*4882a593Smuzhiyun 	ret = device_bind_driver(dm_root(), "gpio_axp", "AXP-gpio", &dev);
176*4882a593Smuzhiyun 	if (ret)
177*4882a593Smuzhiyun 		return ret;
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	return 0;
180*4882a593Smuzhiyun }
181