1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Atmel PIO4 device driver
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * Copyright (C) 2015 Atmel Corporation
5*4882a593Smuzhiyun * Wenyou.Yang <wenyou.yang@atmel.com>
6*4882a593Smuzhiyun *
7*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
8*4882a593Smuzhiyun */
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <clk.h>
11*4882a593Smuzhiyun #include <dm.h>
12*4882a593Smuzhiyun #include <fdtdec.h>
13*4882a593Smuzhiyun #include <asm/arch/hardware.h>
14*4882a593Smuzhiyun #include <asm/gpio.h>
15*4882a593Smuzhiyun #include <mach/gpio.h>
16*4882a593Smuzhiyun #include <mach/atmel_pio4.h>
17*4882a593Smuzhiyun
18*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
19*4882a593Smuzhiyun
atmel_pio4_port_base(u32 port)20*4882a593Smuzhiyun static struct atmel_pio4_port *atmel_pio4_port_base(u32 port)
21*4882a593Smuzhiyun {
22*4882a593Smuzhiyun struct atmel_pio4_port *base = NULL;
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun switch (port) {
25*4882a593Smuzhiyun case AT91_PIO_PORTA:
26*4882a593Smuzhiyun base = (struct atmel_pio4_port *)ATMEL_BASE_PIOA;
27*4882a593Smuzhiyun break;
28*4882a593Smuzhiyun case AT91_PIO_PORTB:
29*4882a593Smuzhiyun base = (struct atmel_pio4_port *)ATMEL_BASE_PIOB;
30*4882a593Smuzhiyun break;
31*4882a593Smuzhiyun case AT91_PIO_PORTC:
32*4882a593Smuzhiyun base = (struct atmel_pio4_port *)ATMEL_BASE_PIOC;
33*4882a593Smuzhiyun break;
34*4882a593Smuzhiyun case AT91_PIO_PORTD:
35*4882a593Smuzhiyun base = (struct atmel_pio4_port *)ATMEL_BASE_PIOD;
36*4882a593Smuzhiyun break;
37*4882a593Smuzhiyun default:
38*4882a593Smuzhiyun printf("Error: Atmel PIO4: Failed to get PIO base of port#%d!\n",
39*4882a593Smuzhiyun port);
40*4882a593Smuzhiyun break;
41*4882a593Smuzhiyun }
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun return base;
44*4882a593Smuzhiyun }
45*4882a593Smuzhiyun
atmel_pio4_config_io_func(u32 port,u32 pin,u32 func,u32 use_pullup)46*4882a593Smuzhiyun static int atmel_pio4_config_io_func(u32 port, u32 pin,
47*4882a593Smuzhiyun u32 func, u32 use_pullup)
48*4882a593Smuzhiyun {
49*4882a593Smuzhiyun struct atmel_pio4_port *port_base;
50*4882a593Smuzhiyun u32 reg, mask;
51*4882a593Smuzhiyun
52*4882a593Smuzhiyun if (pin >= ATMEL_PIO_NPINS_PER_BANK)
53*4882a593Smuzhiyun return -EINVAL;
54*4882a593Smuzhiyun
55*4882a593Smuzhiyun port_base = atmel_pio4_port_base(port);
56*4882a593Smuzhiyun if (!port_base)
57*4882a593Smuzhiyun return -EINVAL;
58*4882a593Smuzhiyun
59*4882a593Smuzhiyun mask = 1 << pin;
60*4882a593Smuzhiyun reg = func;
61*4882a593Smuzhiyun reg |= use_pullup ? ATMEL_PIO_PUEN_MASK : 0;
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun writel(mask, &port_base->mskr);
64*4882a593Smuzhiyun writel(reg, &port_base->cfgr);
65*4882a593Smuzhiyun
66*4882a593Smuzhiyun return 0;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
atmel_pio4_set_gpio(u32 port,u32 pin,u32 use_pullup)69*4882a593Smuzhiyun int atmel_pio4_set_gpio(u32 port, u32 pin, u32 use_pullup)
70*4882a593Smuzhiyun {
71*4882a593Smuzhiyun return atmel_pio4_config_io_func(port, pin,
72*4882a593Smuzhiyun ATMEL_PIO_CFGR_FUNC_GPIO,
73*4882a593Smuzhiyun use_pullup);
74*4882a593Smuzhiyun }
75*4882a593Smuzhiyun
atmel_pio4_set_a_periph(u32 port,u32 pin,u32 use_pullup)76*4882a593Smuzhiyun int atmel_pio4_set_a_periph(u32 port, u32 pin, u32 use_pullup)
77*4882a593Smuzhiyun {
78*4882a593Smuzhiyun return atmel_pio4_config_io_func(port, pin,
79*4882a593Smuzhiyun ATMEL_PIO_CFGR_FUNC_PERIPH_A,
80*4882a593Smuzhiyun use_pullup);
81*4882a593Smuzhiyun }
82*4882a593Smuzhiyun
atmel_pio4_set_b_periph(u32 port,u32 pin,u32 use_pullup)83*4882a593Smuzhiyun int atmel_pio4_set_b_periph(u32 port, u32 pin, u32 use_pullup)
84*4882a593Smuzhiyun {
85*4882a593Smuzhiyun return atmel_pio4_config_io_func(port, pin,
86*4882a593Smuzhiyun ATMEL_PIO_CFGR_FUNC_PERIPH_B,
87*4882a593Smuzhiyun use_pullup);
88*4882a593Smuzhiyun }
89*4882a593Smuzhiyun
atmel_pio4_set_c_periph(u32 port,u32 pin,u32 use_pullup)90*4882a593Smuzhiyun int atmel_pio4_set_c_periph(u32 port, u32 pin, u32 use_pullup)
91*4882a593Smuzhiyun {
92*4882a593Smuzhiyun return atmel_pio4_config_io_func(port, pin,
93*4882a593Smuzhiyun ATMEL_PIO_CFGR_FUNC_PERIPH_C,
94*4882a593Smuzhiyun use_pullup);
95*4882a593Smuzhiyun }
96*4882a593Smuzhiyun
atmel_pio4_set_d_periph(u32 port,u32 pin,u32 use_pullup)97*4882a593Smuzhiyun int atmel_pio4_set_d_periph(u32 port, u32 pin, u32 use_pullup)
98*4882a593Smuzhiyun {
99*4882a593Smuzhiyun return atmel_pio4_config_io_func(port, pin,
100*4882a593Smuzhiyun ATMEL_PIO_CFGR_FUNC_PERIPH_D,
101*4882a593Smuzhiyun use_pullup);
102*4882a593Smuzhiyun }
103*4882a593Smuzhiyun
atmel_pio4_set_e_periph(u32 port,u32 pin,u32 use_pullup)104*4882a593Smuzhiyun int atmel_pio4_set_e_periph(u32 port, u32 pin, u32 use_pullup)
105*4882a593Smuzhiyun {
106*4882a593Smuzhiyun return atmel_pio4_config_io_func(port, pin,
107*4882a593Smuzhiyun ATMEL_PIO_CFGR_FUNC_PERIPH_E,
108*4882a593Smuzhiyun use_pullup);
109*4882a593Smuzhiyun }
110*4882a593Smuzhiyun
atmel_pio4_set_f_periph(u32 port,u32 pin,u32 use_pullup)111*4882a593Smuzhiyun int atmel_pio4_set_f_periph(u32 port, u32 pin, u32 use_pullup)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun return atmel_pio4_config_io_func(port, pin,
114*4882a593Smuzhiyun ATMEL_PIO_CFGR_FUNC_PERIPH_F,
115*4882a593Smuzhiyun use_pullup);
116*4882a593Smuzhiyun }
117*4882a593Smuzhiyun
atmel_pio4_set_g_periph(u32 port,u32 pin,u32 use_pullup)118*4882a593Smuzhiyun int atmel_pio4_set_g_periph(u32 port, u32 pin, u32 use_pullup)
119*4882a593Smuzhiyun {
120*4882a593Smuzhiyun return atmel_pio4_config_io_func(port, pin,
121*4882a593Smuzhiyun ATMEL_PIO_CFGR_FUNC_PERIPH_G,
122*4882a593Smuzhiyun use_pullup);
123*4882a593Smuzhiyun }
124*4882a593Smuzhiyun
atmel_pio4_set_pio_output(u32 port,u32 pin,u32 value)125*4882a593Smuzhiyun int atmel_pio4_set_pio_output(u32 port, u32 pin, u32 value)
126*4882a593Smuzhiyun {
127*4882a593Smuzhiyun struct atmel_pio4_port *port_base;
128*4882a593Smuzhiyun u32 reg, mask;
129*4882a593Smuzhiyun
130*4882a593Smuzhiyun if (pin >= ATMEL_PIO_NPINS_PER_BANK)
131*4882a593Smuzhiyun return -EINVAL;
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun port_base = atmel_pio4_port_base(port);
134*4882a593Smuzhiyun if (!port_base)
135*4882a593Smuzhiyun return -EINVAL;
136*4882a593Smuzhiyun
137*4882a593Smuzhiyun mask = 0x01 << pin;
138*4882a593Smuzhiyun reg = ATMEL_PIO_CFGR_FUNC_GPIO | ATMEL_PIO_DIR_MASK;
139*4882a593Smuzhiyun
140*4882a593Smuzhiyun writel(mask, &port_base->mskr);
141*4882a593Smuzhiyun writel(reg, &port_base->cfgr);
142*4882a593Smuzhiyun
143*4882a593Smuzhiyun if (value)
144*4882a593Smuzhiyun writel(mask, &port_base->sodr);
145*4882a593Smuzhiyun else
146*4882a593Smuzhiyun writel(mask, &port_base->codr);
147*4882a593Smuzhiyun
148*4882a593Smuzhiyun return 0;
149*4882a593Smuzhiyun }
150*4882a593Smuzhiyun
atmel_pio4_get_pio_input(u32 port,u32 pin)151*4882a593Smuzhiyun int atmel_pio4_get_pio_input(u32 port, u32 pin)
152*4882a593Smuzhiyun {
153*4882a593Smuzhiyun struct atmel_pio4_port *port_base;
154*4882a593Smuzhiyun u32 reg, mask;
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun if (pin >= ATMEL_PIO_NPINS_PER_BANK)
157*4882a593Smuzhiyun return -EINVAL;
158*4882a593Smuzhiyun
159*4882a593Smuzhiyun port_base = atmel_pio4_port_base(port);
160*4882a593Smuzhiyun if (!port_base)
161*4882a593Smuzhiyun return -EINVAL;
162*4882a593Smuzhiyun
163*4882a593Smuzhiyun mask = 0x01 << pin;
164*4882a593Smuzhiyun reg = ATMEL_PIO_CFGR_FUNC_GPIO;
165*4882a593Smuzhiyun
166*4882a593Smuzhiyun writel(mask, &port_base->mskr);
167*4882a593Smuzhiyun writel(reg, &port_base->cfgr);
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun return (readl(&port_base->pdsr) & mask) ? 1 : 0;
170*4882a593Smuzhiyun }
171*4882a593Smuzhiyun
172*4882a593Smuzhiyun #ifdef CONFIG_DM_GPIO
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun struct atmel_pioctrl_data {
175*4882a593Smuzhiyun u32 nbanks;
176*4882a593Smuzhiyun };
177*4882a593Smuzhiyun
178*4882a593Smuzhiyun struct atmel_pio4_platdata {
179*4882a593Smuzhiyun struct atmel_pio4_port *reg_base;
180*4882a593Smuzhiyun };
181*4882a593Smuzhiyun
atmel_pio4_bank_base(struct udevice * dev,u32 bank)182*4882a593Smuzhiyun static struct atmel_pio4_port *atmel_pio4_bank_base(struct udevice *dev,
183*4882a593Smuzhiyun u32 bank)
184*4882a593Smuzhiyun {
185*4882a593Smuzhiyun struct atmel_pio4_platdata *plat = dev_get_platdata(dev);
186*4882a593Smuzhiyun struct atmel_pio4_port *port_base =
187*4882a593Smuzhiyun (struct atmel_pio4_port *)((u32)plat->reg_base +
188*4882a593Smuzhiyun ATMEL_PIO_BANK_OFFSET * bank);
189*4882a593Smuzhiyun
190*4882a593Smuzhiyun return port_base;
191*4882a593Smuzhiyun }
192*4882a593Smuzhiyun
atmel_pio4_direction_input(struct udevice * dev,unsigned offset)193*4882a593Smuzhiyun static int atmel_pio4_direction_input(struct udevice *dev, unsigned offset)
194*4882a593Smuzhiyun {
195*4882a593Smuzhiyun u32 bank = ATMEL_PIO_BANK(offset);
196*4882a593Smuzhiyun u32 line = ATMEL_PIO_LINE(offset);
197*4882a593Smuzhiyun struct atmel_pio4_port *port_base = atmel_pio4_bank_base(dev, bank);
198*4882a593Smuzhiyun u32 mask = BIT(line);
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun writel(mask, &port_base->mskr);
201*4882a593Smuzhiyun
202*4882a593Smuzhiyun clrbits_le32(&port_base->cfgr,
203*4882a593Smuzhiyun ATMEL_PIO_CFGR_FUNC_MASK | ATMEL_PIO_DIR_MASK);
204*4882a593Smuzhiyun
205*4882a593Smuzhiyun return 0;
206*4882a593Smuzhiyun }
207*4882a593Smuzhiyun
atmel_pio4_direction_output(struct udevice * dev,unsigned offset,int value)208*4882a593Smuzhiyun static int atmel_pio4_direction_output(struct udevice *dev,
209*4882a593Smuzhiyun unsigned offset, int value)
210*4882a593Smuzhiyun {
211*4882a593Smuzhiyun u32 bank = ATMEL_PIO_BANK(offset);
212*4882a593Smuzhiyun u32 line = ATMEL_PIO_LINE(offset);
213*4882a593Smuzhiyun struct atmel_pio4_port *port_base = atmel_pio4_bank_base(dev, bank);
214*4882a593Smuzhiyun u32 mask = BIT(line);
215*4882a593Smuzhiyun
216*4882a593Smuzhiyun writel(mask, &port_base->mskr);
217*4882a593Smuzhiyun
218*4882a593Smuzhiyun clrsetbits_le32(&port_base->cfgr,
219*4882a593Smuzhiyun ATMEL_PIO_CFGR_FUNC_MASK, ATMEL_PIO_DIR_MASK);
220*4882a593Smuzhiyun
221*4882a593Smuzhiyun if (value)
222*4882a593Smuzhiyun writel(mask, &port_base->sodr);
223*4882a593Smuzhiyun else
224*4882a593Smuzhiyun writel(mask, &port_base->codr);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun return 0;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun
atmel_pio4_get_value(struct udevice * dev,unsigned offset)229*4882a593Smuzhiyun static int atmel_pio4_get_value(struct udevice *dev, unsigned offset)
230*4882a593Smuzhiyun {
231*4882a593Smuzhiyun u32 bank = ATMEL_PIO_BANK(offset);
232*4882a593Smuzhiyun u32 line = ATMEL_PIO_LINE(offset);
233*4882a593Smuzhiyun struct atmel_pio4_port *port_base = atmel_pio4_bank_base(dev, bank);
234*4882a593Smuzhiyun u32 mask = BIT(line);
235*4882a593Smuzhiyun
236*4882a593Smuzhiyun return (readl(&port_base->pdsr) & mask) ? 1 : 0;
237*4882a593Smuzhiyun }
238*4882a593Smuzhiyun
atmel_pio4_set_value(struct udevice * dev,unsigned offset,int value)239*4882a593Smuzhiyun static int atmel_pio4_set_value(struct udevice *dev,
240*4882a593Smuzhiyun unsigned offset, int value)
241*4882a593Smuzhiyun {
242*4882a593Smuzhiyun u32 bank = ATMEL_PIO_BANK(offset);
243*4882a593Smuzhiyun u32 line = ATMEL_PIO_LINE(offset);
244*4882a593Smuzhiyun struct atmel_pio4_port *port_base = atmel_pio4_bank_base(dev, bank);
245*4882a593Smuzhiyun u32 mask = BIT(line);
246*4882a593Smuzhiyun
247*4882a593Smuzhiyun if (value)
248*4882a593Smuzhiyun writel(mask, &port_base->sodr);
249*4882a593Smuzhiyun else
250*4882a593Smuzhiyun writel(mask, &port_base->codr);
251*4882a593Smuzhiyun
252*4882a593Smuzhiyun return 0;
253*4882a593Smuzhiyun }
254*4882a593Smuzhiyun
atmel_pio4_get_function(struct udevice * dev,unsigned offset)255*4882a593Smuzhiyun static int atmel_pio4_get_function(struct udevice *dev, unsigned offset)
256*4882a593Smuzhiyun {
257*4882a593Smuzhiyun u32 bank = ATMEL_PIO_BANK(offset);
258*4882a593Smuzhiyun u32 line = ATMEL_PIO_LINE(offset);
259*4882a593Smuzhiyun struct atmel_pio4_port *port_base = atmel_pio4_bank_base(dev, bank);
260*4882a593Smuzhiyun u32 mask = BIT(line);
261*4882a593Smuzhiyun
262*4882a593Smuzhiyun writel(mask, &port_base->mskr);
263*4882a593Smuzhiyun
264*4882a593Smuzhiyun return (readl(&port_base->cfgr) &
265*4882a593Smuzhiyun ATMEL_PIO_DIR_MASK) ? GPIOF_OUTPUT : GPIOF_INPUT;
266*4882a593Smuzhiyun }
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun static const struct dm_gpio_ops atmel_pio4_ops = {
269*4882a593Smuzhiyun .direction_input = atmel_pio4_direction_input,
270*4882a593Smuzhiyun .direction_output = atmel_pio4_direction_output,
271*4882a593Smuzhiyun .get_value = atmel_pio4_get_value,
272*4882a593Smuzhiyun .set_value = atmel_pio4_set_value,
273*4882a593Smuzhiyun .get_function = atmel_pio4_get_function,
274*4882a593Smuzhiyun };
275*4882a593Smuzhiyun
atmel_pio4_bind(struct udevice * dev)276*4882a593Smuzhiyun static int atmel_pio4_bind(struct udevice *dev)
277*4882a593Smuzhiyun {
278*4882a593Smuzhiyun return dm_scan_fdt_dev(dev);
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun
atmel_pio4_probe(struct udevice * dev)281*4882a593Smuzhiyun static int atmel_pio4_probe(struct udevice *dev)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun struct atmel_pio4_platdata *plat = dev_get_platdata(dev);
284*4882a593Smuzhiyun struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
285*4882a593Smuzhiyun struct atmel_pioctrl_data *pioctrl_data;
286*4882a593Smuzhiyun struct clk clk;
287*4882a593Smuzhiyun fdt_addr_t addr_base;
288*4882a593Smuzhiyun u32 nbanks;
289*4882a593Smuzhiyun int ret;
290*4882a593Smuzhiyun
291*4882a593Smuzhiyun ret = clk_get_by_index(dev, 0, &clk);
292*4882a593Smuzhiyun if (ret)
293*4882a593Smuzhiyun return ret;
294*4882a593Smuzhiyun
295*4882a593Smuzhiyun ret = clk_enable(&clk);
296*4882a593Smuzhiyun if (ret)
297*4882a593Smuzhiyun return ret;
298*4882a593Smuzhiyun
299*4882a593Smuzhiyun clk_free(&clk);
300*4882a593Smuzhiyun
301*4882a593Smuzhiyun addr_base = devfdt_get_addr(dev);
302*4882a593Smuzhiyun if (addr_base == FDT_ADDR_T_NONE)
303*4882a593Smuzhiyun return -EINVAL;
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun plat->reg_base = (struct atmel_pio4_port *)addr_base;
306*4882a593Smuzhiyun
307*4882a593Smuzhiyun pioctrl_data = (struct atmel_pioctrl_data *)dev_get_driver_data(dev);
308*4882a593Smuzhiyun nbanks = pioctrl_data->nbanks;
309*4882a593Smuzhiyun
310*4882a593Smuzhiyun uc_priv->bank_name = fdt_get_name(gd->fdt_blob, dev_of_offset(dev),
311*4882a593Smuzhiyun NULL);
312*4882a593Smuzhiyun uc_priv->gpio_count = nbanks * ATMEL_PIO_NPINS_PER_BANK;
313*4882a593Smuzhiyun
314*4882a593Smuzhiyun return 0;
315*4882a593Smuzhiyun }
316*4882a593Smuzhiyun
317*4882a593Smuzhiyun /*
318*4882a593Smuzhiyun * The number of banks can be different from a SoC to another one.
319*4882a593Smuzhiyun * We can have up to 16 banks.
320*4882a593Smuzhiyun */
321*4882a593Smuzhiyun static const struct atmel_pioctrl_data atmel_sama5d2_pioctrl_data = {
322*4882a593Smuzhiyun .nbanks = 4,
323*4882a593Smuzhiyun };
324*4882a593Smuzhiyun
325*4882a593Smuzhiyun static const struct udevice_id atmel_pio4_ids[] = {
326*4882a593Smuzhiyun {
327*4882a593Smuzhiyun .compatible = "atmel,sama5d2-gpio",
328*4882a593Smuzhiyun .data = (ulong)&atmel_sama5d2_pioctrl_data,
329*4882a593Smuzhiyun },
330*4882a593Smuzhiyun {}
331*4882a593Smuzhiyun };
332*4882a593Smuzhiyun
333*4882a593Smuzhiyun U_BOOT_DRIVER(gpio_atmel_pio4) = {
334*4882a593Smuzhiyun .name = "gpio_atmel_pio4",
335*4882a593Smuzhiyun .id = UCLASS_GPIO,
336*4882a593Smuzhiyun .ops = &atmel_pio4_ops,
337*4882a593Smuzhiyun .probe = atmel_pio4_probe,
338*4882a593Smuzhiyun .bind = atmel_pio4_bind,
339*4882a593Smuzhiyun .of_match = atmel_pio4_ids,
340*4882a593Smuzhiyun .platdata_auto_alloc_size = sizeof(struct atmel_pio4_platdata),
341*4882a593Smuzhiyun };
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun #endif
344