1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * (C) Copyright 2012-2013, Xilinx, Michal Simek
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * (C) Copyright 2002
5*4882a593Smuzhiyun * Rich Ireland, Enterasys Networks, rireland@enterasys.com.
6*4882a593Smuzhiyun * Keith Outwater, keith_outwater@mvis.com
7*4882a593Smuzhiyun *
8*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0+
9*4882a593Smuzhiyun */
10*4882a593Smuzhiyun
11*4882a593Smuzhiyun /*
12*4882a593Smuzhiyun * Xilinx FPGA support
13*4882a593Smuzhiyun */
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #include <common.h>
16*4882a593Smuzhiyun #include <fpga.h>
17*4882a593Smuzhiyun #include <virtex2.h>
18*4882a593Smuzhiyun #include <spartan2.h>
19*4882a593Smuzhiyun #include <spartan3.h>
20*4882a593Smuzhiyun #include <zynqpl.h>
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun /* Local Static Functions */
23*4882a593Smuzhiyun static int xilinx_validate(xilinx_desc *desc, char *fn);
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
26*4882a593Smuzhiyun
fpga_loadbitstream(int devnum,char * fpgadata,size_t size,bitstream_type bstype)27*4882a593Smuzhiyun int fpga_loadbitstream(int devnum, char *fpgadata, size_t size,
28*4882a593Smuzhiyun bitstream_type bstype)
29*4882a593Smuzhiyun {
30*4882a593Smuzhiyun unsigned int length;
31*4882a593Smuzhiyun unsigned int swapsize;
32*4882a593Smuzhiyun unsigned char *dataptr;
33*4882a593Smuzhiyun unsigned int i;
34*4882a593Smuzhiyun const fpga_desc *desc;
35*4882a593Smuzhiyun xilinx_desc *xdesc;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun dataptr = (unsigned char *)fpgadata;
38*4882a593Smuzhiyun /* Find out fpga_description */
39*4882a593Smuzhiyun desc = fpga_validate(devnum, dataptr, 0, (char *)__func__);
40*4882a593Smuzhiyun /* Assign xilinx device description */
41*4882a593Smuzhiyun xdesc = desc->devdesc;
42*4882a593Smuzhiyun
43*4882a593Smuzhiyun /* skip the first bytes of the bitsteam, their meaning is unknown */
44*4882a593Smuzhiyun length = (*dataptr << 8) + *(dataptr + 1);
45*4882a593Smuzhiyun dataptr += 2;
46*4882a593Smuzhiyun dataptr += length;
47*4882a593Smuzhiyun
48*4882a593Smuzhiyun /* get design name (identifier, length, string) */
49*4882a593Smuzhiyun length = (*dataptr << 8) + *(dataptr + 1);
50*4882a593Smuzhiyun dataptr += 2;
51*4882a593Smuzhiyun if (*dataptr++ != 0x61) {
52*4882a593Smuzhiyun debug("%s: Design name id not recognized in bitstream\n",
53*4882a593Smuzhiyun __func__);
54*4882a593Smuzhiyun return FPGA_FAIL;
55*4882a593Smuzhiyun }
56*4882a593Smuzhiyun
57*4882a593Smuzhiyun length = (*dataptr << 8) + *(dataptr + 1);
58*4882a593Smuzhiyun dataptr += 2;
59*4882a593Smuzhiyun printf(" design filename = \"%s\"\n", dataptr);
60*4882a593Smuzhiyun dataptr += length;
61*4882a593Smuzhiyun
62*4882a593Smuzhiyun /* get part number (identifier, length, string) */
63*4882a593Smuzhiyun if (*dataptr++ != 0x62) {
64*4882a593Smuzhiyun printf("%s: Part number id not recognized in bitstream\n",
65*4882a593Smuzhiyun __func__);
66*4882a593Smuzhiyun return FPGA_FAIL;
67*4882a593Smuzhiyun }
68*4882a593Smuzhiyun
69*4882a593Smuzhiyun length = (*dataptr << 8) + *(dataptr + 1);
70*4882a593Smuzhiyun dataptr += 2;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun if (xdesc->name) {
73*4882a593Smuzhiyun i = (ulong)strstr((char *)dataptr, xdesc->name);
74*4882a593Smuzhiyun if (!i) {
75*4882a593Smuzhiyun printf("%s: Wrong bitstream ID for this device\n",
76*4882a593Smuzhiyun __func__);
77*4882a593Smuzhiyun printf("%s: Bitstream ID %s, current device ID %d/%s\n",
78*4882a593Smuzhiyun __func__, dataptr, devnum, xdesc->name);
79*4882a593Smuzhiyun return FPGA_FAIL;
80*4882a593Smuzhiyun }
81*4882a593Smuzhiyun } else {
82*4882a593Smuzhiyun printf("%s: Please fill correct device ID to xilinx_desc\n",
83*4882a593Smuzhiyun __func__);
84*4882a593Smuzhiyun }
85*4882a593Smuzhiyun printf(" part number = \"%s\"\n", dataptr);
86*4882a593Smuzhiyun dataptr += length;
87*4882a593Smuzhiyun
88*4882a593Smuzhiyun /* get date (identifier, length, string) */
89*4882a593Smuzhiyun if (*dataptr++ != 0x63) {
90*4882a593Smuzhiyun printf("%s: Date identifier not recognized in bitstream\n",
91*4882a593Smuzhiyun __func__);
92*4882a593Smuzhiyun return FPGA_FAIL;
93*4882a593Smuzhiyun }
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun length = (*dataptr << 8) + *(dataptr+1);
96*4882a593Smuzhiyun dataptr += 2;
97*4882a593Smuzhiyun printf(" date = \"%s\"\n", dataptr);
98*4882a593Smuzhiyun dataptr += length;
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun /* get time (identifier, length, string) */
101*4882a593Smuzhiyun if (*dataptr++ != 0x64) {
102*4882a593Smuzhiyun printf("%s: Time identifier not recognized in bitstream\n",
103*4882a593Smuzhiyun __func__);
104*4882a593Smuzhiyun return FPGA_FAIL;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun length = (*dataptr << 8) + *(dataptr+1);
108*4882a593Smuzhiyun dataptr += 2;
109*4882a593Smuzhiyun printf(" time = \"%s\"\n", dataptr);
110*4882a593Smuzhiyun dataptr += length;
111*4882a593Smuzhiyun
112*4882a593Smuzhiyun /* get fpga data length (identifier, length) */
113*4882a593Smuzhiyun if (*dataptr++ != 0x65) {
114*4882a593Smuzhiyun printf("%s: Data length id not recognized in bitstream\n",
115*4882a593Smuzhiyun __func__);
116*4882a593Smuzhiyun return FPGA_FAIL;
117*4882a593Smuzhiyun }
118*4882a593Smuzhiyun swapsize = ((unsigned int) *dataptr << 24) +
119*4882a593Smuzhiyun ((unsigned int) *(dataptr + 1) << 16) +
120*4882a593Smuzhiyun ((unsigned int) *(dataptr + 2) << 8) +
121*4882a593Smuzhiyun ((unsigned int) *(dataptr + 3));
122*4882a593Smuzhiyun dataptr += 4;
123*4882a593Smuzhiyun printf(" bytes in bitstream = %d\n", swapsize);
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun return fpga_load(devnum, dataptr, swapsize, bstype);
126*4882a593Smuzhiyun }
127*4882a593Smuzhiyun
xilinx_load(xilinx_desc * desc,const void * buf,size_t bsize,bitstream_type bstype)128*4882a593Smuzhiyun int xilinx_load(xilinx_desc *desc, const void *buf, size_t bsize,
129*4882a593Smuzhiyun bitstream_type bstype)
130*4882a593Smuzhiyun {
131*4882a593Smuzhiyun if (!xilinx_validate (desc, (char *)__FUNCTION__)) {
132*4882a593Smuzhiyun printf ("%s: Invalid device descriptor\n", __FUNCTION__);
133*4882a593Smuzhiyun return FPGA_FAIL;
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun
136*4882a593Smuzhiyun if (!desc->operations || !desc->operations->load) {
137*4882a593Smuzhiyun printf("%s: Missing load operation\n", __func__);
138*4882a593Smuzhiyun return FPGA_FAIL;
139*4882a593Smuzhiyun }
140*4882a593Smuzhiyun
141*4882a593Smuzhiyun return desc->operations->load(desc, buf, bsize, bstype);
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun #if defined(CONFIG_CMD_FPGA_LOADFS)
xilinx_loadfs(xilinx_desc * desc,const void * buf,size_t bsize,fpga_fs_info * fpga_fsinfo)145*4882a593Smuzhiyun int xilinx_loadfs(xilinx_desc *desc, const void *buf, size_t bsize,
146*4882a593Smuzhiyun fpga_fs_info *fpga_fsinfo)
147*4882a593Smuzhiyun {
148*4882a593Smuzhiyun if (!xilinx_validate(desc, (char *)__func__)) {
149*4882a593Smuzhiyun printf("%s: Invalid device descriptor\n", __func__);
150*4882a593Smuzhiyun return FPGA_FAIL;
151*4882a593Smuzhiyun }
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun if (!desc->operations || !desc->operations->loadfs) {
154*4882a593Smuzhiyun printf("%s: Missing loadfs operation\n", __func__);
155*4882a593Smuzhiyun return FPGA_FAIL;
156*4882a593Smuzhiyun }
157*4882a593Smuzhiyun
158*4882a593Smuzhiyun return desc->operations->loadfs(desc, buf, bsize, fpga_fsinfo);
159*4882a593Smuzhiyun }
160*4882a593Smuzhiyun #endif
161*4882a593Smuzhiyun
xilinx_dump(xilinx_desc * desc,const void * buf,size_t bsize)162*4882a593Smuzhiyun int xilinx_dump(xilinx_desc *desc, const void *buf, size_t bsize)
163*4882a593Smuzhiyun {
164*4882a593Smuzhiyun if (!xilinx_validate (desc, (char *)__FUNCTION__)) {
165*4882a593Smuzhiyun printf ("%s: Invalid device descriptor\n", __FUNCTION__);
166*4882a593Smuzhiyun return FPGA_FAIL;
167*4882a593Smuzhiyun }
168*4882a593Smuzhiyun
169*4882a593Smuzhiyun if (!desc->operations || !desc->operations->dump) {
170*4882a593Smuzhiyun printf("%s: Missing dump operation\n", __func__);
171*4882a593Smuzhiyun return FPGA_FAIL;
172*4882a593Smuzhiyun }
173*4882a593Smuzhiyun
174*4882a593Smuzhiyun return desc->operations->dump(desc, buf, bsize);
175*4882a593Smuzhiyun }
176*4882a593Smuzhiyun
xilinx_info(xilinx_desc * desc)177*4882a593Smuzhiyun int xilinx_info(xilinx_desc *desc)
178*4882a593Smuzhiyun {
179*4882a593Smuzhiyun int ret_val = FPGA_FAIL;
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun if (xilinx_validate (desc, (char *)__FUNCTION__)) {
182*4882a593Smuzhiyun printf ("Family: \t");
183*4882a593Smuzhiyun switch (desc->family) {
184*4882a593Smuzhiyun case xilinx_spartan2:
185*4882a593Smuzhiyun printf ("Spartan-II\n");
186*4882a593Smuzhiyun break;
187*4882a593Smuzhiyun case xilinx_spartan3:
188*4882a593Smuzhiyun printf ("Spartan-III\n");
189*4882a593Smuzhiyun break;
190*4882a593Smuzhiyun case xilinx_virtex2:
191*4882a593Smuzhiyun printf ("Virtex-II\n");
192*4882a593Smuzhiyun break;
193*4882a593Smuzhiyun case xilinx_zynq:
194*4882a593Smuzhiyun printf("Zynq PL\n");
195*4882a593Smuzhiyun break;
196*4882a593Smuzhiyun case xilinx_zynqmp:
197*4882a593Smuzhiyun printf("ZynqMP PL\n");
198*4882a593Smuzhiyun break;
199*4882a593Smuzhiyun /* Add new family types here */
200*4882a593Smuzhiyun default:
201*4882a593Smuzhiyun printf ("Unknown family type, %d\n", desc->family);
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun printf ("Interface type:\t");
205*4882a593Smuzhiyun switch (desc->iface) {
206*4882a593Smuzhiyun case slave_serial:
207*4882a593Smuzhiyun printf ("Slave Serial\n");
208*4882a593Smuzhiyun break;
209*4882a593Smuzhiyun case master_serial: /* Not used */
210*4882a593Smuzhiyun printf ("Master Serial\n");
211*4882a593Smuzhiyun break;
212*4882a593Smuzhiyun case slave_parallel:
213*4882a593Smuzhiyun printf ("Slave Parallel\n");
214*4882a593Smuzhiyun break;
215*4882a593Smuzhiyun case jtag_mode: /* Not used */
216*4882a593Smuzhiyun printf ("JTAG Mode\n");
217*4882a593Smuzhiyun break;
218*4882a593Smuzhiyun case slave_selectmap:
219*4882a593Smuzhiyun printf ("Slave SelectMap Mode\n");
220*4882a593Smuzhiyun break;
221*4882a593Smuzhiyun case master_selectmap:
222*4882a593Smuzhiyun printf ("Master SelectMap Mode\n");
223*4882a593Smuzhiyun break;
224*4882a593Smuzhiyun case devcfg:
225*4882a593Smuzhiyun printf("Device configuration interface (Zynq)\n");
226*4882a593Smuzhiyun break;
227*4882a593Smuzhiyun case csu_dma:
228*4882a593Smuzhiyun printf("csu_dma configuration interface (ZynqMP)\n");
229*4882a593Smuzhiyun break;
230*4882a593Smuzhiyun /* Add new interface types here */
231*4882a593Smuzhiyun default:
232*4882a593Smuzhiyun printf ("Unsupported interface type, %d\n", desc->iface);
233*4882a593Smuzhiyun }
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun printf("Device Size: \t%zd bytes\n"
236*4882a593Smuzhiyun "Cookie: \t0x%x (%d)\n",
237*4882a593Smuzhiyun desc->size, desc->cookie, desc->cookie);
238*4882a593Smuzhiyun if (desc->name)
239*4882a593Smuzhiyun printf("Device name: \t%s\n", desc->name);
240*4882a593Smuzhiyun
241*4882a593Smuzhiyun if (desc->iface_fns)
242*4882a593Smuzhiyun printf ("Device Function Table @ 0x%p\n", desc->iface_fns);
243*4882a593Smuzhiyun else
244*4882a593Smuzhiyun printf ("No Device Function Table.\n");
245*4882a593Smuzhiyun
246*4882a593Smuzhiyun if (desc->operations && desc->operations->info)
247*4882a593Smuzhiyun desc->operations->info(desc);
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun ret_val = FPGA_SUCCESS;
250*4882a593Smuzhiyun } else {
251*4882a593Smuzhiyun printf ("%s: Invalid device descriptor\n", __FUNCTION__);
252*4882a593Smuzhiyun }
253*4882a593Smuzhiyun
254*4882a593Smuzhiyun return ret_val;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun /* ------------------------------------------------------------------------- */
258*4882a593Smuzhiyun
xilinx_validate(xilinx_desc * desc,char * fn)259*4882a593Smuzhiyun static int xilinx_validate(xilinx_desc *desc, char *fn)
260*4882a593Smuzhiyun {
261*4882a593Smuzhiyun int ret_val = false;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun if (desc) {
264*4882a593Smuzhiyun if ((desc->family > min_xilinx_type) &&
265*4882a593Smuzhiyun (desc->family < max_xilinx_type)) {
266*4882a593Smuzhiyun if ((desc->iface > min_xilinx_iface_type) &&
267*4882a593Smuzhiyun (desc->iface < max_xilinx_iface_type)) {
268*4882a593Smuzhiyun if (desc->size) {
269*4882a593Smuzhiyun ret_val = true;
270*4882a593Smuzhiyun } else
271*4882a593Smuzhiyun printf ("%s: NULL part size\n", fn);
272*4882a593Smuzhiyun } else
273*4882a593Smuzhiyun printf ("%s: Invalid Interface type, %d\n",
274*4882a593Smuzhiyun fn, desc->iface);
275*4882a593Smuzhiyun } else
276*4882a593Smuzhiyun printf ("%s: Invalid family type, %d\n", fn, desc->family);
277*4882a593Smuzhiyun } else
278*4882a593Smuzhiyun printf ("%s: NULL descriptor!\n", fn);
279*4882a593Smuzhiyun
280*4882a593Smuzhiyun return ret_val;
281*4882a593Smuzhiyun }
282