1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) 2012 Altera Corporation <www.altera.com>
3*4882a593Smuzhiyun * All rights reserved.
4*4882a593Smuzhiyun *
5*4882a593Smuzhiyun * SPDX-License-Identifier: BSD-3-Clause
6*4882a593Smuzhiyun */
7*4882a593Smuzhiyun
8*4882a593Smuzhiyun #include <common.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <linux/errno.h>
11*4882a593Smuzhiyun #include <asm/arch/fpga_manager.h>
12*4882a593Smuzhiyun #include <asm/arch/reset_manager.h>
13*4882a593Smuzhiyun #include <asm/arch/system_manager.h>
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun DECLARE_GLOBAL_DATA_PTR;
16*4882a593Smuzhiyun
17*4882a593Smuzhiyun #define FPGA_TIMEOUT_CNT 0x1000000
18*4882a593Smuzhiyun
19*4882a593Smuzhiyun static struct socfpga_fpga_manager *fpgamgr_regs =
20*4882a593Smuzhiyun (struct socfpga_fpga_manager *)SOCFPGA_FPGAMGRREGS_ADDRESS;
21*4882a593Smuzhiyun static struct socfpga_system_manager *sysmgr_regs =
22*4882a593Smuzhiyun (struct socfpga_system_manager *)SOCFPGA_SYSMGR_ADDRESS;
23*4882a593Smuzhiyun
24*4882a593Smuzhiyun /* Set CD ratio */
fpgamgr_set_cd_ratio(unsigned long ratio)25*4882a593Smuzhiyun static void fpgamgr_set_cd_ratio(unsigned long ratio)
26*4882a593Smuzhiyun {
27*4882a593Smuzhiyun clrsetbits_le32(&fpgamgr_regs->ctrl,
28*4882a593Smuzhiyun 0x3 << FPGAMGRREGS_CTRL_CDRATIO_LSB,
29*4882a593Smuzhiyun (ratio & 0x3) << FPGAMGRREGS_CTRL_CDRATIO_LSB);
30*4882a593Smuzhiyun }
31*4882a593Smuzhiyun
32*4882a593Smuzhiyun /* Start the FPGA programming by initialize the FPGA Manager */
fpgamgr_program_init(void)33*4882a593Smuzhiyun static int fpgamgr_program_init(void)
34*4882a593Smuzhiyun {
35*4882a593Smuzhiyun unsigned long msel, i;
36*4882a593Smuzhiyun
37*4882a593Smuzhiyun /* Get the MSEL value */
38*4882a593Smuzhiyun msel = readl(&fpgamgr_regs->stat);
39*4882a593Smuzhiyun msel &= FPGAMGRREGS_STAT_MSEL_MASK;
40*4882a593Smuzhiyun msel >>= FPGAMGRREGS_STAT_MSEL_LSB;
41*4882a593Smuzhiyun
42*4882a593Smuzhiyun /*
43*4882a593Smuzhiyun * Set the cfg width
44*4882a593Smuzhiyun * If MSEL[3] = 1, cfg width = 32 bit
45*4882a593Smuzhiyun */
46*4882a593Smuzhiyun if (msel & 0x8) {
47*4882a593Smuzhiyun setbits_le32(&fpgamgr_regs->ctrl,
48*4882a593Smuzhiyun FPGAMGRREGS_CTRL_CFGWDTH_MASK);
49*4882a593Smuzhiyun
50*4882a593Smuzhiyun /* To determine the CD ratio */
51*4882a593Smuzhiyun /* MSEL[1:0] = 0, CD Ratio = 1 */
52*4882a593Smuzhiyun if ((msel & 0x3) == 0x0)
53*4882a593Smuzhiyun fpgamgr_set_cd_ratio(CDRATIO_x1);
54*4882a593Smuzhiyun /* MSEL[1:0] = 1, CD Ratio = 4 */
55*4882a593Smuzhiyun else if ((msel & 0x3) == 0x1)
56*4882a593Smuzhiyun fpgamgr_set_cd_ratio(CDRATIO_x4);
57*4882a593Smuzhiyun /* MSEL[1:0] = 2, CD Ratio = 8 */
58*4882a593Smuzhiyun else if ((msel & 0x3) == 0x2)
59*4882a593Smuzhiyun fpgamgr_set_cd_ratio(CDRATIO_x8);
60*4882a593Smuzhiyun
61*4882a593Smuzhiyun } else { /* MSEL[3] = 0 */
62*4882a593Smuzhiyun clrbits_le32(&fpgamgr_regs->ctrl,
63*4882a593Smuzhiyun FPGAMGRREGS_CTRL_CFGWDTH_MASK);
64*4882a593Smuzhiyun
65*4882a593Smuzhiyun /* To determine the CD ratio */
66*4882a593Smuzhiyun /* MSEL[1:0] = 0, CD Ratio = 1 */
67*4882a593Smuzhiyun if ((msel & 0x3) == 0x0)
68*4882a593Smuzhiyun fpgamgr_set_cd_ratio(CDRATIO_x1);
69*4882a593Smuzhiyun /* MSEL[1:0] = 1, CD Ratio = 2 */
70*4882a593Smuzhiyun else if ((msel & 0x3) == 0x1)
71*4882a593Smuzhiyun fpgamgr_set_cd_ratio(CDRATIO_x2);
72*4882a593Smuzhiyun /* MSEL[1:0] = 2, CD Ratio = 4 */
73*4882a593Smuzhiyun else if ((msel & 0x3) == 0x2)
74*4882a593Smuzhiyun fpgamgr_set_cd_ratio(CDRATIO_x4);
75*4882a593Smuzhiyun }
76*4882a593Smuzhiyun
77*4882a593Smuzhiyun /* To enable FPGA Manager configuration */
78*4882a593Smuzhiyun clrbits_le32(&fpgamgr_regs->ctrl, FPGAMGRREGS_CTRL_NCE_MASK);
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun /* To enable FPGA Manager drive over configuration line */
81*4882a593Smuzhiyun setbits_le32(&fpgamgr_regs->ctrl, FPGAMGRREGS_CTRL_EN_MASK);
82*4882a593Smuzhiyun
83*4882a593Smuzhiyun /* Put FPGA into reset phase */
84*4882a593Smuzhiyun setbits_le32(&fpgamgr_regs->ctrl, FPGAMGRREGS_CTRL_NCONFIGPULL_MASK);
85*4882a593Smuzhiyun
86*4882a593Smuzhiyun /* (1) wait until FPGA enter reset phase */
87*4882a593Smuzhiyun for (i = 0; i < FPGA_TIMEOUT_CNT; i++) {
88*4882a593Smuzhiyun if (fpgamgr_get_mode() == FPGAMGRREGS_MODE_RESETPHASE)
89*4882a593Smuzhiyun break;
90*4882a593Smuzhiyun }
91*4882a593Smuzhiyun
92*4882a593Smuzhiyun /* If not in reset state, return error */
93*4882a593Smuzhiyun if (fpgamgr_get_mode() != FPGAMGRREGS_MODE_RESETPHASE) {
94*4882a593Smuzhiyun puts("FPGA: Could not reset\n");
95*4882a593Smuzhiyun return -1;
96*4882a593Smuzhiyun }
97*4882a593Smuzhiyun
98*4882a593Smuzhiyun /* Release FPGA from reset phase */
99*4882a593Smuzhiyun clrbits_le32(&fpgamgr_regs->ctrl, FPGAMGRREGS_CTRL_NCONFIGPULL_MASK);
100*4882a593Smuzhiyun
101*4882a593Smuzhiyun /* (2) wait until FPGA enter configuration phase */
102*4882a593Smuzhiyun for (i = 0; i < FPGA_TIMEOUT_CNT; i++) {
103*4882a593Smuzhiyun if (fpgamgr_get_mode() == FPGAMGRREGS_MODE_CFGPHASE)
104*4882a593Smuzhiyun break;
105*4882a593Smuzhiyun }
106*4882a593Smuzhiyun
107*4882a593Smuzhiyun /* If not in configuration state, return error */
108*4882a593Smuzhiyun if (fpgamgr_get_mode() != FPGAMGRREGS_MODE_CFGPHASE) {
109*4882a593Smuzhiyun puts("FPGA: Could not configure\n");
110*4882a593Smuzhiyun return -2;
111*4882a593Smuzhiyun }
112*4882a593Smuzhiyun
113*4882a593Smuzhiyun /* Clear all interrupts in CB Monitor */
114*4882a593Smuzhiyun writel(0xFFF, &fpgamgr_regs->gpio_porta_eoi);
115*4882a593Smuzhiyun
116*4882a593Smuzhiyun /* Enable AXI configuration */
117*4882a593Smuzhiyun setbits_le32(&fpgamgr_regs->ctrl, FPGAMGRREGS_CTRL_AXICFGEN_MASK);
118*4882a593Smuzhiyun
119*4882a593Smuzhiyun return 0;
120*4882a593Smuzhiyun }
121*4882a593Smuzhiyun
122*4882a593Smuzhiyun /* Ensure the FPGA entering config done */
fpgamgr_program_poll_cd(void)123*4882a593Smuzhiyun static int fpgamgr_program_poll_cd(void)
124*4882a593Smuzhiyun {
125*4882a593Smuzhiyun const uint32_t mask = FPGAMGRREGS_MON_GPIO_EXT_PORTA_NS_MASK |
126*4882a593Smuzhiyun FPGAMGRREGS_MON_GPIO_EXT_PORTA_CD_MASK;
127*4882a593Smuzhiyun unsigned long reg, i;
128*4882a593Smuzhiyun
129*4882a593Smuzhiyun /* (3) wait until full config done */
130*4882a593Smuzhiyun for (i = 0; i < FPGA_TIMEOUT_CNT; i++) {
131*4882a593Smuzhiyun reg = readl(&fpgamgr_regs->gpio_ext_porta);
132*4882a593Smuzhiyun
133*4882a593Smuzhiyun /* Config error */
134*4882a593Smuzhiyun if (!(reg & mask)) {
135*4882a593Smuzhiyun printf("FPGA: Configuration error.\n");
136*4882a593Smuzhiyun return -3;
137*4882a593Smuzhiyun }
138*4882a593Smuzhiyun
139*4882a593Smuzhiyun /* Config done without error */
140*4882a593Smuzhiyun if (reg & mask)
141*4882a593Smuzhiyun break;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun
144*4882a593Smuzhiyun /* Timeout happened, return error */
145*4882a593Smuzhiyun if (i == FPGA_TIMEOUT_CNT) {
146*4882a593Smuzhiyun printf("FPGA: Timeout waiting for program.\n");
147*4882a593Smuzhiyun return -4;
148*4882a593Smuzhiyun }
149*4882a593Smuzhiyun
150*4882a593Smuzhiyun /* Disable AXI configuration */
151*4882a593Smuzhiyun clrbits_le32(&fpgamgr_regs->ctrl, FPGAMGRREGS_CTRL_AXICFGEN_MASK);
152*4882a593Smuzhiyun
153*4882a593Smuzhiyun return 0;
154*4882a593Smuzhiyun }
155*4882a593Smuzhiyun
156*4882a593Smuzhiyun /* Ensure the FPGA entering init phase */
fpgamgr_program_poll_initphase(void)157*4882a593Smuzhiyun static int fpgamgr_program_poll_initphase(void)
158*4882a593Smuzhiyun {
159*4882a593Smuzhiyun unsigned long i;
160*4882a593Smuzhiyun
161*4882a593Smuzhiyun /* Additional clocks for the CB to enter initialization phase */
162*4882a593Smuzhiyun if (fpgamgr_dclkcnt_set(0x4))
163*4882a593Smuzhiyun return -5;
164*4882a593Smuzhiyun
165*4882a593Smuzhiyun /* (4) wait until FPGA enter init phase or user mode */
166*4882a593Smuzhiyun for (i = 0; i < FPGA_TIMEOUT_CNT; i++) {
167*4882a593Smuzhiyun if (fpgamgr_get_mode() == FPGAMGRREGS_MODE_INITPHASE)
168*4882a593Smuzhiyun break;
169*4882a593Smuzhiyun if (fpgamgr_get_mode() == FPGAMGRREGS_MODE_USERMODE)
170*4882a593Smuzhiyun break;
171*4882a593Smuzhiyun }
172*4882a593Smuzhiyun
173*4882a593Smuzhiyun /* If not in configuration state, return error */
174*4882a593Smuzhiyun if (i == FPGA_TIMEOUT_CNT)
175*4882a593Smuzhiyun return -6;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun return 0;
178*4882a593Smuzhiyun }
179*4882a593Smuzhiyun
180*4882a593Smuzhiyun /* Ensure the FPGA entering user mode */
fpgamgr_program_poll_usermode(void)181*4882a593Smuzhiyun static int fpgamgr_program_poll_usermode(void)
182*4882a593Smuzhiyun {
183*4882a593Smuzhiyun unsigned long i;
184*4882a593Smuzhiyun
185*4882a593Smuzhiyun /* Additional clocks for the CB to exit initialization phase */
186*4882a593Smuzhiyun if (fpgamgr_dclkcnt_set(0x5000))
187*4882a593Smuzhiyun return -7;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun /* (5) wait until FPGA enter user mode */
190*4882a593Smuzhiyun for (i = 0; i < FPGA_TIMEOUT_CNT; i++) {
191*4882a593Smuzhiyun if (fpgamgr_get_mode() == FPGAMGRREGS_MODE_USERMODE)
192*4882a593Smuzhiyun break;
193*4882a593Smuzhiyun }
194*4882a593Smuzhiyun /* If not in configuration state, return error */
195*4882a593Smuzhiyun if (i == FPGA_TIMEOUT_CNT)
196*4882a593Smuzhiyun return -8;
197*4882a593Smuzhiyun
198*4882a593Smuzhiyun /* To release FPGA Manager drive over configuration line */
199*4882a593Smuzhiyun clrbits_le32(&fpgamgr_regs->ctrl, FPGAMGRREGS_CTRL_EN_MASK);
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun return 0;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /*
205*4882a593Smuzhiyun * FPGA Manager to program the FPGA. This is the interface used by FPGA driver.
206*4882a593Smuzhiyun * Return 0 for sucess, non-zero for error.
207*4882a593Smuzhiyun */
socfpga_load(Altera_desc * desc,const void * rbf_data,size_t rbf_size)208*4882a593Smuzhiyun int socfpga_load(Altera_desc *desc, const void *rbf_data, size_t rbf_size)
209*4882a593Smuzhiyun {
210*4882a593Smuzhiyun unsigned long status;
211*4882a593Smuzhiyun
212*4882a593Smuzhiyun if ((uint32_t)rbf_data & 0x3) {
213*4882a593Smuzhiyun puts("FPGA: Unaligned data, realign to 32bit boundary.\n");
214*4882a593Smuzhiyun return -EINVAL;
215*4882a593Smuzhiyun }
216*4882a593Smuzhiyun
217*4882a593Smuzhiyun /* Prior programming the FPGA, all bridges need to be shut off */
218*4882a593Smuzhiyun
219*4882a593Smuzhiyun /* Disable all signals from hps peripheral controller to fpga */
220*4882a593Smuzhiyun writel(0, &sysmgr_regs->fpgaintfgrp_module);
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun /* Disable all signals from FPGA to HPS SDRAM */
223*4882a593Smuzhiyun #define SDR_CTRLGRP_FPGAPORTRST_ADDRESS 0x5080
224*4882a593Smuzhiyun writel(0, SOCFPGA_SDR_ADDRESS + SDR_CTRLGRP_FPGAPORTRST_ADDRESS);
225*4882a593Smuzhiyun
226*4882a593Smuzhiyun /* Disable all axi bridge (hps2fpga, lwhps2fpga & fpga2hps) */
227*4882a593Smuzhiyun socfpga_bridges_reset(1);
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun /* Unmap the bridges from NIC-301 */
230*4882a593Smuzhiyun writel(0x1, SOCFPGA_L3REGS_ADDRESS);
231*4882a593Smuzhiyun
232*4882a593Smuzhiyun /* Initialize the FPGA Manager */
233*4882a593Smuzhiyun status = fpgamgr_program_init();
234*4882a593Smuzhiyun if (status)
235*4882a593Smuzhiyun return status;
236*4882a593Smuzhiyun
237*4882a593Smuzhiyun /* Write the RBF data to FPGA Manager */
238*4882a593Smuzhiyun fpgamgr_program_write(rbf_data, rbf_size);
239*4882a593Smuzhiyun
240*4882a593Smuzhiyun /* Ensure the FPGA entering config done */
241*4882a593Smuzhiyun status = fpgamgr_program_poll_cd();
242*4882a593Smuzhiyun if (status)
243*4882a593Smuzhiyun return status;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun /* Ensure the FPGA entering init phase */
246*4882a593Smuzhiyun status = fpgamgr_program_poll_initphase();
247*4882a593Smuzhiyun if (status)
248*4882a593Smuzhiyun return status;
249*4882a593Smuzhiyun
250*4882a593Smuzhiyun /* Ensure the FPGA entering user mode */
251*4882a593Smuzhiyun return fpgamgr_program_poll_usermode();
252*4882a593Smuzhiyun }
253