xref: /OK3568_Linux_fs/u-boot/drivers/dma/keystone_nav.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Multicore Navigator driver for TI Keystone 2 devices.
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * (C) Copyright 2012-2014
5*4882a593Smuzhiyun  *     Texas Instruments Incorporated, <www.ti.com>
6*4882a593Smuzhiyun  *
7*4882a593Smuzhiyun  * SPDX-License-Identifier:     GPL-2.0+
8*4882a593Smuzhiyun  */
9*4882a593Smuzhiyun #include <common.h>
10*4882a593Smuzhiyun #include <asm/io.h>
11*4882a593Smuzhiyun #include <asm/ti-common/keystone_nav.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun struct qm_config qm_memmap = {
14*4882a593Smuzhiyun 	.stat_cfg	= CONFIG_KSNAV_QM_QUEUE_STATUS_BASE,
15*4882a593Smuzhiyun 	.queue		= (void *)CONFIG_KSNAV_QM_MANAGER_QUEUES_BASE,
16*4882a593Smuzhiyun 	.mngr_vbusm	= CONFIG_KSNAV_QM_BASE_ADDRESS,
17*4882a593Smuzhiyun 	.i_lram		= CONFIG_KSNAV_QM_LINK_RAM_BASE,
18*4882a593Smuzhiyun 	.proxy		= (void *)CONFIG_KSNAV_QM_MANAGER_Q_PROXY_BASE,
19*4882a593Smuzhiyun 	.status_ram	= CONFIG_KSNAV_QM_STATUS_RAM_BASE,
20*4882a593Smuzhiyun 	.mngr_cfg	= (void *)CONFIG_KSNAV_QM_CONF_BASE,
21*4882a593Smuzhiyun 	.intd_cfg	= CONFIG_KSNAV_QM_INTD_CONF_BASE,
22*4882a593Smuzhiyun 	.desc_mem	= (void *)CONFIG_KSNAV_QM_DESC_SETUP_BASE,
23*4882a593Smuzhiyun 	.region_num	= CONFIG_KSNAV_QM_REGION_NUM,
24*4882a593Smuzhiyun 	.pdsp_cmd	= CONFIG_KSNAV_QM_PDSP1_CMD_BASE,
25*4882a593Smuzhiyun 	.pdsp_ctl	= CONFIG_KSNAV_QM_PDSP1_CTRL_BASE,
26*4882a593Smuzhiyun 	.pdsp_iram	= CONFIG_KSNAV_QM_PDSP1_IRAM_BASE,
27*4882a593Smuzhiyun 	.qpool_num	= CONFIG_KSNAV_QM_QPOOL_NUM,
28*4882a593Smuzhiyun };
29*4882a593Smuzhiyun 
30*4882a593Smuzhiyun /*
31*4882a593Smuzhiyun  * We are going to use only one type of descriptors - host packet
32*4882a593Smuzhiyun  * descriptors. We staticaly allocate memory for them here
33*4882a593Smuzhiyun  */
34*4882a593Smuzhiyun struct qm_host_desc desc_pool[HDESC_NUM] __aligned(sizeof(struct qm_host_desc));
35*4882a593Smuzhiyun 
36*4882a593Smuzhiyun static struct qm_config *qm_cfg;
37*4882a593Smuzhiyun 
num_of_desc_to_reg(int num_descr)38*4882a593Smuzhiyun inline int num_of_desc_to_reg(int num_descr)
39*4882a593Smuzhiyun {
40*4882a593Smuzhiyun 	int j, num;
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	for (j = 0, num = 32; j < 15; j++, num *= 2) {
43*4882a593Smuzhiyun 		if (num_descr <= num)
44*4882a593Smuzhiyun 			return j;
45*4882a593Smuzhiyun 	}
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	return 15;
48*4882a593Smuzhiyun }
49*4882a593Smuzhiyun 
_qm_init(struct qm_config * cfg)50*4882a593Smuzhiyun int _qm_init(struct qm_config *cfg)
51*4882a593Smuzhiyun {
52*4882a593Smuzhiyun 	u32 j;
53*4882a593Smuzhiyun 
54*4882a593Smuzhiyun 	qm_cfg = cfg;
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	qm_cfg->mngr_cfg->link_ram_base0	= qm_cfg->i_lram;
57*4882a593Smuzhiyun 	qm_cfg->mngr_cfg->link_ram_size0	= HDESC_NUM * 8 - 1;
58*4882a593Smuzhiyun 	qm_cfg->mngr_cfg->link_ram_base1	= 0;
59*4882a593Smuzhiyun 	qm_cfg->mngr_cfg->link_ram_size1	= 0;
60*4882a593Smuzhiyun 	qm_cfg->mngr_cfg->link_ram_base2	= 0;
61*4882a593Smuzhiyun 
62*4882a593Smuzhiyun 	qm_cfg->desc_mem[0].base_addr = (u32)desc_pool;
63*4882a593Smuzhiyun 	qm_cfg->desc_mem[0].start_idx = 0;
64*4882a593Smuzhiyun 	qm_cfg->desc_mem[0].desc_reg_size =
65*4882a593Smuzhiyun 		(((sizeof(struct qm_host_desc) >> 4) - 1) << 16) |
66*4882a593Smuzhiyun 		num_of_desc_to_reg(HDESC_NUM);
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun 	memset(desc_pool, 0, sizeof(desc_pool));
69*4882a593Smuzhiyun 	for (j = 0; j < HDESC_NUM; j++)
70*4882a593Smuzhiyun 		qm_push(&desc_pool[j], qm_cfg->qpool_num);
71*4882a593Smuzhiyun 
72*4882a593Smuzhiyun 	return QM_OK;
73*4882a593Smuzhiyun }
74*4882a593Smuzhiyun 
qm_init(void)75*4882a593Smuzhiyun int qm_init(void)
76*4882a593Smuzhiyun {
77*4882a593Smuzhiyun 	return _qm_init(&qm_memmap);
78*4882a593Smuzhiyun }
79*4882a593Smuzhiyun 
qm_close(void)80*4882a593Smuzhiyun void qm_close(void)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun 	u32	j;
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	queue_close(qm_cfg->qpool_num);
85*4882a593Smuzhiyun 
86*4882a593Smuzhiyun 	qm_cfg->mngr_cfg->link_ram_base0	= 0;
87*4882a593Smuzhiyun 	qm_cfg->mngr_cfg->link_ram_size0	= 0;
88*4882a593Smuzhiyun 	qm_cfg->mngr_cfg->link_ram_base1	= 0;
89*4882a593Smuzhiyun 	qm_cfg->mngr_cfg->link_ram_size1	= 0;
90*4882a593Smuzhiyun 	qm_cfg->mngr_cfg->link_ram_base2	= 0;
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 	for (j = 0; j < qm_cfg->region_num; j++) {
93*4882a593Smuzhiyun 		qm_cfg->desc_mem[j].base_addr = 0;
94*4882a593Smuzhiyun 		qm_cfg->desc_mem[j].start_idx = 0;
95*4882a593Smuzhiyun 		qm_cfg->desc_mem[j].desc_reg_size = 0;
96*4882a593Smuzhiyun 	}
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun 	qm_cfg = NULL;
99*4882a593Smuzhiyun }
100*4882a593Smuzhiyun 
qm_push(struct qm_host_desc * hd,u32 qnum)101*4882a593Smuzhiyun void qm_push(struct qm_host_desc *hd, u32 qnum)
102*4882a593Smuzhiyun {
103*4882a593Smuzhiyun 	u32 regd;
104*4882a593Smuzhiyun 
105*4882a593Smuzhiyun 	cpu_to_bus((u32 *)hd, sizeof(struct qm_host_desc)/4);
106*4882a593Smuzhiyun 	regd = (u32)hd | ((sizeof(struct qm_host_desc) >> 4) - 1);
107*4882a593Smuzhiyun 	writel(regd, &qm_cfg->queue[qnum].ptr_size_thresh);
108*4882a593Smuzhiyun }
109*4882a593Smuzhiyun 
qm_buff_push(struct qm_host_desc * hd,u32 qnum,void * buff_ptr,u32 buff_len)110*4882a593Smuzhiyun void qm_buff_push(struct qm_host_desc *hd, u32 qnum,
111*4882a593Smuzhiyun 		    void *buff_ptr, u32 buff_len)
112*4882a593Smuzhiyun {
113*4882a593Smuzhiyun 	hd->orig_buff_len = buff_len;
114*4882a593Smuzhiyun 	hd->buff_len = buff_len;
115*4882a593Smuzhiyun 	hd->orig_buff_ptr = (u32)buff_ptr;
116*4882a593Smuzhiyun 	hd->buff_ptr = (u32)buff_ptr;
117*4882a593Smuzhiyun 	qm_push(hd, qnum);
118*4882a593Smuzhiyun }
119*4882a593Smuzhiyun 
qm_pop(u32 qnum)120*4882a593Smuzhiyun struct qm_host_desc *qm_pop(u32 qnum)
121*4882a593Smuzhiyun {
122*4882a593Smuzhiyun 	u32 uhd;
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun 	uhd = readl(&qm_cfg->queue[qnum].ptr_size_thresh) & ~0xf;
125*4882a593Smuzhiyun 	if (uhd)
126*4882a593Smuzhiyun 		cpu_to_bus((u32 *)uhd, sizeof(struct qm_host_desc)/4);
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 	return (struct qm_host_desc *)uhd;
129*4882a593Smuzhiyun }
130*4882a593Smuzhiyun 
qm_pop_from_free_pool(void)131*4882a593Smuzhiyun struct qm_host_desc *qm_pop_from_free_pool(void)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	return qm_pop(qm_cfg->qpool_num);
134*4882a593Smuzhiyun }
135*4882a593Smuzhiyun 
queue_close(u32 qnum)136*4882a593Smuzhiyun void queue_close(u32 qnum)
137*4882a593Smuzhiyun {
138*4882a593Smuzhiyun 	struct qm_host_desc *hd;
139*4882a593Smuzhiyun 
140*4882a593Smuzhiyun 	while ((hd = qm_pop(qnum)))
141*4882a593Smuzhiyun 		;
142*4882a593Smuzhiyun }
143*4882a593Smuzhiyun 
144*4882a593Smuzhiyun /**
145*4882a593Smuzhiyun  * DMA API
146*4882a593Smuzhiyun  */
147*4882a593Smuzhiyun 
ksnav_rx_disable(struct pktdma_cfg * pktdma)148*4882a593Smuzhiyun static int ksnav_rx_disable(struct pktdma_cfg *pktdma)
149*4882a593Smuzhiyun {
150*4882a593Smuzhiyun 	u32 j, v, k;
151*4882a593Smuzhiyun 
152*4882a593Smuzhiyun 	for (j = 0; j < pktdma->rx_ch_num; j++) {
153*4882a593Smuzhiyun 		v = readl(&pktdma->rx_ch[j].cfg_a);
154*4882a593Smuzhiyun 		if (!(v & CPDMA_CHAN_A_ENABLE))
155*4882a593Smuzhiyun 			continue;
156*4882a593Smuzhiyun 
157*4882a593Smuzhiyun 		writel(v | CPDMA_CHAN_A_TDOWN, &pktdma->rx_ch[j].cfg_a);
158*4882a593Smuzhiyun 		for (k = 0; k < TDOWN_TIMEOUT_COUNT; k++) {
159*4882a593Smuzhiyun 			udelay(100);
160*4882a593Smuzhiyun 			v = readl(&pktdma->rx_ch[j].cfg_a);
161*4882a593Smuzhiyun 			if (!(v & CPDMA_CHAN_A_ENABLE))
162*4882a593Smuzhiyun 				continue;
163*4882a593Smuzhiyun 		}
164*4882a593Smuzhiyun 		/* TODO: teardown error on if TDOWN_TIMEOUT_COUNT is reached */
165*4882a593Smuzhiyun 	}
166*4882a593Smuzhiyun 
167*4882a593Smuzhiyun 	/* Clear all of the flow registers */
168*4882a593Smuzhiyun 	for (j = 0; j < pktdma->rx_flow_num; j++) {
169*4882a593Smuzhiyun 		writel(0, &pktdma->rx_flows[j].control);
170*4882a593Smuzhiyun 		writel(0, &pktdma->rx_flows[j].tags);
171*4882a593Smuzhiyun 		writel(0, &pktdma->rx_flows[j].tag_sel);
172*4882a593Smuzhiyun 		writel(0, &pktdma->rx_flows[j].fdq_sel[0]);
173*4882a593Smuzhiyun 		writel(0, &pktdma->rx_flows[j].fdq_sel[1]);
174*4882a593Smuzhiyun 		writel(0, &pktdma->rx_flows[j].thresh[0]);
175*4882a593Smuzhiyun 		writel(0, &pktdma->rx_flows[j].thresh[1]);
176*4882a593Smuzhiyun 		writel(0, &pktdma->rx_flows[j].thresh[2]);
177*4882a593Smuzhiyun 	}
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 	return QM_OK;
180*4882a593Smuzhiyun }
181*4882a593Smuzhiyun 
ksnav_tx_disable(struct pktdma_cfg * pktdma)182*4882a593Smuzhiyun static int ksnav_tx_disable(struct pktdma_cfg *pktdma)
183*4882a593Smuzhiyun {
184*4882a593Smuzhiyun 	u32 j, v, k;
185*4882a593Smuzhiyun 
186*4882a593Smuzhiyun 	for (j = 0; j < pktdma->tx_ch_num; j++) {
187*4882a593Smuzhiyun 		v = readl(&pktdma->tx_ch[j].cfg_a);
188*4882a593Smuzhiyun 		if (!(v & CPDMA_CHAN_A_ENABLE))
189*4882a593Smuzhiyun 			continue;
190*4882a593Smuzhiyun 
191*4882a593Smuzhiyun 		writel(v | CPDMA_CHAN_A_TDOWN, &pktdma->tx_ch[j].cfg_a);
192*4882a593Smuzhiyun 		for (k = 0; k < TDOWN_TIMEOUT_COUNT; k++) {
193*4882a593Smuzhiyun 			udelay(100);
194*4882a593Smuzhiyun 			v = readl(&pktdma->tx_ch[j].cfg_a);
195*4882a593Smuzhiyun 			if (!(v & CPDMA_CHAN_A_ENABLE))
196*4882a593Smuzhiyun 				continue;
197*4882a593Smuzhiyun 		}
198*4882a593Smuzhiyun 		/* TODO: teardown error on if TDOWN_TIMEOUT_COUNT is reached */
199*4882a593Smuzhiyun 	}
200*4882a593Smuzhiyun 
201*4882a593Smuzhiyun 	return QM_OK;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun 
ksnav_init(struct pktdma_cfg * pktdma,struct rx_buff_desc * rx_buffers)204*4882a593Smuzhiyun int ksnav_init(struct pktdma_cfg *pktdma, struct rx_buff_desc *rx_buffers)
205*4882a593Smuzhiyun {
206*4882a593Smuzhiyun 	u32 j, v;
207*4882a593Smuzhiyun 	struct qm_host_desc *hd;
208*4882a593Smuzhiyun 	u8 *rx_ptr;
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 	if (pktdma == NULL || rx_buffers == NULL ||
211*4882a593Smuzhiyun 	    rx_buffers->buff_ptr == NULL || qm_cfg == NULL)
212*4882a593Smuzhiyun 		return QM_ERR;
213*4882a593Smuzhiyun 
214*4882a593Smuzhiyun 	pktdma->rx_flow = rx_buffers->rx_flow;
215*4882a593Smuzhiyun 
216*4882a593Smuzhiyun 	/* init rx queue */
217*4882a593Smuzhiyun 	rx_ptr = rx_buffers->buff_ptr;
218*4882a593Smuzhiyun 
219*4882a593Smuzhiyun 	for (j = 0; j < rx_buffers->num_buffs; j++) {
220*4882a593Smuzhiyun 		hd = qm_pop(qm_cfg->qpool_num);
221*4882a593Smuzhiyun 		if (hd == NULL)
222*4882a593Smuzhiyun 			return QM_ERR;
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 		qm_buff_push(hd, pktdma->rx_free_q,
225*4882a593Smuzhiyun 			     rx_ptr, rx_buffers->buff_len);
226*4882a593Smuzhiyun 
227*4882a593Smuzhiyun 		rx_ptr += rx_buffers->buff_len;
228*4882a593Smuzhiyun 	}
229*4882a593Smuzhiyun 
230*4882a593Smuzhiyun 	ksnav_rx_disable(pktdma);
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	/* configure rx channels */
233*4882a593Smuzhiyun 	v = CPDMA_REG_VAL_MAKE_RX_FLOW_A(1, 1, 0, 0, 0, 0, 0, pktdma->rx_rcv_q);
234*4882a593Smuzhiyun 	writel(v, &pktdma->rx_flows[pktdma->rx_flow].control);
235*4882a593Smuzhiyun 	writel(0, &pktdma->rx_flows[pktdma->rx_flow].tags);
236*4882a593Smuzhiyun 	writel(0, &pktdma->rx_flows[pktdma->rx_flow].tag_sel);
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 	v = CPDMA_REG_VAL_MAKE_RX_FLOW_D(0, pktdma->rx_free_q, 0,
239*4882a593Smuzhiyun 					 pktdma->rx_free_q);
240*4882a593Smuzhiyun 
241*4882a593Smuzhiyun 	writel(v, &pktdma->rx_flows[pktdma->rx_flow].fdq_sel[0]);
242*4882a593Smuzhiyun 	writel(v, &pktdma->rx_flows[pktdma->rx_flow].fdq_sel[1]);
243*4882a593Smuzhiyun 	writel(0, &pktdma->rx_flows[pktdma->rx_flow].thresh[0]);
244*4882a593Smuzhiyun 	writel(0, &pktdma->rx_flows[pktdma->rx_flow].thresh[1]);
245*4882a593Smuzhiyun 	writel(0, &pktdma->rx_flows[pktdma->rx_flow].thresh[2]);
246*4882a593Smuzhiyun 
247*4882a593Smuzhiyun 	for (j = 0; j < pktdma->rx_ch_num; j++)
248*4882a593Smuzhiyun 		writel(CPDMA_CHAN_A_ENABLE, &pktdma->rx_ch[j].cfg_a);
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 	/* configure tx channels */
251*4882a593Smuzhiyun 	/* Disable loopback in the tx direction */
252*4882a593Smuzhiyun 	writel(0, &pktdma->global->emulation_control);
253*4882a593Smuzhiyun 
254*4882a593Smuzhiyun 	/* Set QM base address, only for K2x devices */
255*4882a593Smuzhiyun 	writel(CONFIG_KSNAV_QM_BASE_ADDRESS, &pktdma->global->qm_base_addr[0]);
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 	/* Enable all channels. The current state isn't important */
258*4882a593Smuzhiyun 	for (j = 0; j < pktdma->tx_ch_num; j++)  {
259*4882a593Smuzhiyun 		writel(0, &pktdma->tx_ch[j].cfg_b);
260*4882a593Smuzhiyun 		writel(CPDMA_CHAN_A_ENABLE, &pktdma->tx_ch[j].cfg_a);
261*4882a593Smuzhiyun 	}
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 	return QM_OK;
264*4882a593Smuzhiyun }
265*4882a593Smuzhiyun 
ksnav_close(struct pktdma_cfg * pktdma)266*4882a593Smuzhiyun int ksnav_close(struct pktdma_cfg *pktdma)
267*4882a593Smuzhiyun {
268*4882a593Smuzhiyun 	if (!pktdma)
269*4882a593Smuzhiyun 		return QM_ERR;
270*4882a593Smuzhiyun 
271*4882a593Smuzhiyun 	ksnav_tx_disable(pktdma);
272*4882a593Smuzhiyun 	ksnav_rx_disable(pktdma);
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 	queue_close(pktdma->rx_free_q);
275*4882a593Smuzhiyun 	queue_close(pktdma->rx_rcv_q);
276*4882a593Smuzhiyun 	queue_close(pktdma->tx_snd_q);
277*4882a593Smuzhiyun 
278*4882a593Smuzhiyun 	return QM_OK;
279*4882a593Smuzhiyun }
280*4882a593Smuzhiyun 
ksnav_send(struct pktdma_cfg * pktdma,u32 * pkt,int num_bytes,u32 swinfo2)281*4882a593Smuzhiyun int ksnav_send(struct pktdma_cfg *pktdma, u32 *pkt, int num_bytes, u32 swinfo2)
282*4882a593Smuzhiyun {
283*4882a593Smuzhiyun 	struct qm_host_desc *hd;
284*4882a593Smuzhiyun 
285*4882a593Smuzhiyun 	hd = qm_pop(qm_cfg->qpool_num);
286*4882a593Smuzhiyun 	if (hd == NULL)
287*4882a593Smuzhiyun 		return QM_ERR;
288*4882a593Smuzhiyun 
289*4882a593Smuzhiyun 	hd->desc_info	= num_bytes;
290*4882a593Smuzhiyun 	hd->swinfo[2]	= swinfo2;
291*4882a593Smuzhiyun 	hd->packet_info = qm_cfg->qpool_num;
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 	qm_buff_push(hd, pktdma->tx_snd_q, pkt, num_bytes);
294*4882a593Smuzhiyun 
295*4882a593Smuzhiyun 	return QM_OK;
296*4882a593Smuzhiyun }
297*4882a593Smuzhiyun 
ksnav_recv(struct pktdma_cfg * pktdma,u32 ** pkt,int * num_bytes)298*4882a593Smuzhiyun void *ksnav_recv(struct pktdma_cfg *pktdma, u32 **pkt, int *num_bytes)
299*4882a593Smuzhiyun {
300*4882a593Smuzhiyun 	struct qm_host_desc *hd;
301*4882a593Smuzhiyun 
302*4882a593Smuzhiyun 	hd = qm_pop(pktdma->rx_rcv_q);
303*4882a593Smuzhiyun 	if (!hd)
304*4882a593Smuzhiyun 		return NULL;
305*4882a593Smuzhiyun 
306*4882a593Smuzhiyun 	*pkt = (u32 *)hd->buff_ptr;
307*4882a593Smuzhiyun 	*num_bytes = hd->desc_info & 0x3fffff;
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 	return hd;
310*4882a593Smuzhiyun }
311*4882a593Smuzhiyun 
ksnav_release_rxhd(struct pktdma_cfg * pktdma,void * hd)312*4882a593Smuzhiyun void ksnav_release_rxhd(struct pktdma_cfg *pktdma, void *hd)
313*4882a593Smuzhiyun {
314*4882a593Smuzhiyun 	struct qm_host_desc *_hd = (struct qm_host_desc *)hd;
315*4882a593Smuzhiyun 
316*4882a593Smuzhiyun 	_hd->buff_len = _hd->orig_buff_len;
317*4882a593Smuzhiyun 	_hd->buff_ptr = _hd->orig_buff_ptr;
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	qm_push(_hd, pktdma->rx_free_q);
320*4882a593Smuzhiyun }
321