1*4882a593Smuzhiyun /* 2*4882a593Smuzhiyun * Copyright (C) Marvell International Ltd. and its affiliates 3*4882a593Smuzhiyun * 4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0 5*4882a593Smuzhiyun */ 6*4882a593Smuzhiyun 7*4882a593Smuzhiyun #ifndef __DDR3_TRAINING_H 8*4882a593Smuzhiyun #define __DDR3_TRAINING_H 9*4882a593Smuzhiyun 10*4882a593Smuzhiyun #include "ddr3_init.h" 11*4882a593Smuzhiyun 12*4882a593Smuzhiyun #ifdef MV88F78X60 13*4882a593Smuzhiyun #include "ddr3_axp.h" 14*4882a593Smuzhiyun #elif defined(MV88F67XX) 15*4882a593Smuzhiyun #include "ddr3_a370.h" 16*4882a593Smuzhiyun #elif defined(MV88F672X) 17*4882a593Smuzhiyun #include "ddr3_a375.h" 18*4882a593Smuzhiyun #endif 19*4882a593Smuzhiyun 20*4882a593Smuzhiyun /* The following is a list of Marvell status */ 21*4882a593Smuzhiyun #define MV_ERROR (-1) 22*4882a593Smuzhiyun #define MV_OK (0x00) /* Operation succeeded */ 23*4882a593Smuzhiyun #define MV_FAIL (0x01) /* Operation failed */ 24*4882a593Smuzhiyun #define MV_BAD_VALUE (0x02) /* Illegal value (general) */ 25*4882a593Smuzhiyun #define MV_OUT_OF_RANGE (0x03) /* The value is out of range */ 26*4882a593Smuzhiyun #define MV_BAD_PARAM (0x04) /* Illegal parameter in function called */ 27*4882a593Smuzhiyun #define MV_BAD_PTR (0x05) /* Illegal pointer value */ 28*4882a593Smuzhiyun #define MV_BAD_SIZE (0x06) /* Illegal size */ 29*4882a593Smuzhiyun #define MV_BAD_STATE (0x07) /* Illegal state of state machine */ 30*4882a593Smuzhiyun #define MV_SET_ERROR (0x08) /* Set operation failed */ 31*4882a593Smuzhiyun #define MV_GET_ERROR (0x09) /* Get operation failed */ 32*4882a593Smuzhiyun #define MV_CREATE_ERROR (0x0A) /* Fail while creating an item */ 33*4882a593Smuzhiyun #define MV_NOT_FOUND (0x0B) /* Item not found */ 34*4882a593Smuzhiyun #define MV_NO_MORE (0x0C) /* No more items found */ 35*4882a593Smuzhiyun #define MV_NO_SUCH (0x0D) /* No such item */ 36*4882a593Smuzhiyun #define MV_TIMEOUT (0x0E) /* Time Out */ 37*4882a593Smuzhiyun #define MV_NO_CHANGE (0x0F) /* Parameter(s) is already in this value */ 38*4882a593Smuzhiyun #define MV_NOT_SUPPORTED (0x10) /* This request is not support */ 39*4882a593Smuzhiyun #define MV_NOT_IMPLEMENTED (0x11) /* Request supported but not implemented*/ 40*4882a593Smuzhiyun #define MV_NOT_INITIALIZED (0x12) /* The item is not initialized */ 41*4882a593Smuzhiyun #define MV_NO_RESOURCE (0x13) /* Resource not available (memory ...) */ 42*4882a593Smuzhiyun #define MV_FULL (0x14) /* Item is full (Queue or table etc...) */ 43*4882a593Smuzhiyun #define MV_EMPTY (0x15) /* Item is empty (Queue or table etc...) */ 44*4882a593Smuzhiyun #define MV_INIT_ERROR (0x16) /* Error occurred while INIT process */ 45*4882a593Smuzhiyun #define MV_HW_ERROR (0x17) /* Hardware error */ 46*4882a593Smuzhiyun #define MV_TX_ERROR (0x18) /* Transmit operation not succeeded */ 47*4882a593Smuzhiyun #define MV_RX_ERROR (0x19) /* Recieve operation not succeeded */ 48*4882a593Smuzhiyun #define MV_NOT_READY (0x1A) /* The other side is not ready yet */ 49*4882a593Smuzhiyun #define MV_ALREADY_EXIST (0x1B) /* Tried to create existing item */ 50*4882a593Smuzhiyun #define MV_OUT_OF_CPU_MEM (0x1C) /* Cpu memory allocation failed. */ 51*4882a593Smuzhiyun #define MV_NOT_STARTED (0x1D) /* Not started yet */ 52*4882a593Smuzhiyun #define MV_BUSY (0x1E) /* Item is busy. */ 53*4882a593Smuzhiyun #define MV_TERMINATE (0x1F) /* Item terminates it's work. */ 54*4882a593Smuzhiyun #define MV_NOT_ALIGNED (0x20) /* Wrong alignment */ 55*4882a593Smuzhiyun #define MV_NOT_ALLOWED (0x21) /* Operation NOT allowed */ 56*4882a593Smuzhiyun #define MV_WRITE_PROTECT (0x22) /* Write protected */ 57*4882a593Smuzhiyun 58*4882a593Smuzhiyun #define MV_INVALID (int)(-1) 59*4882a593Smuzhiyun 60*4882a593Smuzhiyun /* 61*4882a593Smuzhiyun * Debug (Enable/Disable modules) and Error report 62*4882a593Smuzhiyun */ 63*4882a593Smuzhiyun 64*4882a593Smuzhiyun #ifdef BASIC_DEBUG 65*4882a593Smuzhiyun #define MV_DEBUG_WL 66*4882a593Smuzhiyun #define MV_DEBUG_RL 67*4882a593Smuzhiyun #define MV_DEBUG_DQS_RESULTS 68*4882a593Smuzhiyun #endif 69*4882a593Smuzhiyun 70*4882a593Smuzhiyun #ifdef FULL_DEBUG 71*4882a593Smuzhiyun #define MV_DEBUG_WL 72*4882a593Smuzhiyun #define MV_DEBUG_RL 73*4882a593Smuzhiyun #define MV_DEBUG_DQS 74*4882a593Smuzhiyun 75*4882a593Smuzhiyun #define MV_DEBUG_PBS 76*4882a593Smuzhiyun #define MV_DEBUG_DFS 77*4882a593Smuzhiyun #define MV_DEBUG_MAIN_FULL 78*4882a593Smuzhiyun #define MV_DEBUG_DFS_FULL 79*4882a593Smuzhiyun #define MV_DEBUG_DQS_FULL 80*4882a593Smuzhiyun #define MV_DEBUG_RL_FULL 81*4882a593Smuzhiyun #define MV_DEBUG_WL_FULL 82*4882a593Smuzhiyun #endif 83*4882a593Smuzhiyun 84*4882a593Smuzhiyun /* 85*4882a593Smuzhiyun * General Consts 86*4882a593Smuzhiyun */ 87*4882a593Smuzhiyun 88*4882a593Smuzhiyun #define SDRAM_READ_WRITE_LEN_IN_WORDS 16 89*4882a593Smuzhiyun #define SDRAM_READ_WRITE_LEN_IN_DOUBLE_WORDS 8 90*4882a593Smuzhiyun #define CACHE_LINE_SIZE 0x20 91*4882a593Smuzhiyun 92*4882a593Smuzhiyun #define SDRAM_CS_BASE 0x0 93*4882a593Smuzhiyun 94*4882a593Smuzhiyun #define SRAM_BASE 0x40000000 95*4882a593Smuzhiyun #define SRAM_SIZE 0xFFF 96*4882a593Smuzhiyun 97*4882a593Smuzhiyun #define LEN_64BIT_STD_PATTERN 16 98*4882a593Smuzhiyun #define LEN_64BIT_KILLER_PATTERN 128 99*4882a593Smuzhiyun #define LEN_64BIT_SPECIAL_PATTERN 128 100*4882a593Smuzhiyun #define LEN_64BIT_PBS_PATTERN 16 101*4882a593Smuzhiyun #define LEN_WL_SUP_PATTERN 32 102*4882a593Smuzhiyun 103*4882a593Smuzhiyun #define LEN_16BIT_STD_PATTERN 4 104*4882a593Smuzhiyun #define LEN_16BIT_KILLER_PATTERN 128 105*4882a593Smuzhiyun #define LEN_16BIT_SPECIAL_PATTERN 128 106*4882a593Smuzhiyun #define LEN_16BIT_PBS_PATTERN 4 107*4882a593Smuzhiyun 108*4882a593Smuzhiyun #define CMP_BYTE_SHIFT 8 109*4882a593Smuzhiyun #define CMP_BYTE_MASK 0xFF 110*4882a593Smuzhiyun #define PUP_SIZE 8 111*4882a593Smuzhiyun 112*4882a593Smuzhiyun #define S 0 113*4882a593Smuzhiyun #define C 1 114*4882a593Smuzhiyun #define P 2 115*4882a593Smuzhiyun #define D 3 116*4882a593Smuzhiyun #define DQS 6 117*4882a593Smuzhiyun #define PS 2 118*4882a593Smuzhiyun #define DS 3 119*4882a593Smuzhiyun #define PE 4 120*4882a593Smuzhiyun #define DE 5 121*4882a593Smuzhiyun 122*4882a593Smuzhiyun #define CS0 0 123*4882a593Smuzhiyun #define MAX_DIMM_NUM 2 124*4882a593Smuzhiyun #define MAX_DELAY 0x1F 125*4882a593Smuzhiyun 126*4882a593Smuzhiyun /* 127*4882a593Smuzhiyun * Invertion limit and phase1 limit are WA for the RL @ 1:1 design bug - 128*4882a593Smuzhiyun * Armada 370 & AXP Z1 129*4882a593Smuzhiyun */ 130*4882a593Smuzhiyun #define MAX_DELAY_INV_LIMIT 0x5 131*4882a593Smuzhiyun #define MIN_DELAY_PHASE_1_LIMIT 0x10 132*4882a593Smuzhiyun 133*4882a593Smuzhiyun #define MAX_DELAY_INV (0x3F - MAX_DELAY_INV_LIMIT) 134*4882a593Smuzhiyun #define MIN_DELAY 0 135*4882a593Smuzhiyun #define MAX_PUP_NUM 9 136*4882a593Smuzhiyun #define ECC_PUP 8 137*4882a593Smuzhiyun #define DQ_NUM 8 138*4882a593Smuzhiyun #define DQS_DQ_NUM 8 139*4882a593Smuzhiyun #define INIT_WL_DELAY 13 140*4882a593Smuzhiyun #define INIT_RL_DELAY 15 141*4882a593Smuzhiyun #define TWLMRD_DELAY 20 142*4882a593Smuzhiyun #define TCLK_3_DELAY 3 143*4882a593Smuzhiyun #define ECC_BIT 8 144*4882a593Smuzhiyun #define DMA_SIZE 64 145*4882a593Smuzhiyun #define MV_DMA_0 0 146*4882a593Smuzhiyun #define MAX_TRAINING_RETRY 10 147*4882a593Smuzhiyun 148*4882a593Smuzhiyun #define PUP_RL_MODE 0x2 149*4882a593Smuzhiyun #define PUP_WL_MODE 0 150*4882a593Smuzhiyun #define PUP_PBS_TX 0x10 151*4882a593Smuzhiyun #define PUP_PBS_TX_DM 0x1A 152*4882a593Smuzhiyun #define PUP_PBS_RX 0x30 153*4882a593Smuzhiyun #define PUP_DQS_WR 0x1 154*4882a593Smuzhiyun #define PUP_DQS_RD 0x3 155*4882a593Smuzhiyun #define PUP_BC 10 156*4882a593Smuzhiyun #define PUP_DELAY_MASK 0x1F 157*4882a593Smuzhiyun #define PUP_PHASE_MASK 0x7 158*4882a593Smuzhiyun #define PUP_NUM_64BIT 8 159*4882a593Smuzhiyun #define PUP_NUM_32BIT 4 160*4882a593Smuzhiyun #define PUP_NUM_16BIT 2 161*4882a593Smuzhiyun 162*4882a593Smuzhiyun /* control PHY registers */ 163*4882a593Smuzhiyun #define CNTRL_PUP_DESKEW 0x10 164*4882a593Smuzhiyun 165*4882a593Smuzhiyun /* WL */ 166*4882a593Smuzhiyun #define COUNT_WL_HI_FREQ 2 167*4882a593Smuzhiyun #define COUNT_WL 2 168*4882a593Smuzhiyun #define COUNT_WL_RFRS 9 169*4882a593Smuzhiyun #define WL_HI_FREQ_SHIFT 2 170*4882a593Smuzhiyun #define WL_HI_FREQ_STATE 1 171*4882a593Smuzhiyun #define COUNT_HW_WL 2 172*4882a593Smuzhiyun 173*4882a593Smuzhiyun /* RL */ 174*4882a593Smuzhiyun /* 175*4882a593Smuzhiyun * RL_MODE - this define uses the RL mode SW RL instead of the functional 176*4882a593Smuzhiyun * window SW RL 177*4882a593Smuzhiyun */ 178*4882a593Smuzhiyun #define RL_MODE 179*4882a593Smuzhiyun #define RL_WINDOW_WA 180*4882a593Smuzhiyun #define MAX_PHASE_1TO1 2 181*4882a593Smuzhiyun #define MAX_PHASE_2TO1 4 182*4882a593Smuzhiyun 183*4882a593Smuzhiyun #define MAX_PHASE_RL_UL_1TO1 0 184*4882a593Smuzhiyun #define MAX_PHASE_RL_L_1TO1 4 185*4882a593Smuzhiyun #define MAX_PHASE_RL_UL_2TO1 3 186*4882a593Smuzhiyun #define MAX_PHASE_RL_L_2TO1 7 187*4882a593Smuzhiyun 188*4882a593Smuzhiyun #define RL_UNLOCK_STATE 0 189*4882a593Smuzhiyun #define RL_WINDOW_STATE 1 190*4882a593Smuzhiyun #define RL_FINAL_STATE 2 191*4882a593Smuzhiyun #define RL_RETRY_COUNT 2 192*4882a593Smuzhiyun #define COUNT_HW_RL 2 193*4882a593Smuzhiyun 194*4882a593Smuzhiyun /* PBS */ 195*4882a593Smuzhiyun #define MAX_PBS 31 196*4882a593Smuzhiyun #define MIN_PBS 0 197*4882a593Smuzhiyun #define COUNT_PBS_PATTERN 2 198*4882a593Smuzhiyun #define COUNT_PBS_STARTOVER 2 199*4882a593Smuzhiyun #define COUNT_PBS_REPEAT 3 200*4882a593Smuzhiyun #define COUNT_PBS_COMP_RETRY_NUM 2 201*4882a593Smuzhiyun #define PBS_DIFF_LIMIT 31 202*4882a593Smuzhiyun #define PATTERN_PBS_TX_A 0x55555555 203*4882a593Smuzhiyun #define PATTERN_PBS_TX_B 0xAAAAAAAA 204*4882a593Smuzhiyun 205*4882a593Smuzhiyun /* DQS */ 206*4882a593Smuzhiyun #define ADLL_ERROR 0x55 207*4882a593Smuzhiyun #define ADLL_MAX 31 208*4882a593Smuzhiyun #define ADLL_MIN 0 209*4882a593Smuzhiyun #define MIN_WIN_SIZE 4 210*4882a593Smuzhiyun #define VALID_WIN_THRS MIN_WIN_SIZE 211*4882a593Smuzhiyun 212*4882a593Smuzhiyun #define MODE_2TO1 1 213*4882a593Smuzhiyun #define MODE_1TO1 0 214*4882a593Smuzhiyun 215*4882a593Smuzhiyun /* 216*4882a593Smuzhiyun * Macros 217*4882a593Smuzhiyun */ 218*4882a593Smuzhiyun #define IS_PUP_ACTIVE(_data_, _pup_) (((_data_) >> (_pup_)) & 0x1) 219*4882a593Smuzhiyun 220*4882a593Smuzhiyun /* 221*4882a593Smuzhiyun * Internal ERROR codes 222*4882a593Smuzhiyun */ 223*4882a593Smuzhiyun #define MV_DDR3_TRAINING_ERR_WR_LVL_HW 0xDD302001 224*4882a593Smuzhiyun #define MV_DDR3_TRAINING_ERR_LOAD_PATTERNS 0xDD302002 225*4882a593Smuzhiyun #define MV_DDR3_TRAINING_ERR_WR_LVL_HI_FREQ 0xDD302003 226*4882a593Smuzhiyun #define MV_DDR3_TRAINING_ERR_DFS_H2L 0xDD302004 227*4882a593Smuzhiyun #define MV_DDR3_TRAINING_ERR_DRAM_COMPARE 0xDD302005 228*4882a593Smuzhiyun #define MV_DDR3_TRAINING_ERR_WIN_LIMITS 0xDD302006 229*4882a593Smuzhiyun #define MV_DDR3_TRAINING_ERR_PUP_RANGE 0xDD302025 230*4882a593Smuzhiyun #define MV_DDR3_TRAINING_ERR_DQS_LOW_LIMIT_SEARCH 0xDD302007 231*4882a593Smuzhiyun #define MV_DDR3_TRAINING_ERR_DQS_HIGH_LIMIT_SEARCH 0xDD302008 232*4882a593Smuzhiyun #define MV_DDR3_TRAINING_ERR_DQS_PATTERN 0xDD302009 233*4882a593Smuzhiyun #define MV_DDR3_TRAINING_ERR_PBS_ADLL_SHR_1PHASE 0xDD302010 234*4882a593Smuzhiyun #define MV_DDR3_TRAINING_ERR_PBS_TX_MAX_VAL 0xDD302011 235*4882a593Smuzhiyun #define MV_DDR3_TRAINING_ERR_PBS_RX_PER_BIT 0xDD302012 236*4882a593Smuzhiyun #define MV_DDR3_TRAINING_ERR_PBS_TX_PER_BIT 0xDD302013 237*4882a593Smuzhiyun #define MV_DDR3_TRAINING_ERR_PBS_RX_MAX_VAL 0xDD302014 238*4882a593Smuzhiyun #define MV_DDR3_TRAINING_ERR_PBS_SHIFT_QDS_SRAM_CMP 0xDD302015 239*4882a593Smuzhiyun #define MV_DDR3_TRAINING_ERR_PBS_SHIFT_QDS_MAX_VAL 0xDD302016 240*4882a593Smuzhiyun #define MV_DDR3_TRAINING_ERR_RD_LVL_RL_PATTERN 0xDD302017 241*4882a593Smuzhiyun #define MV_DDR3_TRAINING_ERR_RD_LVL_RL_PUP_UNLOCK 0xDD302018 242*4882a593Smuzhiyun #define MV_DDR3_TRAINING_ERR_RD_LVL_PUP_UNLOCK 0xDD302019 243*4882a593Smuzhiyun #define MV_DDR3_TRAINING_ERR_WR_LVL_SW 0xDD302020 244*4882a593Smuzhiyun #define MV_DDR3_TRAINING_ERR_PRBS_RX 0xDD302021 245*4882a593Smuzhiyun #define MV_DDR3_TRAINING_ERR_DQS_RX 0xDD302022 246*4882a593Smuzhiyun #define MV_DDR3_TRAINING_ERR_PRBS_TX 0xDD302023 247*4882a593Smuzhiyun #define MV_DDR3_TRAINING_ERR_DQS_TX 0xDD302024 248*4882a593Smuzhiyun 249*4882a593Smuzhiyun /* 250*4882a593Smuzhiyun * DRAM information structure 251*4882a593Smuzhiyun */ 252*4882a593Smuzhiyun typedef struct dram_info { 253*4882a593Smuzhiyun u32 num_cs; 254*4882a593Smuzhiyun u32 cs_ena; 255*4882a593Smuzhiyun u32 num_of_std_pups; /* Q value = ddrWidth/8 - Without ECC!! */ 256*4882a593Smuzhiyun u32 num_of_total_pups; /* numOfStdPups + eccEna */ 257*4882a593Smuzhiyun u32 target_frequency; /* DDR Frequency */ 258*4882a593Smuzhiyun u32 ddr_width; /* 32/64 Bit or 16/32 Bit */ 259*4882a593Smuzhiyun u32 ecc_ena; /* 0/1 */ 260*4882a593Smuzhiyun u32 wl_val[MAX_CS][MAX_PUP_NUM][7]; 261*4882a593Smuzhiyun u32 rl_val[MAX_CS][MAX_PUP_NUM][7]; 262*4882a593Smuzhiyun u32 rl_max_phase; 263*4882a593Smuzhiyun u32 rl_min_phase; 264*4882a593Smuzhiyun u32 wl_max_phase; 265*4882a593Smuzhiyun u32 wl_min_phase; 266*4882a593Smuzhiyun u32 rd_smpl_dly; 267*4882a593Smuzhiyun u32 rd_rdy_dly; 268*4882a593Smuzhiyun u32 cl; 269*4882a593Smuzhiyun u32 cwl; 270*4882a593Smuzhiyun u32 mode_2t; 271*4882a593Smuzhiyun int rl400_bug; 272*4882a593Smuzhiyun int multi_cs_mr_support; 273*4882a593Smuzhiyun int reg_dimm; 274*4882a593Smuzhiyun } MV_DRAM_INFO; 275*4882a593Smuzhiyun 276*4882a593Smuzhiyun enum training_modes { 277*4882a593Smuzhiyun DQS_WR_MODE, 278*4882a593Smuzhiyun WL_MODE_, 279*4882a593Smuzhiyun RL_MODE_, 280*4882a593Smuzhiyun DQS_RD_MODE, 281*4882a593Smuzhiyun PBS_TX_DM_MODE, 282*4882a593Smuzhiyun PBS_TX_MODE, 283*4882a593Smuzhiyun PBS_RX_MODE, 284*4882a593Smuzhiyun MAX_TRAINING_MODE, 285*4882a593Smuzhiyun }; 286*4882a593Smuzhiyun 287*4882a593Smuzhiyun typedef struct dram_training_init { 288*4882a593Smuzhiyun u32 reg_addr; 289*4882a593Smuzhiyun u32 reg_value; 290*4882a593Smuzhiyun } MV_DRAM_TRAINING_INIT; 291*4882a593Smuzhiyun 292*4882a593Smuzhiyun typedef struct dram_mv_init { 293*4882a593Smuzhiyun u32 reg_addr; 294*4882a593Smuzhiyun u32 reg_value; 295*4882a593Smuzhiyun } MV_DRAM_MC_INIT; 296*4882a593Smuzhiyun 297*4882a593Smuzhiyun /* Board/Soc revisions define */ 298*4882a593Smuzhiyun enum board_rev { 299*4882a593Smuzhiyun Z1, 300*4882a593Smuzhiyun Z1_PCAC, 301*4882a593Smuzhiyun Z1_RD_SLED, 302*4882a593Smuzhiyun A0, 303*4882a593Smuzhiyun A0_AMC 304*4882a593Smuzhiyun }; 305*4882a593Smuzhiyun 306*4882a593Smuzhiyun typedef struct dram_modes { 307*4882a593Smuzhiyun char *mode_name; 308*4882a593Smuzhiyun u8 cpu_freq; 309*4882a593Smuzhiyun u8 fab_freq; 310*4882a593Smuzhiyun u8 chip_id; 311*4882a593Smuzhiyun int chip_board_rev; 312*4882a593Smuzhiyun MV_DRAM_MC_INIT *regs; 313*4882a593Smuzhiyun MV_DRAM_TRAINING_INIT *vals; 314*4882a593Smuzhiyun } MV_DRAM_MODES; 315*4882a593Smuzhiyun 316*4882a593Smuzhiyun /* 317*4882a593Smuzhiyun * Function Declarations 318*4882a593Smuzhiyun */ 319*4882a593Smuzhiyun 320*4882a593Smuzhiyun u32 cache_inv(u32 addr); 321*4882a593Smuzhiyun void flush_l1_v7(u32 line); 322*4882a593Smuzhiyun void flush_l1_v6(u32 line); 323*4882a593Smuzhiyun 324*4882a593Smuzhiyun u32 ddr3_cl_to_valid_cl(u32 cl); 325*4882a593Smuzhiyun u32 ddr3_valid_cl_to_cl(u32 ui_valid_cl); 326*4882a593Smuzhiyun 327*4882a593Smuzhiyun void ddr3_write_pup_reg(u32 mode, u32 cs, u32 pup, u32 phase, u32 delay); 328*4882a593Smuzhiyun u32 ddr3_read_pup_reg(u32 mode, u32 cs, u32 pup); 329*4882a593Smuzhiyun 330*4882a593Smuzhiyun int ddr3_sdram_pbs_compare(MV_DRAM_INFO *dram_info, u32 pup_locked, int is_tx, 331*4882a593Smuzhiyun u32 pbs_pattern_idx, u32 pbs_curr_val, 332*4882a593Smuzhiyun u32 pbs_lock_val, u32 *skew_array, 333*4882a593Smuzhiyun u8 *unlock_pup_dq_array, u32 ecc); 334*4882a593Smuzhiyun 335*4882a593Smuzhiyun int ddr3_sdram_dqs_compare(MV_DRAM_INFO *dram_info, u32 unlock_pup, 336*4882a593Smuzhiyun u32 *new_locked_pup, u32 *pattern, 337*4882a593Smuzhiyun u32 pattern_len, u32 sdram_offset, int write, 338*4882a593Smuzhiyun int mask, u32 *mask_pattern, int b_special_compare); 339*4882a593Smuzhiyun 340*4882a593Smuzhiyun int ddr3_sdram_compare(MV_DRAM_INFO *dram_info, u32 unlock_pup, 341*4882a593Smuzhiyun u32 *new_locked_pup, u32 *pattern, u32 pattern_len, 342*4882a593Smuzhiyun u32 sdram_offset, int write, int mask, 343*4882a593Smuzhiyun u32 *mask_pattern, int b_special_compare); 344*4882a593Smuzhiyun 345*4882a593Smuzhiyun int ddr3_sdram_direct_compare(MV_DRAM_INFO *dram_info, u32 unlock_pup, 346*4882a593Smuzhiyun u32 *new_locked_pup, u32 *pattern, 347*4882a593Smuzhiyun u32 pattern_len, u32 sdram_offset, int write, 348*4882a593Smuzhiyun int mask, u32 *mask_pattern); 349*4882a593Smuzhiyun 350*4882a593Smuzhiyun int ddr3_sdram_dm_compare(MV_DRAM_INFO *dram_info, u32 unlock_pup, 351*4882a593Smuzhiyun u32 *new_locked_pup, u32 *pattern, 352*4882a593Smuzhiyun u32 sdram_offset); 353*4882a593Smuzhiyun int ddr3_dram_sram_read(u32 src, u32 dst, u32 len); 354*4882a593Smuzhiyun int ddr3_load_patterns(MV_DRAM_INFO *dram_info, int resume); 355*4882a593Smuzhiyun 356*4882a593Smuzhiyun int ddr3_read_leveling_hw(u32 freq, MV_DRAM_INFO *dram_info); 357*4882a593Smuzhiyun int ddr3_read_leveling_sw(u32 freq, int ratio_2to1, MV_DRAM_INFO *dram_info); 358*4882a593Smuzhiyun 359*4882a593Smuzhiyun int ddr3_write_leveling_hw(u32 freq, MV_DRAM_INFO *dram_info); 360*4882a593Smuzhiyun int ddr3_write_leveling_sw(u32 freq, int ratio_2to1, MV_DRAM_INFO *dram_info); 361*4882a593Smuzhiyun int ddr3_write_leveling_hw_reg_dimm(u32 freq, MV_DRAM_INFO *dram_info); 362*4882a593Smuzhiyun int ddr3_wl_supplement(MV_DRAM_INFO *dram_info); 363*4882a593Smuzhiyun 364*4882a593Smuzhiyun int ddr3_dfs_high_2_low(u32 freq, MV_DRAM_INFO *dram_info); 365*4882a593Smuzhiyun int ddr3_dfs_low_2_high(u32 freq, int ratio_2to1, MV_DRAM_INFO *dram_info); 366*4882a593Smuzhiyun 367*4882a593Smuzhiyun int ddr3_pbs_tx(MV_DRAM_INFO *dram_info); 368*4882a593Smuzhiyun int ddr3_pbs_rx(MV_DRAM_INFO *dram_info); 369*4882a593Smuzhiyun int ddr3_load_pbs_patterns(MV_DRAM_INFO *dram_info); 370*4882a593Smuzhiyun 371*4882a593Smuzhiyun int ddr3_dqs_centralization_rx(MV_DRAM_INFO *dram_info); 372*4882a593Smuzhiyun int ddr3_dqs_centralization_tx(MV_DRAM_INFO *dram_info); 373*4882a593Smuzhiyun int ddr3_load_dqs_patterns(MV_DRAM_INFO *dram_info); 374*4882a593Smuzhiyun 375*4882a593Smuzhiyun void ddr3_static_training_init(void); 376*4882a593Smuzhiyun 377*4882a593Smuzhiyun u8 ddr3_get_eprom_fabric(void); 378*4882a593Smuzhiyun void ddr3_set_performance_params(MV_DRAM_INFO *dram_info); 379*4882a593Smuzhiyun int ddr3_dram_sram_burst(u32 src, u32 dst, u32 len); 380*4882a593Smuzhiyun void ddr3_save_training(MV_DRAM_INFO *dram_info); 381*4882a593Smuzhiyun int ddr3_read_training_results(void); 382*4882a593Smuzhiyun int ddr3_training_suspend_resume(MV_DRAM_INFO *dram_info); 383*4882a593Smuzhiyun int ddr3_get_min_max_read_sample_delay(u32 cs_enable, u32 reg, u32 *min, 384*4882a593Smuzhiyun u32 *max, u32 *cs_max); 385*4882a593Smuzhiyun int ddr3_get_min_max_rl_phase(MV_DRAM_INFO *dram_info, u32 *min, u32 *max, 386*4882a593Smuzhiyun u32 cs); 387*4882a593Smuzhiyun int ddr3_odt_activate(int activate); 388*4882a593Smuzhiyun int ddr3_odt_read_dynamic_config(MV_DRAM_INFO *dram_info); 389*4882a593Smuzhiyun void ddr3_print_freq(u32 freq); 390*4882a593Smuzhiyun void ddr3_reset_phy_read_fifo(void); 391*4882a593Smuzhiyun 392*4882a593Smuzhiyun #endif /* __DDR3_TRAINING_H */ 393