xref: /OK3568_Linux_fs/u-boot/drivers/ddr/marvell/axp/ddr3_dqs.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) Marvell International Ltd. and its affiliates
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <i2c.h>
9*4882a593Smuzhiyun #include <spl.h>
10*4882a593Smuzhiyun #include <asm/io.h>
11*4882a593Smuzhiyun #include <asm/arch/cpu.h>
12*4882a593Smuzhiyun #include <asm/arch/soc.h>
13*4882a593Smuzhiyun 
14*4882a593Smuzhiyun #include "ddr3_hw_training.h"
15*4882a593Smuzhiyun 
16*4882a593Smuzhiyun /*
17*4882a593Smuzhiyun  * Debug
18*4882a593Smuzhiyun  */
19*4882a593Smuzhiyun #define DEBUG_DQS_C(s, d, l) \
20*4882a593Smuzhiyun 	DEBUG_DQS_S(s); DEBUG_DQS_D(d, l); DEBUG_DQS_S("\n")
21*4882a593Smuzhiyun #define DEBUG_DQS_FULL_C(s, d, l) \
22*4882a593Smuzhiyun 	DEBUG_DQS_FULL_S(s); DEBUG_DQS_FULL_D(d, l); DEBUG_DQS_FULL_S("\n")
23*4882a593Smuzhiyun #define DEBUG_DQS_RESULTS_C(s, d, l) \
24*4882a593Smuzhiyun 	DEBUG_DQS_RESULTS_S(s); DEBUG_DQS_RESULTS_D(d, l); DEBUG_DQS_RESULTS_S("\n")
25*4882a593Smuzhiyun #define DEBUG_PER_DQ_C(s, d, l) \
26*4882a593Smuzhiyun 	puts(s); printf("%x", d); puts("\n")
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun #define DEBUG_DQS_RESULTS_S(s) \
29*4882a593Smuzhiyun 	debug_cond(ddr3_get_log_level() >= MV_LOG_LEVEL_2, "%s", s)
30*4882a593Smuzhiyun #define DEBUG_DQS_RESULTS_D(d, l) \
31*4882a593Smuzhiyun 	debug_cond(ddr3_get_log_level() >= MV_LOG_LEVEL_2, "%x", d)
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun #define DEBUG_PER_DQ_S(s) \
34*4882a593Smuzhiyun 	debug_cond(ddr3_get_log_level() >= MV_LOG_LEVEL_3, "%s", s)
35*4882a593Smuzhiyun #define DEBUG_PER_DQ_D(d, l) \
36*4882a593Smuzhiyun 	debug_cond(ddr3_get_log_level() >= MV_LOG_LEVEL_3, "%x", d)
37*4882a593Smuzhiyun #define DEBUG_PER_DQ_DD(d, l) \
38*4882a593Smuzhiyun 	debug_cond(ddr3_get_log_level() >= MV_LOG_LEVEL_3, "%d", d)
39*4882a593Smuzhiyun 
40*4882a593Smuzhiyun #ifdef MV_DEBUG_DQS
41*4882a593Smuzhiyun #define DEBUG_DQS_S(s)			puts(s)
42*4882a593Smuzhiyun #define DEBUG_DQS_D(d, l)		printf("%x", d)
43*4882a593Smuzhiyun #else
44*4882a593Smuzhiyun #define DEBUG_DQS_S(s)
45*4882a593Smuzhiyun #define DEBUG_DQS_D(d, l)
46*4882a593Smuzhiyun #endif
47*4882a593Smuzhiyun 
48*4882a593Smuzhiyun #ifdef MV_DEBUG_DQS_FULL
49*4882a593Smuzhiyun #define DEBUG_DQS_FULL_S(s)		puts(s)
50*4882a593Smuzhiyun #define DEBUG_DQS_FULL_D(d, l)		printf("%x", d)
51*4882a593Smuzhiyun #else
52*4882a593Smuzhiyun #define DEBUG_DQS_FULL_S(s)
53*4882a593Smuzhiyun #define DEBUG_DQS_FULL_D(d, l)
54*4882a593Smuzhiyun #endif
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun /* State machine for centralization - find low & high limit */
57*4882a593Smuzhiyun enum {
58*4882a593Smuzhiyun 	PUP_ADLL_LIMITS_STATE_FAIL,
59*4882a593Smuzhiyun 	PUP_ADLL_LIMITS_STATE_PASS,
60*4882a593Smuzhiyun 	PUP_ADLL_LIMITS_STATE_FAIL_AFTER_PASS,
61*4882a593Smuzhiyun };
62*4882a593Smuzhiyun 
63*4882a593Smuzhiyun /* Hold centralization low results */
64*4882a593Smuzhiyun static int centralization_low_limit[MAX_PUP_NUM] = { 0 };
65*4882a593Smuzhiyun /* Hold centralization high results */
66*4882a593Smuzhiyun static int centralization_high_limit[MAX_PUP_NUM] = { 0 };
67*4882a593Smuzhiyun 
68*4882a593Smuzhiyun int ddr3_find_adll_limits(MV_DRAM_INFO *dram_info, u32 cs, u32 ecc, int is_tx);
69*4882a593Smuzhiyun int ddr3_check_window_limits(u32 pup, int high_limit, int low_limit, int is_tx,
70*4882a593Smuzhiyun 			  int *size_valid);
71*4882a593Smuzhiyun static int ddr3_center_calc(MV_DRAM_INFO *dram_info, u32 cs, u32 ecc,
72*4882a593Smuzhiyun 			    int is_tx);
73*4882a593Smuzhiyun int ddr3_special_pattern_i_search(MV_DRAM_INFO *dram_info, u32 cs, u32 ecc,
74*4882a593Smuzhiyun 			      int is_tx, u32 special_pattern_pup);
75*4882a593Smuzhiyun int ddr3_special_pattern_ii_search(MV_DRAM_INFO *dram_info, u32 cs, u32 ecc,
76*4882a593Smuzhiyun 				   int is_tx, u32 special_pattern_pup);
77*4882a593Smuzhiyun int ddr3_set_dqs_centralization_results(MV_DRAM_INFO *dram_info, u32 cs, u32 ecc,
78*4882a593Smuzhiyun 				    int is_tx);
79*4882a593Smuzhiyun 
80*4882a593Smuzhiyun #ifdef MV88F78X60
81*4882a593Smuzhiyun extern u32 killer_pattern_32b[DQ_NUM][LEN_SPECIAL_PATTERN];
82*4882a593Smuzhiyun extern u32 killer_pattern_64b[DQ_NUM][LEN_SPECIAL_PATTERN];
83*4882a593Smuzhiyun extern int per_bit_data[MAX_PUP_NUM][DQ_NUM];
84*4882a593Smuzhiyun #else
85*4882a593Smuzhiyun extern u32 killer_pattern[DQ_NUM][LEN_16BIT_KILLER_PATTERN];
86*4882a593Smuzhiyun extern u32 killer_pattern_32b[DQ_NUM][LEN_SPECIAL_PATTERN];
87*4882a593Smuzhiyun #if defined(MV88F672X)
88*4882a593Smuzhiyun extern int per_bit_data[MAX_PUP_NUM][DQ_NUM];
89*4882a593Smuzhiyun #endif
90*4882a593Smuzhiyun #endif
91*4882a593Smuzhiyun extern u32 special_pattern[DQ_NUM][LEN_SPECIAL_PATTERN];
92*4882a593Smuzhiyun 
ddr3_dqs_choose_pattern(MV_DRAM_INFO * dram_info,u32 victim_dq)93*4882a593Smuzhiyun static u32 *ddr3_dqs_choose_pattern(MV_DRAM_INFO *dram_info, u32 victim_dq)
94*4882a593Smuzhiyun {
95*4882a593Smuzhiyun 	u32 *pattern_ptr;
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 	/* Choose pattern */
98*4882a593Smuzhiyun 	switch (dram_info->ddr_width) {
99*4882a593Smuzhiyun #if defined(MV88F672X)
100*4882a593Smuzhiyun 	case 16:
101*4882a593Smuzhiyun 		pattern_ptr = (u32 *)&killer_pattern[victim_dq];
102*4882a593Smuzhiyun 		break;
103*4882a593Smuzhiyun #endif
104*4882a593Smuzhiyun 	case 32:
105*4882a593Smuzhiyun 		pattern_ptr = (u32 *)&killer_pattern_32b[victim_dq];
106*4882a593Smuzhiyun 		break;
107*4882a593Smuzhiyun #if defined(MV88F78X60)
108*4882a593Smuzhiyun 	case 64:
109*4882a593Smuzhiyun 		pattern_ptr = (u32 *)&killer_pattern_64b[victim_dq];
110*4882a593Smuzhiyun 		break;
111*4882a593Smuzhiyun #endif
112*4882a593Smuzhiyun 	default:
113*4882a593Smuzhiyun #if defined(MV88F78X60)
114*4882a593Smuzhiyun 		pattern_ptr = (u32 *)&killer_pattern_32b[victim_dq];
115*4882a593Smuzhiyun #else
116*4882a593Smuzhiyun 		pattern_ptr = (u32 *)&killer_pattern[victim_dq];
117*4882a593Smuzhiyun #endif
118*4882a593Smuzhiyun 		break;
119*4882a593Smuzhiyun 	}
120*4882a593Smuzhiyun 
121*4882a593Smuzhiyun 	return pattern_ptr;
122*4882a593Smuzhiyun }
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /*
125*4882a593Smuzhiyun  * Name:     ddr3_dqs_centralization_rx
126*4882a593Smuzhiyun  * Desc:     Execute the DQS centralization RX phase.
127*4882a593Smuzhiyun  * Args:     dram_info
128*4882a593Smuzhiyun  * Notes:
129*4882a593Smuzhiyun  * Returns:  MV_OK if success, other error code if fail.
130*4882a593Smuzhiyun  */
ddr3_dqs_centralization_rx(MV_DRAM_INFO * dram_info)131*4882a593Smuzhiyun int ddr3_dqs_centralization_rx(MV_DRAM_INFO *dram_info)
132*4882a593Smuzhiyun {
133*4882a593Smuzhiyun 	u32 cs, ecc, reg;
134*4882a593Smuzhiyun 	int status;
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 	DEBUG_DQS_S("DDR3 - DQS Centralization RX - Starting procedure\n");
137*4882a593Smuzhiyun 
138*4882a593Smuzhiyun 	/* Enable SW override */
139*4882a593Smuzhiyun 	reg = reg_read(REG_DRAM_TRAINING_2_ADDR) |
140*4882a593Smuzhiyun 		(1 << REG_DRAM_TRAINING_2_SW_OVRD_OFFS);
141*4882a593Smuzhiyun 
142*4882a593Smuzhiyun 	/* [0] = 1 - Enable SW override  */
143*4882a593Smuzhiyun 	/* 0x15B8 - Training SW 2 Register */
144*4882a593Smuzhiyun 	reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
145*4882a593Smuzhiyun 	DEBUG_DQS_S("DDR3 - DQS Centralization RX - SW Override Enabled\n");
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	reg = (1 << REG_DRAM_TRAINING_AUTO_OFFS);
148*4882a593Smuzhiyun 	reg_write(REG_DRAM_TRAINING_ADDR, reg);	/* 0x15B0 - Training Register */
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	/* Loop for each CS */
151*4882a593Smuzhiyun 	for (cs = 0; cs < MAX_CS; cs++) {
152*4882a593Smuzhiyun 		if (dram_info->cs_ena & (1 << cs)) {
153*4882a593Smuzhiyun 			DEBUG_DQS_FULL_C("DDR3 - DQS Centralization RX - CS - ",
154*4882a593Smuzhiyun 					 (u32) cs, 1);
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 			for (ecc = 0; ecc < (dram_info->ecc_ena + 1); ecc++) {
157*4882a593Smuzhiyun 
158*4882a593Smuzhiyun 				/* ECC Support - Switch ECC Mux on ecc=1 */
159*4882a593Smuzhiyun 				reg = reg_read(REG_DRAM_TRAINING_2_ADDR) &
160*4882a593Smuzhiyun 					~(1 << REG_DRAM_TRAINING_2_ECC_MUX_OFFS);
161*4882a593Smuzhiyun 				reg |= (dram_info->ecc_ena *
162*4882a593Smuzhiyun 					ecc << REG_DRAM_TRAINING_2_ECC_MUX_OFFS);
163*4882a593Smuzhiyun 				reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 				if (ecc)
166*4882a593Smuzhiyun 					DEBUG_DQS_FULL_S("DDR3 - DQS Centralization RX - ECC Mux Enabled\n");
167*4882a593Smuzhiyun 				else
168*4882a593Smuzhiyun 					DEBUG_DQS_FULL_S("DDR3 - DQS Centralization RX - ECC Mux Disabled\n");
169*4882a593Smuzhiyun 
170*4882a593Smuzhiyun 				DEBUG_DQS_FULL_S("DDR3 - DQS Centralization RX - Find all limits\n");
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 				status = ddr3_find_adll_limits(dram_info, cs,
173*4882a593Smuzhiyun 							       ecc, 0);
174*4882a593Smuzhiyun 				if (MV_OK != status)
175*4882a593Smuzhiyun 					return status;
176*4882a593Smuzhiyun 
177*4882a593Smuzhiyun 				DEBUG_DQS_FULL_S("DDR3 - DQS Centralization RX - Start calculating center\n");
178*4882a593Smuzhiyun 
179*4882a593Smuzhiyun 				status = ddr3_center_calc(dram_info, cs, ecc,
180*4882a593Smuzhiyun 							  0);
181*4882a593Smuzhiyun 				if (MV_OK != status)
182*4882a593Smuzhiyun 					return status;
183*4882a593Smuzhiyun 			}
184*4882a593Smuzhiyun 		}
185*4882a593Smuzhiyun 	}
186*4882a593Smuzhiyun 
187*4882a593Smuzhiyun 	/* ECC Support - Disable ECC MUX */
188*4882a593Smuzhiyun 	reg = reg_read(REG_DRAM_TRAINING_2_ADDR) &
189*4882a593Smuzhiyun 		~(1 << REG_DRAM_TRAINING_2_ECC_MUX_OFFS);
190*4882a593Smuzhiyun 	reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
191*4882a593Smuzhiyun 
192*4882a593Smuzhiyun 	/* Disable SW override - Must be in a different stage */
193*4882a593Smuzhiyun 	/* [0]=0 - Enable SW override  */
194*4882a593Smuzhiyun 	reg = reg_read(REG_DRAM_TRAINING_2_ADDR);
195*4882a593Smuzhiyun 	reg &= ~(1 << REG_DRAM_TRAINING_2_SW_OVRD_OFFS);
196*4882a593Smuzhiyun 	/* 0x15B8 - Training SW 2 Register */
197*4882a593Smuzhiyun 	reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun 	reg = reg_read(REG_DRAM_TRAINING_1_ADDR) |
200*4882a593Smuzhiyun 		(1 << REG_DRAM_TRAINING_1_TRNBPOINT_OFFS);
201*4882a593Smuzhiyun 	reg_write(REG_DRAM_TRAINING_1_ADDR, reg);
202*4882a593Smuzhiyun 
203*4882a593Smuzhiyun 	return MV_OK;
204*4882a593Smuzhiyun }
205*4882a593Smuzhiyun 
206*4882a593Smuzhiyun /*
207*4882a593Smuzhiyun  * Name:     ddr3_dqs_centralization_tx
208*4882a593Smuzhiyun  * Desc:     Execute the DQS centralization TX phase.
209*4882a593Smuzhiyun  * Args:     dram_info
210*4882a593Smuzhiyun  * Notes:
211*4882a593Smuzhiyun  * Returns:  MV_OK if success, other error code if fail.
212*4882a593Smuzhiyun  */
ddr3_dqs_centralization_tx(MV_DRAM_INFO * dram_info)213*4882a593Smuzhiyun int ddr3_dqs_centralization_tx(MV_DRAM_INFO *dram_info)
214*4882a593Smuzhiyun {
215*4882a593Smuzhiyun 	u32 cs, ecc, reg;
216*4882a593Smuzhiyun 	int status;
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 	DEBUG_DQS_S("DDR3 - DQS Centralization TX - Starting procedure\n");
219*4882a593Smuzhiyun 
220*4882a593Smuzhiyun 	/* Enable SW override */
221*4882a593Smuzhiyun 	reg = reg_read(REG_DRAM_TRAINING_2_ADDR) |
222*4882a593Smuzhiyun 		(1 << REG_DRAM_TRAINING_2_SW_OVRD_OFFS);
223*4882a593Smuzhiyun 
224*4882a593Smuzhiyun 	/* [0] = 1 - Enable SW override  */
225*4882a593Smuzhiyun 	/* 0x15B8 - Training SW 2 Register */
226*4882a593Smuzhiyun 	reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
227*4882a593Smuzhiyun 	DEBUG_DQS_S("DDR3 - DQS Centralization TX - SW Override Enabled\n");
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 	reg = (1 << REG_DRAM_TRAINING_AUTO_OFFS);
230*4882a593Smuzhiyun 	reg_write(REG_DRAM_TRAINING_ADDR, reg);	/* 0x15B0 - Training Register */
231*4882a593Smuzhiyun 
232*4882a593Smuzhiyun 	/* Loop for each CS */
233*4882a593Smuzhiyun 	for (cs = 0; cs < MAX_CS; cs++) {
234*4882a593Smuzhiyun 		if (dram_info->cs_ena & (1 << cs)) {
235*4882a593Smuzhiyun 			DEBUG_DQS_FULL_C("DDR3 - DQS Centralization TX - CS - ",
236*4882a593Smuzhiyun 					 (u32) cs, 1);
237*4882a593Smuzhiyun 			for (ecc = 0; ecc < (dram_info->ecc_ena + 1); ecc++) {
238*4882a593Smuzhiyun 				/* ECC Support - Switch ECC Mux on ecc=1 */
239*4882a593Smuzhiyun 				reg = reg_read(REG_DRAM_TRAINING_2_ADDR) &
240*4882a593Smuzhiyun 					~(1 << REG_DRAM_TRAINING_2_ECC_MUX_OFFS);
241*4882a593Smuzhiyun 				reg |= (dram_info->ecc_ena *
242*4882a593Smuzhiyun 					ecc << REG_DRAM_TRAINING_2_ECC_MUX_OFFS);
243*4882a593Smuzhiyun 				reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 				if (ecc)
246*4882a593Smuzhiyun 					DEBUG_DQS_FULL_S("DDR3 - DQS Centralization TX - ECC Mux Enabled\n");
247*4882a593Smuzhiyun 				else
248*4882a593Smuzhiyun 					DEBUG_DQS_FULL_S("DDR3 - DQS Centralization TX - ECC Mux Disabled\n");
249*4882a593Smuzhiyun 
250*4882a593Smuzhiyun 				DEBUG_DQS_FULL_S("DDR3 - DQS Centralization TX - Find all limits\n");
251*4882a593Smuzhiyun 
252*4882a593Smuzhiyun 				status = ddr3_find_adll_limits(dram_info, cs,
253*4882a593Smuzhiyun 							       ecc, 1);
254*4882a593Smuzhiyun 				if (MV_OK != status)
255*4882a593Smuzhiyun 					return status;
256*4882a593Smuzhiyun 
257*4882a593Smuzhiyun 				DEBUG_DQS_FULL_S("DDR3 - DQS Centralization TX - Start calculating center\n");
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 				status = ddr3_center_calc(dram_info, cs, ecc,
260*4882a593Smuzhiyun 							  1);
261*4882a593Smuzhiyun 				if (MV_OK != status)
262*4882a593Smuzhiyun 					return status;
263*4882a593Smuzhiyun 			}
264*4882a593Smuzhiyun 		}
265*4882a593Smuzhiyun 	}
266*4882a593Smuzhiyun 
267*4882a593Smuzhiyun 	/* ECC Support - Disable ECC MUX */
268*4882a593Smuzhiyun 	reg = reg_read(REG_DRAM_TRAINING_2_ADDR) &
269*4882a593Smuzhiyun 		~(1 << REG_DRAM_TRAINING_2_ECC_MUX_OFFS);
270*4882a593Smuzhiyun 	reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	/* Disable SW override - Must be in a different stage */
273*4882a593Smuzhiyun 	/* [0]=0 - Enable SW override  */
274*4882a593Smuzhiyun 	reg = reg_read(REG_DRAM_TRAINING_2_ADDR);
275*4882a593Smuzhiyun 	reg &= ~(1 << REG_DRAM_TRAINING_2_SW_OVRD_OFFS);
276*4882a593Smuzhiyun 	/* 0x15B8 - Training SW 2 Register */
277*4882a593Smuzhiyun 	reg_write(REG_DRAM_TRAINING_2_ADDR, reg);
278*4882a593Smuzhiyun 
279*4882a593Smuzhiyun 	reg = reg_read(REG_DRAM_TRAINING_1_ADDR) |
280*4882a593Smuzhiyun 		(1 << REG_DRAM_TRAINING_1_TRNBPOINT_OFFS);
281*4882a593Smuzhiyun 	reg_write(REG_DRAM_TRAINING_1_ADDR, reg);
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 	return MV_OK;
284*4882a593Smuzhiyun }
285*4882a593Smuzhiyun 
286*4882a593Smuzhiyun /*
287*4882a593Smuzhiyun  * Name:     ddr3_find_adll_limits
288*4882a593Smuzhiyun  * Desc:     Execute the Find ADLL limits phase.
289*4882a593Smuzhiyun  * Args:     dram_info
290*4882a593Smuzhiyun  *           cs
291*4882a593Smuzhiyun  *           ecc_ena
292*4882a593Smuzhiyun  *           is_tx             Indicate whether Rx or Tx
293*4882a593Smuzhiyun  * Notes:
294*4882a593Smuzhiyun  * Returns:  MV_OK if success, other error code if fail.
295*4882a593Smuzhiyun  */
ddr3_find_adll_limits(MV_DRAM_INFO * dram_info,u32 cs,u32 ecc,int is_tx)296*4882a593Smuzhiyun int ddr3_find_adll_limits(MV_DRAM_INFO *dram_info, u32 cs, u32 ecc, int is_tx)
297*4882a593Smuzhiyun {
298*4882a593Smuzhiyun 	u32 victim_dq, pup, tmp;
299*4882a593Smuzhiyun 	u32 adll_addr;
300*4882a593Smuzhiyun 	u32 max_pup;		/* maximal pup index */
301*4882a593Smuzhiyun 	u32 pup_mask = 0;
302*4882a593Smuzhiyun 	u32 unlock_pup;		/* bit array of un locked pups */
303*4882a593Smuzhiyun 	u32 new_unlock_pup;	/* bit array of compare failed pups */
304*4882a593Smuzhiyun 	u32 curr_adll;
305*4882a593Smuzhiyun 	u32 adll_start_val;	/* adll start loop value - for rx or tx limit */
306*4882a593Smuzhiyun 	u32 high_limit;	/* holds found High Limit */
307*4882a593Smuzhiyun 	u32 low_limit;		/* holds found Low Limit */
308*4882a593Smuzhiyun 	int win_valid;
309*4882a593Smuzhiyun 	int update_win;
310*4882a593Smuzhiyun 	u32 sdram_offset;
311*4882a593Smuzhiyun 	u32 uj, cs_count, cs_tmp, ii;
312*4882a593Smuzhiyun 	u32 *pattern_ptr;
313*4882a593Smuzhiyun 	u32 dq;
314*4882a593Smuzhiyun 	u32 adll_end_val;	/* adll end of loop val - for rx or tx limit */
315*4882a593Smuzhiyun 	u8 analog_pbs[DQ_NUM][MAX_PUP_NUM][DQ_NUM][2];
316*4882a593Smuzhiyun 	u8 analog_pbs_sum[MAX_PUP_NUM][DQ_NUM][2];
317*4882a593Smuzhiyun 	int pup_adll_limit_state[MAX_PUP_NUM];	/* hold state of each pup */
318*4882a593Smuzhiyun 
319*4882a593Smuzhiyun 	adll_addr = ((is_tx == 1) ? PUP_DQS_WR : PUP_DQS_RD);
320*4882a593Smuzhiyun 	adll_end_val = ((is_tx == 1) ? ADLL_MIN : ADLL_MAX);
321*4882a593Smuzhiyun 	adll_start_val = ((is_tx == 1) ? ADLL_MAX : ADLL_MIN);
322*4882a593Smuzhiyun 	max_pup = (ecc + (1 - ecc) * dram_info->num_of_std_pups);
323*4882a593Smuzhiyun 
324*4882a593Smuzhiyun 	DEBUG_DQS_FULL_S("DDR3 - DQS Find Limits - Starting Find ADLL Limits\n");
325*4882a593Smuzhiyun 
326*4882a593Smuzhiyun 	/* init the array */
327*4882a593Smuzhiyun 	for (pup = 0; pup < max_pup; pup++) {
328*4882a593Smuzhiyun 		centralization_low_limit[pup] = ADLL_MIN;
329*4882a593Smuzhiyun 		centralization_high_limit[pup] = ADLL_MAX;
330*4882a593Smuzhiyun 	}
331*4882a593Smuzhiyun 
332*4882a593Smuzhiyun 	/* Killer Pattern */
333*4882a593Smuzhiyun 	cs_count = 0;
334*4882a593Smuzhiyun 	for (cs_tmp = 0; cs_tmp < cs; cs_tmp++) {
335*4882a593Smuzhiyun 		if (dram_info->cs_ena & (1 << cs_tmp))
336*4882a593Smuzhiyun 			cs_count++;
337*4882a593Smuzhiyun 	}
338*4882a593Smuzhiyun 	sdram_offset = cs_count * (SDRAM_CS_SIZE + 1);
339*4882a593Smuzhiyun 	sdram_offset += ((is_tx == 1) ?
340*4882a593Smuzhiyun 			 SDRAM_DQS_TX_OFFS : SDRAM_DQS_RX_OFFS);
341*4882a593Smuzhiyun 
342*4882a593Smuzhiyun 	/* Prepare pup masks */
343*4882a593Smuzhiyun 	for (pup = 0; pup < max_pup; pup++)
344*4882a593Smuzhiyun 		pup_mask |= (1 << pup);
345*4882a593Smuzhiyun 
346*4882a593Smuzhiyun 	for (pup = 0; pup < max_pup; pup++) {
347*4882a593Smuzhiyun 		for (dq = 0; dq < DQ_NUM; dq++) {
348*4882a593Smuzhiyun 			analog_pbs_sum[pup][dq][0] = adll_start_val;
349*4882a593Smuzhiyun 			analog_pbs_sum[pup][dq][1] = adll_end_val;
350*4882a593Smuzhiyun 		}
351*4882a593Smuzhiyun 	}
352*4882a593Smuzhiyun 
353*4882a593Smuzhiyun 	/* Loop - use different pattern for each victim_dq */
354*4882a593Smuzhiyun 	for (victim_dq = 0; victim_dq < DQ_NUM; victim_dq++) {
355*4882a593Smuzhiyun 		DEBUG_DQS_FULL_C("DDR3 - DQS Find Limits - Victim DQ - ",
356*4882a593Smuzhiyun 				 (u32)victim_dq, 1);
357*4882a593Smuzhiyun 		/*
358*4882a593Smuzhiyun 		 * The pups 3 bit arrays represent state machine. with
359*4882a593Smuzhiyun 		 * 3 stages for each pup.
360*4882a593Smuzhiyun 		 * 1. fail and didn't get pass in earlier compares.
361*4882a593Smuzhiyun 		 * 2. pass compare
362*4882a593Smuzhiyun 		 * 3. fail after pass - end state.
363*4882a593Smuzhiyun 		 * The window limits are the adll values where the adll
364*4882a593Smuzhiyun 		 * was in the pass stage.
365*4882a593Smuzhiyun 		 */
366*4882a593Smuzhiyun 
367*4882a593Smuzhiyun 		/* Set all states to Fail (1st state) */
368*4882a593Smuzhiyun 		for (pup = 0; pup < max_pup; pup++)
369*4882a593Smuzhiyun 			pup_adll_limit_state[pup] = PUP_ADLL_LIMITS_STATE_FAIL;
370*4882a593Smuzhiyun 
371*4882a593Smuzhiyun 		/* Set current valid pups */
372*4882a593Smuzhiyun 		unlock_pup = pup_mask;
373*4882a593Smuzhiyun 
374*4882a593Smuzhiyun 		/* Set ADLL to start value */
375*4882a593Smuzhiyun 		curr_adll = adll_start_val;
376*4882a593Smuzhiyun 
377*4882a593Smuzhiyun #if defined(MV88F78X60)
378*4882a593Smuzhiyun 		for (pup = 0; pup < max_pup; pup++) {
379*4882a593Smuzhiyun 			for (dq = 0; dq < DQ_NUM; dq++) {
380*4882a593Smuzhiyun 				analog_pbs[victim_dq][pup][dq][0] =
381*4882a593Smuzhiyun 					adll_start_val;
382*4882a593Smuzhiyun 				analog_pbs[victim_dq][pup][dq][1] =
383*4882a593Smuzhiyun 					adll_end_val;
384*4882a593Smuzhiyun 				per_bit_data[pup][dq] = 0;
385*4882a593Smuzhiyun 			}
386*4882a593Smuzhiyun 		}
387*4882a593Smuzhiyun #endif
388*4882a593Smuzhiyun 
389*4882a593Smuzhiyun 		for (uj = 0; uj < ADLL_MAX; uj++) {
390*4882a593Smuzhiyun 			DEBUG_DQS_FULL_C("DDR3 - DQS Find Limits - Setting ADLL to ",
391*4882a593Smuzhiyun 					 curr_adll, 2);
392*4882a593Smuzhiyun 			for (pup = 0; pup < max_pup; pup++) {
393*4882a593Smuzhiyun 				if (IS_PUP_ACTIVE(unlock_pup, pup) == 1) {
394*4882a593Smuzhiyun 					tmp = ((is_tx == 1) ? curr_adll +
395*4882a593Smuzhiyun 					       dram_info->wl_val[cs]
396*4882a593Smuzhiyun 					       [pup * (1 - ecc) + ecc * ECC_PUP]
397*4882a593Smuzhiyun 					       [D] : curr_adll);
398*4882a593Smuzhiyun 					ddr3_write_pup_reg(adll_addr, cs, pup +
399*4882a593Smuzhiyun 						(ecc * ECC_PUP), 0, tmp);
400*4882a593Smuzhiyun 				}
401*4882a593Smuzhiyun 			}
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 			/* Choose pattern */
404*4882a593Smuzhiyun 			pattern_ptr = ddr3_dqs_choose_pattern(dram_info,
405*4882a593Smuzhiyun 							      victim_dq);
406*4882a593Smuzhiyun 
407*4882a593Smuzhiyun 			/* '1' - means pup failed, '0' - means pup pass */
408*4882a593Smuzhiyun 			new_unlock_pup = 0;
409*4882a593Smuzhiyun 
410*4882a593Smuzhiyun 			/* Read and compare results for Victim_DQ# */
411*4882a593Smuzhiyun 			for (ii = 0; ii < 3; ii++) {
412*4882a593Smuzhiyun 				u32 tmp = 0;
413*4882a593Smuzhiyun 				if (MV_OK != ddr3_sdram_dqs_compare(dram_info,
414*4882a593Smuzhiyun 							   unlock_pup, &tmp,
415*4882a593Smuzhiyun 							   pattern_ptr,
416*4882a593Smuzhiyun 							   LEN_KILLER_PATTERN,
417*4882a593Smuzhiyun 							   sdram_offset +
418*4882a593Smuzhiyun 							   LEN_KILLER_PATTERN *
419*4882a593Smuzhiyun 							   4 * victim_dq,
420*4882a593Smuzhiyun 							   is_tx, 0, NULL,
421*4882a593Smuzhiyun 							   0))
422*4882a593Smuzhiyun 					return MV_DDR3_TRAINING_ERR_DRAM_COMPARE;
423*4882a593Smuzhiyun 
424*4882a593Smuzhiyun 				new_unlock_pup |= tmp;
425*4882a593Smuzhiyun 			}
426*4882a593Smuzhiyun 
427*4882a593Smuzhiyun 			pup = 0;
428*4882a593Smuzhiyun 			DEBUG_DQS_FULL_C("DDR3 - DQS Find Limits - UnlockPup: ",
429*4882a593Smuzhiyun 					 unlock_pup, 2);
430*4882a593Smuzhiyun 			DEBUG_DQS_FULL_C("DDR3 - DQS Find Limits - NewUnlockPup: ",
431*4882a593Smuzhiyun 					 new_unlock_pup, 2);
432*4882a593Smuzhiyun 
433*4882a593Smuzhiyun 			/* Update pup state */
434*4882a593Smuzhiyun 			for (pup = 0; pup < max_pup; pup++) {
435*4882a593Smuzhiyun 				if (IS_PUP_ACTIVE(unlock_pup, pup) == 0) {
436*4882a593Smuzhiyun 					DEBUG_DQS_FULL_C("DDR3 - DQS Find Limits - Skipping pup ",
437*4882a593Smuzhiyun 							 pup, 1);
438*4882a593Smuzhiyun 					continue;
439*4882a593Smuzhiyun 				}
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 				/*
442*4882a593Smuzhiyun 				 * Still didn't find the window limit of the pup
443*4882a593Smuzhiyun 				 */
444*4882a593Smuzhiyun 				if (IS_PUP_ACTIVE(new_unlock_pup, pup) == 1) {
445*4882a593Smuzhiyun 					/* Current compare result == fail */
446*4882a593Smuzhiyun 					if (pup_adll_limit_state[pup] ==
447*4882a593Smuzhiyun 					    PUP_ADLL_LIMITS_STATE_PASS) {
448*4882a593Smuzhiyun 						/*
449*4882a593Smuzhiyun 						 * If now it failed but passed
450*4882a593Smuzhiyun 						 * earlier
451*4882a593Smuzhiyun 						 */
452*4882a593Smuzhiyun 						DEBUG_DQS_S("DDR3 - DQS Find Limits - PASS to FAIL: CS - ");
453*4882a593Smuzhiyun 						DEBUG_DQS_D(cs, 1);
454*4882a593Smuzhiyun 						DEBUG_DQS_S(", DQ - ");
455*4882a593Smuzhiyun 						DEBUG_DQS_D(victim_dq, 1);
456*4882a593Smuzhiyun 						DEBUG_DQS_S(", Pup - ");
457*4882a593Smuzhiyun 						DEBUG_DQS_D(pup, 1);
458*4882a593Smuzhiyun 						DEBUG_DQS_S(", ADLL - ");
459*4882a593Smuzhiyun 						DEBUG_DQS_D(curr_adll, 2);
460*4882a593Smuzhiyun 						DEBUG_DQS_S("\n");
461*4882a593Smuzhiyun 
462*4882a593Smuzhiyun #if defined(MV88F78X60)
463*4882a593Smuzhiyun 						for (dq = 0; dq < DQ_NUM; dq++) {
464*4882a593Smuzhiyun 							if ((analog_pbs[victim_dq][pup][dq][0] != adll_start_val)
465*4882a593Smuzhiyun 							    && (analog_pbs[victim_dq][pup]
466*4882a593Smuzhiyun 								[dq][1] == adll_end_val))
467*4882a593Smuzhiyun 								analog_pbs
468*4882a593Smuzhiyun 									[victim_dq]
469*4882a593Smuzhiyun 									[pup][dq]
470*4882a593Smuzhiyun 									[1] =
471*4882a593Smuzhiyun 									curr_adll;
472*4882a593Smuzhiyun 						}
473*4882a593Smuzhiyun #endif
474*4882a593Smuzhiyun 						win_valid = 1;
475*4882a593Smuzhiyun 						update_win = 0;
476*4882a593Smuzhiyun 
477*4882a593Smuzhiyun 						/* Keep min / max limit value */
478*4882a593Smuzhiyun 						if (is_tx == 0) {
479*4882a593Smuzhiyun 							/* RX - found upper limit */
480*4882a593Smuzhiyun 							if (centralization_high_limit[pup] >
481*4882a593Smuzhiyun 							    (curr_adll - 1)) {
482*4882a593Smuzhiyun 								high_limit =
483*4882a593Smuzhiyun 									curr_adll - 1;
484*4882a593Smuzhiyun 								low_limit =
485*4882a593Smuzhiyun 									centralization_low_limit[pup];
486*4882a593Smuzhiyun 								update_win = 1;
487*4882a593Smuzhiyun 							}
488*4882a593Smuzhiyun 						} else {
489*4882a593Smuzhiyun 							/* TX - found lower limit */
490*4882a593Smuzhiyun 							if (centralization_low_limit[pup] < (curr_adll + 1)) {
491*4882a593Smuzhiyun 								high_limit =
492*4882a593Smuzhiyun 									centralization_high_limit
493*4882a593Smuzhiyun 									[pup];
494*4882a593Smuzhiyun 								low_limit =
495*4882a593Smuzhiyun 									curr_adll + 1;
496*4882a593Smuzhiyun 								update_win =
497*4882a593Smuzhiyun 									1;
498*4882a593Smuzhiyun 							}
499*4882a593Smuzhiyun 						}
500*4882a593Smuzhiyun 
501*4882a593Smuzhiyun 						if (update_win == 1) {
502*4882a593Smuzhiyun 							/*
503*4882a593Smuzhiyun 							 * Before updating
504*4882a593Smuzhiyun 							 * window limits we need
505*4882a593Smuzhiyun 							 * to check that the
506*4882a593Smuzhiyun 							 * limits are valid
507*4882a593Smuzhiyun 							 */
508*4882a593Smuzhiyun 							if (MV_OK !=
509*4882a593Smuzhiyun 							    ddr3_check_window_limits
510*4882a593Smuzhiyun 							    (pup, high_limit,
511*4882a593Smuzhiyun 							     low_limit, is_tx,
512*4882a593Smuzhiyun 							     &win_valid))
513*4882a593Smuzhiyun 								return MV_DDR3_TRAINING_ERR_WIN_LIMITS;
514*4882a593Smuzhiyun 
515*4882a593Smuzhiyun 							if (win_valid == 1) {
516*4882a593Smuzhiyun 								/*
517*4882a593Smuzhiyun 								 * Window limits
518*4882a593Smuzhiyun 								 * should be
519*4882a593Smuzhiyun 								 * updated
520*4882a593Smuzhiyun 								 */
521*4882a593Smuzhiyun 								centralization_low_limit
522*4882a593Smuzhiyun 									[pup] =
523*4882a593Smuzhiyun 									low_limit;
524*4882a593Smuzhiyun 								centralization_high_limit
525*4882a593Smuzhiyun 									[pup] =
526*4882a593Smuzhiyun 									high_limit;
527*4882a593Smuzhiyun 							}
528*4882a593Smuzhiyun 						}
529*4882a593Smuzhiyun 
530*4882a593Smuzhiyun 						if (win_valid == 1) {
531*4882a593Smuzhiyun 							/* Found end of window - lock the pup */
532*4882a593Smuzhiyun 							pup_adll_limit_state[pup] =
533*4882a593Smuzhiyun 								PUP_ADLL_LIMITS_STATE_FAIL_AFTER_PASS;
534*4882a593Smuzhiyun 							unlock_pup &= ~(1 << pup);
535*4882a593Smuzhiyun 						} else {
536*4882a593Smuzhiyun 							/* Probably false pass - reset status */
537*4882a593Smuzhiyun 							pup_adll_limit_state[pup] =
538*4882a593Smuzhiyun 								PUP_ADLL_LIMITS_STATE_FAIL;
539*4882a593Smuzhiyun 
540*4882a593Smuzhiyun #if defined(MV88F78X60)
541*4882a593Smuzhiyun 							/* Clear logging array of win size (per Dq) */
542*4882a593Smuzhiyun 							for (dq = 0;
543*4882a593Smuzhiyun 							     dq < DQ_NUM;
544*4882a593Smuzhiyun 							     dq++) {
545*4882a593Smuzhiyun 								analog_pbs
546*4882a593Smuzhiyun 									[victim_dq]
547*4882a593Smuzhiyun 									[pup][dq]
548*4882a593Smuzhiyun 									[0] =
549*4882a593Smuzhiyun 									adll_start_val;
550*4882a593Smuzhiyun 								analog_pbs
551*4882a593Smuzhiyun 									[victim_dq]
552*4882a593Smuzhiyun 									[pup][dq]
553*4882a593Smuzhiyun 									[1] =
554*4882a593Smuzhiyun 									adll_end_val;
555*4882a593Smuzhiyun 								per_bit_data
556*4882a593Smuzhiyun 									[pup][dq]
557*4882a593Smuzhiyun 									= 0;
558*4882a593Smuzhiyun 							}
559*4882a593Smuzhiyun #endif
560*4882a593Smuzhiyun 						}
561*4882a593Smuzhiyun 					}
562*4882a593Smuzhiyun 				} else {
563*4882a593Smuzhiyun 					/* Current compare result == pass */
564*4882a593Smuzhiyun 					if (pup_adll_limit_state[pup] ==
565*4882a593Smuzhiyun 					    PUP_ADLL_LIMITS_STATE_FAIL) {
566*4882a593Smuzhiyun 						/* If now it passed but failed earlier */
567*4882a593Smuzhiyun 						DEBUG_DQS_S("DDR3 - DQS Find Limits - FAIL to PASS: CS - ");
568*4882a593Smuzhiyun 						DEBUG_DQS_D(cs, 1);
569*4882a593Smuzhiyun 						DEBUG_DQS_S(", DQ - ");
570*4882a593Smuzhiyun 						DEBUG_DQS_D(victim_dq, 1);
571*4882a593Smuzhiyun 						DEBUG_DQS_S(", Pup - ");
572*4882a593Smuzhiyun 						DEBUG_DQS_D(pup, 1);
573*4882a593Smuzhiyun 						DEBUG_DQS_S(", ADLL - ");
574*4882a593Smuzhiyun 						DEBUG_DQS_D(curr_adll, 2);
575*4882a593Smuzhiyun 						DEBUG_DQS_S("\n");
576*4882a593Smuzhiyun 
577*4882a593Smuzhiyun #if defined(MV88F78X60)
578*4882a593Smuzhiyun 						for (dq = 0; dq < DQ_NUM;
579*4882a593Smuzhiyun 						     dq++) {
580*4882a593Smuzhiyun 							if (analog_pbs[victim_dq][pup][dq][0] == adll_start_val)
581*4882a593Smuzhiyun 								analog_pbs
582*4882a593Smuzhiyun 								    [victim_dq]
583*4882a593Smuzhiyun 								    [pup][dq]
584*4882a593Smuzhiyun 								    [0] =
585*4882a593Smuzhiyun 								    curr_adll;
586*4882a593Smuzhiyun 						}
587*4882a593Smuzhiyun #endif
588*4882a593Smuzhiyun 						/* Found start of window */
589*4882a593Smuzhiyun 						pup_adll_limit_state[pup] =
590*4882a593Smuzhiyun 						    PUP_ADLL_LIMITS_STATE_PASS;
591*4882a593Smuzhiyun 
592*4882a593Smuzhiyun 						/* Keep min / max limit value */
593*4882a593Smuzhiyun 						if (is_tx == 0) {
594*4882a593Smuzhiyun 							/* RX - found low limit */
595*4882a593Smuzhiyun 							if (centralization_low_limit[pup] <= curr_adll)
596*4882a593Smuzhiyun 								centralization_low_limit
597*4882a593Smuzhiyun 								    [pup] =
598*4882a593Smuzhiyun 								    curr_adll;
599*4882a593Smuzhiyun 						} else {
600*4882a593Smuzhiyun 							/* TX - found high limit */
601*4882a593Smuzhiyun 							if (centralization_high_limit[pup] >= curr_adll)
602*4882a593Smuzhiyun 								centralization_high_limit
603*4882a593Smuzhiyun 								    [pup] =
604*4882a593Smuzhiyun 								    curr_adll;
605*4882a593Smuzhiyun 						}
606*4882a593Smuzhiyun 					}
607*4882a593Smuzhiyun 				}
608*4882a593Smuzhiyun 			}
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 			if (unlock_pup == 0) {
611*4882a593Smuzhiyun 				/* Found limit to all pups */
612*4882a593Smuzhiyun 				DEBUG_DQS_FULL_S("DDR3 - DQS Find Limits - found PUP limit\n");
613*4882a593Smuzhiyun 				break;
614*4882a593Smuzhiyun 			}
615*4882a593Smuzhiyun 
616*4882a593Smuzhiyun 			/*
617*4882a593Smuzhiyun 			 * Increment / decrement (Move to right / left
618*4882a593Smuzhiyun 			 * one phase - ADLL) dqs RX / TX delay (for all un
619*4882a593Smuzhiyun 			 * lock pups
620*4882a593Smuzhiyun 			 */
621*4882a593Smuzhiyun 			if (is_tx == 0)
622*4882a593Smuzhiyun 				curr_adll++;
623*4882a593Smuzhiyun 			else
624*4882a593Smuzhiyun 				curr_adll--;
625*4882a593Smuzhiyun 		}
626*4882a593Smuzhiyun 
627*4882a593Smuzhiyun 		if (unlock_pup != 0) {
628*4882a593Smuzhiyun 			/*
629*4882a593Smuzhiyun 			 * Found pups that didn't reach to the end of the
630*4882a593Smuzhiyun 			 * state machine
631*4882a593Smuzhiyun 			 */
632*4882a593Smuzhiyun 			DEBUG_DQS_C("DDR3 - DQS Find Limits - Pups that didn't reached end of the state machine: ",
633*4882a593Smuzhiyun 				    unlock_pup, 1);
634*4882a593Smuzhiyun 
635*4882a593Smuzhiyun 			for (pup = 0; pup < max_pup; pup++) {
636*4882a593Smuzhiyun 				if (IS_PUP_ACTIVE(unlock_pup, pup) == 1) {
637*4882a593Smuzhiyun 					if (pup_adll_limit_state[pup] ==
638*4882a593Smuzhiyun 					    PUP_ADLL_LIMITS_STATE_FAIL) {
639*4882a593Smuzhiyun 						/* ERROR - found fail for all window size */
640*4882a593Smuzhiyun 						DEBUG_DQS_S("DDR3 - DQS Find Limits - Got FAIL for the complete range on pup - ");
641*4882a593Smuzhiyun 						DEBUG_DQS_D(pup, 1);
642*4882a593Smuzhiyun 						DEBUG_DQS_C(" victim DQ ",
643*4882a593Smuzhiyun 							    victim_dq, 1);
644*4882a593Smuzhiyun 
645*4882a593Smuzhiyun 						/* For debug - set min limit to illegal limit */
646*4882a593Smuzhiyun 						centralization_low_limit[pup]
647*4882a593Smuzhiyun 							= ADLL_ERROR;
648*4882a593Smuzhiyun 						/*
649*4882a593Smuzhiyun 						 * In case the pup is in mode
650*4882a593Smuzhiyun 						 * PASS - the limit is the min
651*4882a593Smuzhiyun 						 * / max adll, no need to
652*4882a593Smuzhiyun 						 * update because of the results
653*4882a593Smuzhiyun 						 * array default value
654*4882a593Smuzhiyun 						 */
655*4882a593Smuzhiyun 						return MV_DDR3_TRAINING_ERR_PUP_RANGE;
656*4882a593Smuzhiyun 					}
657*4882a593Smuzhiyun 				}
658*4882a593Smuzhiyun 			}
659*4882a593Smuzhiyun 		}
660*4882a593Smuzhiyun 	}
661*4882a593Smuzhiyun 
662*4882a593Smuzhiyun 	DEBUG_DQS_S("DDR3 - DQS Find Limits - DQ values per victim results:\n");
663*4882a593Smuzhiyun 	for (victim_dq = 0; victim_dq < DQ_NUM; victim_dq++) {
664*4882a593Smuzhiyun 		for (pup = 0; pup < max_pup; pup++) {
665*4882a593Smuzhiyun 			DEBUG_DQS_S("Victim DQ-");
666*4882a593Smuzhiyun 			DEBUG_DQS_D(victim_dq, 1);
667*4882a593Smuzhiyun 			DEBUG_DQS_S(", PUP-");
668*4882a593Smuzhiyun 			DEBUG_DQS_D(pup, 1);
669*4882a593Smuzhiyun 			for (dq = 0; dq < DQ_NUM; dq++) {
670*4882a593Smuzhiyun 				DEBUG_DQS_S(", DQ-");
671*4882a593Smuzhiyun 				DEBUG_DQS_D(dq, 1);
672*4882a593Smuzhiyun 				DEBUG_DQS_S(",S-");
673*4882a593Smuzhiyun 				DEBUG_DQS_D(analog_pbs[victim_dq][pup][dq]
674*4882a593Smuzhiyun 					    [0], 2);
675*4882a593Smuzhiyun 				DEBUG_DQS_S(",E-");
676*4882a593Smuzhiyun 				DEBUG_DQS_D(analog_pbs[victim_dq][pup][dq]
677*4882a593Smuzhiyun 					    [1], 2);
678*4882a593Smuzhiyun 
679*4882a593Smuzhiyun 				if (is_tx == 0) {
680*4882a593Smuzhiyun 					if (analog_pbs[victim_dq][pup][dq][0]
681*4882a593Smuzhiyun 					    > analog_pbs_sum[pup][dq][0])
682*4882a593Smuzhiyun 						analog_pbs_sum[pup][dq][0] =
683*4882a593Smuzhiyun 						    analog_pbs[victim_dq][pup]
684*4882a593Smuzhiyun 						    [dq][0];
685*4882a593Smuzhiyun 					if (analog_pbs[victim_dq][pup][dq][1]
686*4882a593Smuzhiyun 					    < analog_pbs_sum[pup][dq][1])
687*4882a593Smuzhiyun 						analog_pbs_sum[pup][dq][1] =
688*4882a593Smuzhiyun 						    analog_pbs[victim_dq][pup]
689*4882a593Smuzhiyun 						    [dq][1];
690*4882a593Smuzhiyun 				} else {
691*4882a593Smuzhiyun 					if (analog_pbs[victim_dq][pup][dq][0]
692*4882a593Smuzhiyun 					    < analog_pbs_sum[pup][dq][0])
693*4882a593Smuzhiyun 						analog_pbs_sum[pup][dq][0] =
694*4882a593Smuzhiyun 						    analog_pbs[victim_dq][pup]
695*4882a593Smuzhiyun 						    [dq][0];
696*4882a593Smuzhiyun 					if (analog_pbs[victim_dq][pup][dq][1]
697*4882a593Smuzhiyun 					    > analog_pbs_sum[pup][dq][1])
698*4882a593Smuzhiyun 						analog_pbs_sum[pup][dq][1] =
699*4882a593Smuzhiyun 						    analog_pbs[victim_dq][pup]
700*4882a593Smuzhiyun 						    [dq][1];
701*4882a593Smuzhiyun 				}
702*4882a593Smuzhiyun 			}
703*4882a593Smuzhiyun 			DEBUG_DQS_S("\n");
704*4882a593Smuzhiyun 		}
705*4882a593Smuzhiyun 	}
706*4882a593Smuzhiyun 
707*4882a593Smuzhiyun 	if (ddr3_get_log_level() >= MV_LOG_LEVEL_3) {
708*4882a593Smuzhiyun 		u32 dq;
709*4882a593Smuzhiyun 
710*4882a593Smuzhiyun 		DEBUG_PER_DQ_S("\n########## LOG LEVEL 3(Windows margins per-DQ) ##########\n");
711*4882a593Smuzhiyun 		if (is_tx) {
712*4882a593Smuzhiyun 			DEBUG_PER_DQ_C("DDR3 - TX  CS: ", cs, 1);
713*4882a593Smuzhiyun 		} else {
714*4882a593Smuzhiyun 			DEBUG_PER_DQ_C("DDR3 - RX  CS: ", cs, 1);
715*4882a593Smuzhiyun 		}
716*4882a593Smuzhiyun 
717*4882a593Smuzhiyun 		if (ecc == 0) {
718*4882a593Smuzhiyun 			DEBUG_PER_DQ_S("\n DATA RESULTS:\n");
719*4882a593Smuzhiyun 		} else {
720*4882a593Smuzhiyun 			DEBUG_PER_DQ_S("\n ECC RESULTS:\n");
721*4882a593Smuzhiyun 		}
722*4882a593Smuzhiyun 
723*4882a593Smuzhiyun 		/* Since all dq has the same value we take 0 as representive */
724*4882a593Smuzhiyun 		dq = 0;
725*4882a593Smuzhiyun 		for (pup = 0; pup < max_pup; pup++) {
726*4882a593Smuzhiyun 			if (ecc == 0) {
727*4882a593Smuzhiyun 				DEBUG_PER_DQ_S("\nBYTE:");
728*4882a593Smuzhiyun 				DEBUG_PER_DQ_D(pup, 1);
729*4882a593Smuzhiyun 				DEBUG_PER_DQ_S("\n");
730*4882a593Smuzhiyun 			} else {
731*4882a593Smuzhiyun 				DEBUG_PER_DQ_S("\nECC BYTE:\n");
732*4882a593Smuzhiyun 			}
733*4882a593Smuzhiyun 			DEBUG_PER_DQ_S("  DQ's        LOW       HIGH       WIN-SIZE\n");
734*4882a593Smuzhiyun 			DEBUG_PER_DQ_S("============================================\n");
735*4882a593Smuzhiyun 			for (victim_dq = 0; victim_dq < DQ_NUM; victim_dq++) {
736*4882a593Smuzhiyun 				if (ecc == 0) {
737*4882a593Smuzhiyun 					DEBUG_PER_DQ_S("DQ[");
738*4882a593Smuzhiyun 					DEBUG_PER_DQ_DD((victim_dq +
739*4882a593Smuzhiyun 							 DQ_NUM * pup), 2);
740*4882a593Smuzhiyun 					DEBUG_PER_DQ_S("]");
741*4882a593Smuzhiyun 				} else {
742*4882a593Smuzhiyun 					DEBUG_PER_DQ_S("CB[");
743*4882a593Smuzhiyun 					DEBUG_PER_DQ_DD(victim_dq, 2);
744*4882a593Smuzhiyun 					DEBUG_PER_DQ_S("]");
745*4882a593Smuzhiyun 				}
746*4882a593Smuzhiyun 				if (is_tx) {
747*4882a593Smuzhiyun 					DEBUG_PER_DQ_S("      0x");
748*4882a593Smuzhiyun 					DEBUG_PER_DQ_D(analog_pbs[victim_dq][pup][dq][1], 2);	/* low value */
749*4882a593Smuzhiyun 					DEBUG_PER_DQ_S("        0x");
750*4882a593Smuzhiyun 					DEBUG_PER_DQ_D(analog_pbs[victim_dq][pup][dq][0], 2);	/* high value */
751*4882a593Smuzhiyun 					DEBUG_PER_DQ_S("        0x");
752*4882a593Smuzhiyun 					DEBUG_PER_DQ_D(analog_pbs[victim_dq][pup][dq][0] - analog_pbs[victim_dq][pup][dq][1], 2);	/* win-size */
753*4882a593Smuzhiyun 				} else {
754*4882a593Smuzhiyun 					DEBUG_PER_DQ_S("     0x");
755*4882a593Smuzhiyun 					DEBUG_PER_DQ_D(analog_pbs[victim_dq][pup][dq][0], 2);	/* low value */
756*4882a593Smuzhiyun 					DEBUG_PER_DQ_S("       0x");
757*4882a593Smuzhiyun 					DEBUG_PER_DQ_D((analog_pbs[victim_dq][pup][dq][1] - 1), 2);	/* high value */
758*4882a593Smuzhiyun 					DEBUG_PER_DQ_S("       0x");
759*4882a593Smuzhiyun 					DEBUG_PER_DQ_D(analog_pbs[victim_dq][pup][dq][1] - analog_pbs[victim_dq][pup][dq][0], 2);	/* win-size */
760*4882a593Smuzhiyun 				}
761*4882a593Smuzhiyun 				DEBUG_PER_DQ_S("\n");
762*4882a593Smuzhiyun 			}
763*4882a593Smuzhiyun 		}
764*4882a593Smuzhiyun 		DEBUG_PER_DQ_S("\n");
765*4882a593Smuzhiyun 	}
766*4882a593Smuzhiyun 
767*4882a593Smuzhiyun 	if (is_tx) {
768*4882a593Smuzhiyun 		DEBUG_DQS_S("DDR3 - DQS TX - Find Limits - DQ values Summary:\n");
769*4882a593Smuzhiyun 	} else {
770*4882a593Smuzhiyun 		DEBUG_DQS_S("DDR3 - DQS RX - Find Limits - DQ values Summary:\n");
771*4882a593Smuzhiyun 	}
772*4882a593Smuzhiyun 
773*4882a593Smuzhiyun 	for (pup = 0; pup < max_pup; pup++) {
774*4882a593Smuzhiyun 		DEBUG_DQS_S("PUP-");
775*4882a593Smuzhiyun 		DEBUG_DQS_D(pup, 1);
776*4882a593Smuzhiyun 		for (dq = 0; dq < DQ_NUM; dq++) {
777*4882a593Smuzhiyun 			DEBUG_DQS_S(", DQ-");
778*4882a593Smuzhiyun 			DEBUG_DQS_D(dq, 1);
779*4882a593Smuzhiyun 			DEBUG_DQS_S(",S-");
780*4882a593Smuzhiyun 			DEBUG_DQS_D(analog_pbs_sum[pup][dq][0], 2);
781*4882a593Smuzhiyun 			DEBUG_DQS_S(",E-");
782*4882a593Smuzhiyun 			DEBUG_DQS_D(analog_pbs_sum[pup][dq][1], 2);
783*4882a593Smuzhiyun 		}
784*4882a593Smuzhiyun 		DEBUG_DQS_S("\n");
785*4882a593Smuzhiyun 	}
786*4882a593Smuzhiyun 
787*4882a593Smuzhiyun 	if (is_tx) {
788*4882a593Smuzhiyun 		DEBUG_DQS_S("DDR3 - DQS TX - Find Limits - DQ values Summary:\n");
789*4882a593Smuzhiyun 	} else {
790*4882a593Smuzhiyun 		DEBUG_DQS_S("DDR3 - DQS RX - Find Limits - DQ values Summary:\n");
791*4882a593Smuzhiyun 	}
792*4882a593Smuzhiyun 
793*4882a593Smuzhiyun 	for (pup = 0; pup < max_pup; pup++) {
794*4882a593Smuzhiyun 		if (max_pup == 1) {
795*4882a593Smuzhiyun 			/* For ECC PUP */
796*4882a593Smuzhiyun 			DEBUG_DQS_S("DDR3 - DQS8");
797*4882a593Smuzhiyun 		} else {
798*4882a593Smuzhiyun 			DEBUG_DQS_S("DDR3 - DQS");
799*4882a593Smuzhiyun 			DEBUG_DQS_D(pup, 1);
800*4882a593Smuzhiyun 		}
801*4882a593Smuzhiyun 
802*4882a593Smuzhiyun 		for (dq = 0; dq < DQ_NUM; dq++) {
803*4882a593Smuzhiyun 			DEBUG_DQS_S(", DQ-");
804*4882a593Smuzhiyun 			DEBUG_DQS_D(dq, 1);
805*4882a593Smuzhiyun 			DEBUG_DQS_S("::S-");
806*4882a593Smuzhiyun 			DEBUG_DQS_D(analog_pbs_sum[pup][dq][0], 2);
807*4882a593Smuzhiyun 			DEBUG_DQS_S(",E-");
808*4882a593Smuzhiyun 			DEBUG_DQS_D(analog_pbs_sum[pup][dq][1], 2);
809*4882a593Smuzhiyun 		}
810*4882a593Smuzhiyun 		DEBUG_DQS_S("\n");
811*4882a593Smuzhiyun 	}
812*4882a593Smuzhiyun 
813*4882a593Smuzhiyun 	DEBUG_DQS_S("DDR3 - DQS Find Limits - Ended\n");
814*4882a593Smuzhiyun 
815*4882a593Smuzhiyun 	return MV_OK;
816*4882a593Smuzhiyun }
817*4882a593Smuzhiyun 
818*4882a593Smuzhiyun /*
819*4882a593Smuzhiyun  * Name:     ddr3_check_window_limits
820*4882a593Smuzhiyun  * Desc:     Check window High & Low limits.
821*4882a593Smuzhiyun  * Args:     pup                pup index
822*4882a593Smuzhiyun  *           high_limit           window high limit
823*4882a593Smuzhiyun  *           low_limit            window low limit
824*4882a593Smuzhiyun  *           is_tx                Indicate whether Rx or Tx
825*4882a593Smuzhiyun  *           size_valid          Indicate whether window size is valid
826*4882a593Smuzhiyun  * Notes:
827*4882a593Smuzhiyun  * Returns:  MV_OK if success, other error code if fail.
828*4882a593Smuzhiyun  */
ddr3_check_window_limits(u32 pup,int high_limit,int low_limit,int is_tx,int * size_valid)829*4882a593Smuzhiyun int ddr3_check_window_limits(u32 pup, int high_limit, int low_limit, int is_tx,
830*4882a593Smuzhiyun 			     int *size_valid)
831*4882a593Smuzhiyun {
832*4882a593Smuzhiyun 	DEBUG_DQS_FULL_S("DDR3 - DQS Check Win Limits - Starting\n");
833*4882a593Smuzhiyun 
834*4882a593Smuzhiyun 	if (low_limit > high_limit) {
835*4882a593Smuzhiyun 		DEBUG_DQS_S("DDR3 - DQS Check Win Limits - Pup ");
836*4882a593Smuzhiyun 		DEBUG_DQS_D(pup, 1);
837*4882a593Smuzhiyun 		DEBUG_DQS_S(" Low Limit grater than High Limit\n");
838*4882a593Smuzhiyun 		*size_valid = 0;
839*4882a593Smuzhiyun 		return MV_OK;
840*4882a593Smuzhiyun 	}
841*4882a593Smuzhiyun 
842*4882a593Smuzhiyun 	/*
843*4882a593Smuzhiyun 	 * Check that window size is valid, if not it was probably false pass
844*4882a593Smuzhiyun 	 * before
845*4882a593Smuzhiyun 	 */
846*4882a593Smuzhiyun 	if ((high_limit - low_limit) < MIN_WIN_SIZE) {
847*4882a593Smuzhiyun 		/*
848*4882a593Smuzhiyun 		 * Since window size is too small probably there was false
849*4882a593Smuzhiyun 		 * pass
850*4882a593Smuzhiyun 		 */
851*4882a593Smuzhiyun 		*size_valid = 0;
852*4882a593Smuzhiyun 
853*4882a593Smuzhiyun 		DEBUG_DQS_S("DDR3 - DQS Check Win Limits - Pup ");
854*4882a593Smuzhiyun 		DEBUG_DQS_D(pup, 1);
855*4882a593Smuzhiyun 		DEBUG_DQS_S(" Window size is smaller than MIN_WIN_SIZE\n");
856*4882a593Smuzhiyun 
857*4882a593Smuzhiyun 	} else if ((high_limit - low_limit) > ADLL_MAX) {
858*4882a593Smuzhiyun 		*size_valid = 0;
859*4882a593Smuzhiyun 
860*4882a593Smuzhiyun 		DEBUG_DQS_S("DDR3 - DQS Check Win Limits - Pup ");
861*4882a593Smuzhiyun 		DEBUG_DQS_D(pup, 1);
862*4882a593Smuzhiyun 		DEBUG_DQS_S
863*4882a593Smuzhiyun 		    (" Window size is bigger than max ADLL taps (31)  Exiting.\n");
864*4882a593Smuzhiyun 
865*4882a593Smuzhiyun 		return MV_FAIL;
866*4882a593Smuzhiyun 
867*4882a593Smuzhiyun 	} else {
868*4882a593Smuzhiyun 		*size_valid = 1;
869*4882a593Smuzhiyun 
870*4882a593Smuzhiyun 		DEBUG_DQS_FULL_S("DDR3 - DQS Check Win Limits - Pup ");
871*4882a593Smuzhiyun 		DEBUG_DQS_FULL_D(pup, 1);
872*4882a593Smuzhiyun 		DEBUG_DQS_FULL_C(" window size is ", (high_limit - low_limit),
873*4882a593Smuzhiyun 				 2);
874*4882a593Smuzhiyun 	}
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	return MV_OK;
877*4882a593Smuzhiyun }
878*4882a593Smuzhiyun 
879*4882a593Smuzhiyun /*
880*4882a593Smuzhiyun  * Name:     ddr3_center_calc
881*4882a593Smuzhiyun  * Desc:     Execute the calculate the center of windows phase.
882*4882a593Smuzhiyun  * Args:     pDram Info
883*4882a593Smuzhiyun  *           is_tx             Indicate whether Rx or Tx
884*4882a593Smuzhiyun  * Notes:
885*4882a593Smuzhiyun  * Returns:  MV_OK if success, other error code if fail.
886*4882a593Smuzhiyun  */
ddr3_center_calc(MV_DRAM_INFO * dram_info,u32 cs,u32 ecc,int is_tx)887*4882a593Smuzhiyun static int ddr3_center_calc(MV_DRAM_INFO *dram_info, u32 cs, u32 ecc,
888*4882a593Smuzhiyun 			    int is_tx)
889*4882a593Smuzhiyun {
890*4882a593Smuzhiyun 	/* bit array of pups that need specail search */
891*4882a593Smuzhiyun 	u32 special_pattern_i_pup = 0;
892*4882a593Smuzhiyun 	u32 special_pattern_ii_pup = 0;
893*4882a593Smuzhiyun 	u32 pup;
894*4882a593Smuzhiyun 	u32 max_pup;
895*4882a593Smuzhiyun 
896*4882a593Smuzhiyun 	max_pup = (ecc + (1 - ecc) * dram_info->num_of_std_pups);
897*4882a593Smuzhiyun 
898*4882a593Smuzhiyun 	for (pup = 0; pup < max_pup; pup++) {
899*4882a593Smuzhiyun 		if (is_tx == 0) {
900*4882a593Smuzhiyun 			/* Check special pattern I */
901*4882a593Smuzhiyun 			/*
902*4882a593Smuzhiyun 			 * Special pattern Low limit search - relevant only
903*4882a593Smuzhiyun 			 * for Rx, win size < threshold and low limit = 0
904*4882a593Smuzhiyun 			 */
905*4882a593Smuzhiyun 			if (((centralization_high_limit[pup] -
906*4882a593Smuzhiyun 			      centralization_low_limit[pup]) < VALID_WIN_THRS)
907*4882a593Smuzhiyun 			    && (centralization_low_limit[pup] == MIN_DELAY))
908*4882a593Smuzhiyun 				special_pattern_i_pup |= (1 << pup);
909*4882a593Smuzhiyun 
910*4882a593Smuzhiyun 			/* Check special pattern II */
911*4882a593Smuzhiyun 			/*
912*4882a593Smuzhiyun 			 * Special pattern High limit search - relevant only
913*4882a593Smuzhiyun 			 * for Rx, win size < threshold and high limit = 31
914*4882a593Smuzhiyun 			 */
915*4882a593Smuzhiyun 			if (((centralization_high_limit[pup] -
916*4882a593Smuzhiyun 			      centralization_low_limit[pup]) < VALID_WIN_THRS)
917*4882a593Smuzhiyun 			    && (centralization_high_limit[pup] == MAX_DELAY))
918*4882a593Smuzhiyun 				special_pattern_ii_pup |= (1 << pup);
919*4882a593Smuzhiyun 		}
920*4882a593Smuzhiyun 	}
921*4882a593Smuzhiyun 
922*4882a593Smuzhiyun 	/* Run special pattern Low limit search - for relevant pup */
923*4882a593Smuzhiyun 	if (special_pattern_i_pup != 0) {
924*4882a593Smuzhiyun 		DEBUG_DQS_S("DDR3 - DQS Center Calc - Entering special pattern I for Low limit search\n");
925*4882a593Smuzhiyun 		if (MV_OK !=
926*4882a593Smuzhiyun 		    ddr3_special_pattern_i_search(dram_info, cs, ecc, is_tx,
927*4882a593Smuzhiyun 					      special_pattern_i_pup))
928*4882a593Smuzhiyun 			return MV_DDR3_TRAINING_ERR_DQS_LOW_LIMIT_SEARCH;
929*4882a593Smuzhiyun 	}
930*4882a593Smuzhiyun 
931*4882a593Smuzhiyun 	/* Run special pattern High limit search - for relevant pup */
932*4882a593Smuzhiyun 	if (special_pattern_ii_pup != 0) {
933*4882a593Smuzhiyun 		DEBUG_DQS_S("DDR3 - DQS Center Calc - Entering special pattern II for High limit search\n");
934*4882a593Smuzhiyun 		if (MV_OK !=
935*4882a593Smuzhiyun 		    ddr3_special_pattern_ii_search(dram_info, cs, ecc, is_tx,
936*4882a593Smuzhiyun 						   special_pattern_ii_pup))
937*4882a593Smuzhiyun 			return MV_DDR3_TRAINING_ERR_DQS_HIGH_LIMIT_SEARCH;
938*4882a593Smuzhiyun 	}
939*4882a593Smuzhiyun 
940*4882a593Smuzhiyun 	/* Set adll to center = (General_High_limit + General_Low_limit)/2 */
941*4882a593Smuzhiyun 	return ddr3_set_dqs_centralization_results(dram_info, cs, ecc, is_tx);
942*4882a593Smuzhiyun }
943*4882a593Smuzhiyun 
944*4882a593Smuzhiyun /*
945*4882a593Smuzhiyun  * Name:     ddr3_special_pattern_i_search
946*4882a593Smuzhiyun  * Desc:     Execute special pattern low limit search.
947*4882a593Smuzhiyun  * Args:
948*4882a593Smuzhiyun  *           special_pattern_pup  The pups that need the special search
949*4882a593Smuzhiyun  * Notes:
950*4882a593Smuzhiyun  * Returns:  MV_OK if success, other error code if fail.
951*4882a593Smuzhiyun  */
ddr3_special_pattern_i_search(MV_DRAM_INFO * dram_info,u32 cs,u32 ecc,int is_tx,u32 special_pattern_pup)952*4882a593Smuzhiyun int ddr3_special_pattern_i_search(MV_DRAM_INFO *dram_info, u32 cs, u32 ecc,
953*4882a593Smuzhiyun 				  int is_tx, u32 special_pattern_pup)
954*4882a593Smuzhiyun {
955*4882a593Smuzhiyun 	u32 victim_dq;		/* loop index - victim DQ */
956*4882a593Smuzhiyun 	u32 adll_idx;
957*4882a593Smuzhiyun 	u32 pup;
958*4882a593Smuzhiyun 	u32 unlock_pup;		/* bit array of the unlock pups  */
959*4882a593Smuzhiyun 	u32 first_fail;	/* bit array - of pups that  get first fail */
960*4882a593Smuzhiyun 	u32 new_lockup_pup;	/* bit array of compare failed pups */
961*4882a593Smuzhiyun 	u32 pass_pup;		/* bit array of compare pass pup */
962*4882a593Smuzhiyun 	u32 sdram_offset;
963*4882a593Smuzhiyun 	u32 max_pup;
964*4882a593Smuzhiyun 	u32 comp_val;
965*4882a593Smuzhiyun 	u32 special_res[MAX_PUP_NUM];	/* hold tmp results */
966*4882a593Smuzhiyun 
967*4882a593Smuzhiyun 	DEBUG_DQS_S("DDR3 - DQS - Special Pattern I Search - Starting\n");
968*4882a593Smuzhiyun 
969*4882a593Smuzhiyun 	max_pup = ecc + (1 - ecc) * dram_info->num_of_std_pups;
970*4882a593Smuzhiyun 
971*4882a593Smuzhiyun 	/* Init the temporary results to max ADLL value */
972*4882a593Smuzhiyun 	for (pup = 0; pup < max_pup; pup++)
973*4882a593Smuzhiyun 		special_res[pup] = ADLL_MAX;
974*4882a593Smuzhiyun 
975*4882a593Smuzhiyun 	/* Run special pattern for all DQ - use the same pattern */
976*4882a593Smuzhiyun 	for (victim_dq = 0; victim_dq < DQ_NUM; victim_dq++) {
977*4882a593Smuzhiyun 		unlock_pup = special_pattern_pup;
978*4882a593Smuzhiyun 		first_fail = 0;
979*4882a593Smuzhiyun 
980*4882a593Smuzhiyun 		sdram_offset = cs * SDRAM_CS_SIZE + SDRAM_DQS_RX_OFFS +
981*4882a593Smuzhiyun 			LEN_KILLER_PATTERN * 4 * victim_dq;
982*4882a593Smuzhiyun 
983*4882a593Smuzhiyun 		for (pup = 0; pup < max_pup; pup++) {
984*4882a593Smuzhiyun 			/* Set adll value per PUP. adll = high limit per pup */
985*4882a593Smuzhiyun 			if (IS_PUP_ACTIVE(unlock_pup, pup)) {
986*4882a593Smuzhiyun 				/* only for pups that need special search */
987*4882a593Smuzhiyun 				ddr3_write_pup_reg(PUP_DQS_RD, cs,
988*4882a593Smuzhiyun 						   pup + (ecc * ECC_PUP), 0,
989*4882a593Smuzhiyun 						   centralization_high_limit
990*4882a593Smuzhiyun 						   [pup]);
991*4882a593Smuzhiyun 			}
992*4882a593Smuzhiyun 		}
993*4882a593Smuzhiyun 
994*4882a593Smuzhiyun 		adll_idx = 0;
995*4882a593Smuzhiyun 		do {
996*4882a593Smuzhiyun 			/*
997*4882a593Smuzhiyun 			 * Perform read and compare simultaneously for all
998*4882a593Smuzhiyun 			 * un-locked MC use the special pattern mask
999*4882a593Smuzhiyun 			 */
1000*4882a593Smuzhiyun 			new_lockup_pup = 0;
1001*4882a593Smuzhiyun 
1002*4882a593Smuzhiyun 			if (MV_OK !=
1003*4882a593Smuzhiyun 			    ddr3_sdram_dqs_compare(dram_info, unlock_pup,
1004*4882a593Smuzhiyun 						   &new_lockup_pup,
1005*4882a593Smuzhiyun 						   special_pattern
1006*4882a593Smuzhiyun 						   [victim_dq],
1007*4882a593Smuzhiyun 						   LEN_SPECIAL_PATTERN,
1008*4882a593Smuzhiyun 						   sdram_offset, 0,
1009*4882a593Smuzhiyun 						   0, NULL, 1))
1010*4882a593Smuzhiyun 				return MV_FAIL;
1011*4882a593Smuzhiyun 
1012*4882a593Smuzhiyun 			DEBUG_DQS_S("DDR3 - DQS - Special I - ADLL value is: ");
1013*4882a593Smuzhiyun 			DEBUG_DQS_D(adll_idx, 2);
1014*4882a593Smuzhiyun 			DEBUG_DQS_S(", UnlockPup: ");
1015*4882a593Smuzhiyun 			DEBUG_DQS_D(unlock_pup, 2);
1016*4882a593Smuzhiyun 			DEBUG_DQS_S(", NewLockPup: ");
1017*4882a593Smuzhiyun 			DEBUG_DQS_D(new_lockup_pup, 2);
1018*4882a593Smuzhiyun 			DEBUG_DQS_S("\n");
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 			if (unlock_pup != new_lockup_pup)
1021*4882a593Smuzhiyun 				DEBUG_DQS_S("DDR3 - DQS - Special I - Some Pup passed!\n");
1022*4882a593Smuzhiyun 
1023*4882a593Smuzhiyun 			/* Search for pups with passed compare & already fail */
1024*4882a593Smuzhiyun 			pass_pup = first_fail & ~new_lockup_pup & unlock_pup;
1025*4882a593Smuzhiyun 			first_fail |= new_lockup_pup;
1026*4882a593Smuzhiyun 			unlock_pup &= ~pass_pup;
1027*4882a593Smuzhiyun 
1028*4882a593Smuzhiyun 			/* Get pass pups */
1029*4882a593Smuzhiyun 			if (pass_pup != 0) {
1030*4882a593Smuzhiyun 				for (pup = 0; pup < max_pup; pup++) {
1031*4882a593Smuzhiyun 					if (IS_PUP_ACTIVE(pass_pup, pup) ==
1032*4882a593Smuzhiyun 					    1) {
1033*4882a593Smuzhiyun 						/* If pup passed and has first fail = 1 */
1034*4882a593Smuzhiyun 						/* keep min value of ADLL max value - current adll */
1035*4882a593Smuzhiyun 						/* (centralization_high_limit[pup] + adll_idx) = current adll !!! */
1036*4882a593Smuzhiyun 						comp_val =
1037*4882a593Smuzhiyun 						    (ADLL_MAX -
1038*4882a593Smuzhiyun 						     (centralization_high_limit
1039*4882a593Smuzhiyun 						      [pup] + adll_idx));
1040*4882a593Smuzhiyun 
1041*4882a593Smuzhiyun 						DEBUG_DQS_C
1042*4882a593Smuzhiyun 						    ("DDR3 - DQS - Special I - Pup - ",
1043*4882a593Smuzhiyun 						     pup, 1);
1044*4882a593Smuzhiyun 						DEBUG_DQS_C
1045*4882a593Smuzhiyun 						    (" comp_val = ",
1046*4882a593Smuzhiyun 						     comp_val, 2);
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 						if (comp_val <
1049*4882a593Smuzhiyun 						    special_res[pup]) {
1050*4882a593Smuzhiyun 							special_res[pup] =
1051*4882a593Smuzhiyun 							    comp_val;
1052*4882a593Smuzhiyun 							centralization_low_limit
1053*4882a593Smuzhiyun 							    [pup] =
1054*4882a593Smuzhiyun 							    (-1) *
1055*4882a593Smuzhiyun 							    comp_val;
1056*4882a593Smuzhiyun 
1057*4882a593Smuzhiyun 							DEBUG_DQS_C
1058*4882a593Smuzhiyun 							    ("DDR3 - DQS - Special I - Pup - ",
1059*4882a593Smuzhiyun 							     pup, 1);
1060*4882a593Smuzhiyun 							DEBUG_DQS_C
1061*4882a593Smuzhiyun 							    (" Changed Low limit to ",
1062*4882a593Smuzhiyun 							     centralization_low_limit
1063*4882a593Smuzhiyun 							     [pup], 2);
1064*4882a593Smuzhiyun 						}
1065*4882a593Smuzhiyun 					}
1066*4882a593Smuzhiyun 				}
1067*4882a593Smuzhiyun 			}
1068*4882a593Smuzhiyun 
1069*4882a593Smuzhiyun 			/*
1070*4882a593Smuzhiyun 			 * Did all PUP found missing window?
1071*4882a593Smuzhiyun 			 * Check for each pup if adll (different for each pup)
1072*4882a593Smuzhiyun 			 * reach maximum if reach max value - lock the pup
1073*4882a593Smuzhiyun 			 * if not - increment (Move to right one phase - ADLL)
1074*4882a593Smuzhiyun 			 * dqs RX delay
1075*4882a593Smuzhiyun 			 */
1076*4882a593Smuzhiyun 			adll_idx++;
1077*4882a593Smuzhiyun 			for (pup = 0; pup < max_pup; pup++) {
1078*4882a593Smuzhiyun 				if (IS_PUP_ACTIVE(unlock_pup, pup) == 1) {
1079*4882a593Smuzhiyun 					/* Check only unlocked pups */
1080*4882a593Smuzhiyun 					if ((centralization_high_limit[pup] +
1081*4882a593Smuzhiyun 					     adll_idx) >= ADLL_MAX) {
1082*4882a593Smuzhiyun 						/* reach maximum - lock the pup */
1083*4882a593Smuzhiyun 						DEBUG_DQS_C("DDR3 - DQS - Special I - reach maximum - lock pup ",
1084*4882a593Smuzhiyun 							    pup, 1);
1085*4882a593Smuzhiyun 						unlock_pup &= ~(1 << pup);
1086*4882a593Smuzhiyun 					} else {
1087*4882a593Smuzhiyun 						/* Didn't reach maximum - increment ADLL */
1088*4882a593Smuzhiyun 						ddr3_write_pup_reg(PUP_DQS_RD,
1089*4882a593Smuzhiyun 								   cs,
1090*4882a593Smuzhiyun 								   pup +
1091*4882a593Smuzhiyun 								   (ecc *
1092*4882a593Smuzhiyun 								    ECC_PUP), 0,
1093*4882a593Smuzhiyun 								   (centralization_high_limit
1094*4882a593Smuzhiyun 								    [pup] +
1095*4882a593Smuzhiyun 								    adll_idx));
1096*4882a593Smuzhiyun 					}
1097*4882a593Smuzhiyun 				}
1098*4882a593Smuzhiyun 			}
1099*4882a593Smuzhiyun 		} while (unlock_pup != 0);
1100*4882a593Smuzhiyun 	}
1101*4882a593Smuzhiyun 
1102*4882a593Smuzhiyun 	return MV_OK;
1103*4882a593Smuzhiyun }
1104*4882a593Smuzhiyun 
1105*4882a593Smuzhiyun /*
1106*4882a593Smuzhiyun  * Name:     ddr3_special_pattern_ii_search
1107*4882a593Smuzhiyun  * Desc:     Execute special pattern high limit search.
1108*4882a593Smuzhiyun  * Args:
1109*4882a593Smuzhiyun  *           special_pattern_pup  The pups that need the special search
1110*4882a593Smuzhiyun  * Notes:
1111*4882a593Smuzhiyun  * Returns:  MV_OK if success, other error code if fail.
1112*4882a593Smuzhiyun  */
ddr3_special_pattern_ii_search(MV_DRAM_INFO * dram_info,u32 cs,u32 ecc,int is_tx,u32 special_pattern_pup)1113*4882a593Smuzhiyun int ddr3_special_pattern_ii_search(MV_DRAM_INFO *dram_info, u32 cs, u32 ecc,
1114*4882a593Smuzhiyun 				   int is_tx, u32 special_pattern_pup)
1115*4882a593Smuzhiyun {
1116*4882a593Smuzhiyun 	u32 victim_dq;		/* loop index - victim DQ */
1117*4882a593Smuzhiyun 	u32 adll_idx;
1118*4882a593Smuzhiyun 	u32 pup;
1119*4882a593Smuzhiyun 	u32 unlock_pup;		/* bit array of the unlock pups  */
1120*4882a593Smuzhiyun 	u32 first_fail;	/* bit array - of pups that  get first fail */
1121*4882a593Smuzhiyun 	u32 new_lockup_pup;	/* bit array of compare failed pups */
1122*4882a593Smuzhiyun 	u32 pass_pup;		/* bit array of compare pass pup */
1123*4882a593Smuzhiyun 	u32 sdram_offset;
1124*4882a593Smuzhiyun 	u32 max_pup;
1125*4882a593Smuzhiyun 	u32 comp_val;
1126*4882a593Smuzhiyun 	u32 special_res[MAX_PUP_NUM];	/* hold tmp results */
1127*4882a593Smuzhiyun 
1128*4882a593Smuzhiyun 	DEBUG_DQS_S("DDR3 - DQS - Special Pattern II Search - Starting\n");
1129*4882a593Smuzhiyun 
1130*4882a593Smuzhiyun 	max_pup = (ecc + (1 - ecc) * dram_info->num_of_std_pups);
1131*4882a593Smuzhiyun 
1132*4882a593Smuzhiyun 	/* init the tmporary results to max ADLL value */
1133*4882a593Smuzhiyun 	for (pup = 0; pup < max_pup; pup++)
1134*4882a593Smuzhiyun 		special_res[pup] = ADLL_MAX;
1135*4882a593Smuzhiyun 
1136*4882a593Smuzhiyun 	sdram_offset = cs * SDRAM_CS_SIZE + SDRAM_DQS_RX_OFFS;
1137*4882a593Smuzhiyun 
1138*4882a593Smuzhiyun 	/* run special pattern for all DQ - use the same pattern */
1139*4882a593Smuzhiyun 	for (victim_dq = 0; victim_dq < DQ_NUM; victim_dq++) {
1140*4882a593Smuzhiyun 		unlock_pup = special_pattern_pup;
1141*4882a593Smuzhiyun 		first_fail = 0;
1142*4882a593Smuzhiyun 
1143*4882a593Smuzhiyun 		for (pup = 0; pup < max_pup; pup++) {
1144*4882a593Smuzhiyun 			/* Set adll value per PUP. adll = 0 */
1145*4882a593Smuzhiyun 			if (IS_PUP_ACTIVE(unlock_pup, pup)) {
1146*4882a593Smuzhiyun 				/* Only for pups that need special search */
1147*4882a593Smuzhiyun 				ddr3_write_pup_reg(PUP_DQS_RD, cs,
1148*4882a593Smuzhiyun 						   pup + (ecc * ECC_PUP), 0,
1149*4882a593Smuzhiyun 						   ADLL_MIN);
1150*4882a593Smuzhiyun 			}
1151*4882a593Smuzhiyun 		}
1152*4882a593Smuzhiyun 
1153*4882a593Smuzhiyun 		adll_idx = 0;
1154*4882a593Smuzhiyun 		do {
1155*4882a593Smuzhiyun 			/*
1156*4882a593Smuzhiyun 			 * Perform read and compare simultaneously for all
1157*4882a593Smuzhiyun 			 * un-locked MC use the special pattern mask
1158*4882a593Smuzhiyun 			 */
1159*4882a593Smuzhiyun 			new_lockup_pup = 0;
1160*4882a593Smuzhiyun 
1161*4882a593Smuzhiyun 			if (MV_OK != ddr3_sdram_dqs_compare(
1162*4882a593Smuzhiyun 				    dram_info, unlock_pup, &new_lockup_pup,
1163*4882a593Smuzhiyun 				    special_pattern[victim_dq],
1164*4882a593Smuzhiyun 				    LEN_SPECIAL_PATTERN,
1165*4882a593Smuzhiyun 				    sdram_offset, 0, 0, NULL, 0))
1166*4882a593Smuzhiyun 				return MV_FAIL;
1167*4882a593Smuzhiyun 
1168*4882a593Smuzhiyun 			DEBUG_DQS_S("DDR3 - DQS - Special II - ADLL value is ");
1169*4882a593Smuzhiyun 			DEBUG_DQS_D(adll_idx, 2);
1170*4882a593Smuzhiyun 			DEBUG_DQS_S("unlock_pup ");
1171*4882a593Smuzhiyun 			DEBUG_DQS_D(unlock_pup, 1);
1172*4882a593Smuzhiyun 			DEBUG_DQS_S("new_lockup_pup ");
1173*4882a593Smuzhiyun 			DEBUG_DQS_D(new_lockup_pup, 1);
1174*4882a593Smuzhiyun 			DEBUG_DQS_S("\n");
1175*4882a593Smuzhiyun 
1176*4882a593Smuzhiyun 			if (unlock_pup != new_lockup_pup) {
1177*4882a593Smuzhiyun 				DEBUG_DQS_S("DDR3 - DQS - Special II - Some Pup passed!\n");
1178*4882a593Smuzhiyun 			}
1179*4882a593Smuzhiyun 
1180*4882a593Smuzhiyun 			/* Search for pups with passed compare & already fail */
1181*4882a593Smuzhiyun 			pass_pup = first_fail & ~new_lockup_pup & unlock_pup;
1182*4882a593Smuzhiyun 			first_fail |= new_lockup_pup;
1183*4882a593Smuzhiyun 			unlock_pup &= ~pass_pup;
1184*4882a593Smuzhiyun 
1185*4882a593Smuzhiyun 			/* Get pass pups */
1186*4882a593Smuzhiyun 			if (pass_pup != 0) {
1187*4882a593Smuzhiyun 				for (pup = 0; pup < max_pup; pup++) {
1188*4882a593Smuzhiyun 					if (IS_PUP_ACTIVE(pass_pup, pup) ==
1189*4882a593Smuzhiyun 					    1) {
1190*4882a593Smuzhiyun 						/* If pup passed and has first fail = 1 */
1191*4882a593Smuzhiyun 						/* keep min value of ADLL max value - current adll */
1192*4882a593Smuzhiyun 						/* (adll_idx) = current adll !!! */
1193*4882a593Smuzhiyun 						comp_val = adll_idx;
1194*4882a593Smuzhiyun 
1195*4882a593Smuzhiyun 						DEBUG_DQS_C("DDR3 - DQS - Special II - Pup - ",
1196*4882a593Smuzhiyun 							    pup, 1);
1197*4882a593Smuzhiyun 						DEBUG_DQS_C(" comp_val = ",
1198*4882a593Smuzhiyun 							    comp_val, 1);
1199*4882a593Smuzhiyun 
1200*4882a593Smuzhiyun 						if (comp_val <
1201*4882a593Smuzhiyun 						    special_res[pup]) {
1202*4882a593Smuzhiyun 							special_res[pup] =
1203*4882a593Smuzhiyun 							    comp_val;
1204*4882a593Smuzhiyun 							centralization_high_limit
1205*4882a593Smuzhiyun 							    [pup] =
1206*4882a593Smuzhiyun 							    ADLL_MAX +
1207*4882a593Smuzhiyun 							    comp_val;
1208*4882a593Smuzhiyun 
1209*4882a593Smuzhiyun 							DEBUG_DQS_C
1210*4882a593Smuzhiyun 							    ("DDR3 - DQS - Special II - Pup - ",
1211*4882a593Smuzhiyun 							     pup, 1);
1212*4882a593Smuzhiyun 							DEBUG_DQS_C
1213*4882a593Smuzhiyun 							    (" Changed High limit to ",
1214*4882a593Smuzhiyun 							     centralization_high_limit
1215*4882a593Smuzhiyun 							     [pup], 2);
1216*4882a593Smuzhiyun 						}
1217*4882a593Smuzhiyun 					}
1218*4882a593Smuzhiyun 				}
1219*4882a593Smuzhiyun 			}
1220*4882a593Smuzhiyun 
1221*4882a593Smuzhiyun 			/*
1222*4882a593Smuzhiyun 			 * Did all PUP found missing window?
1223*4882a593Smuzhiyun 			 * Check for each pup if adll (different for each pup)
1224*4882a593Smuzhiyun 			 * reach maximum if reach max value - lock the pup
1225*4882a593Smuzhiyun 			 * if not - increment (Move to right one phase - ADLL)
1226*4882a593Smuzhiyun 			 * dqs RX delay
1227*4882a593Smuzhiyun 			 */
1228*4882a593Smuzhiyun 			adll_idx++;
1229*4882a593Smuzhiyun 			for (pup = 0; pup < max_pup; pup++) {
1230*4882a593Smuzhiyun 				if (IS_PUP_ACTIVE(unlock_pup, pup) == 1) {
1231*4882a593Smuzhiyun 					/* Check only unlocked pups */
1232*4882a593Smuzhiyun 					if ((adll_idx) >= ADLL_MAX) {
1233*4882a593Smuzhiyun 						/* Reach maximum - lock the pup */
1234*4882a593Smuzhiyun 						DEBUG_DQS_C("DDR3 - DQS - Special II - reach maximum - lock pup ",
1235*4882a593Smuzhiyun 							    pup, 1);
1236*4882a593Smuzhiyun 						unlock_pup &= ~(1 << pup);
1237*4882a593Smuzhiyun 					} else {
1238*4882a593Smuzhiyun 						/* Didn't reach maximum - increment ADLL */
1239*4882a593Smuzhiyun 						ddr3_write_pup_reg(PUP_DQS_RD,
1240*4882a593Smuzhiyun 								   cs,
1241*4882a593Smuzhiyun 								   pup +
1242*4882a593Smuzhiyun 								   (ecc *
1243*4882a593Smuzhiyun 								    ECC_PUP), 0,
1244*4882a593Smuzhiyun 								   (adll_idx));
1245*4882a593Smuzhiyun 					}
1246*4882a593Smuzhiyun 				}
1247*4882a593Smuzhiyun 			}
1248*4882a593Smuzhiyun 		} while (unlock_pup != 0);
1249*4882a593Smuzhiyun 	}
1250*4882a593Smuzhiyun 
1251*4882a593Smuzhiyun 	return MV_OK;
1252*4882a593Smuzhiyun }
1253*4882a593Smuzhiyun 
1254*4882a593Smuzhiyun /*
1255*4882a593Smuzhiyun  * Name:     ddr3_set_dqs_centralization_results
1256*4882a593Smuzhiyun  * Desc:     Set to HW the DQS centralization phase results.
1257*4882a593Smuzhiyun  * Args:
1258*4882a593Smuzhiyun  *           is_tx             Indicates whether to set Tx or RX results
1259*4882a593Smuzhiyun  * Notes:
1260*4882a593Smuzhiyun  * Returns:  MV_OK if success, other error code if fail.
1261*4882a593Smuzhiyun  */
ddr3_set_dqs_centralization_results(MV_DRAM_INFO * dram_info,u32 cs,u32 ecc,int is_tx)1262*4882a593Smuzhiyun int ddr3_set_dqs_centralization_results(MV_DRAM_INFO *dram_info, u32 cs,
1263*4882a593Smuzhiyun 					u32 ecc, int is_tx)
1264*4882a593Smuzhiyun {
1265*4882a593Smuzhiyun 	u32 pup, pup_num;
1266*4882a593Smuzhiyun 	int addl_val;
1267*4882a593Smuzhiyun 	u32 max_pup;
1268*4882a593Smuzhiyun 
1269*4882a593Smuzhiyun 	max_pup = (ecc + (1 - ecc) * dram_info->num_of_std_pups);
1270*4882a593Smuzhiyun 
1271*4882a593Smuzhiyun 	DEBUG_DQS_RESULTS_S("\n############ LOG LEVEL 2(Windows margins) ############\n");
1272*4882a593Smuzhiyun 
1273*4882a593Smuzhiyun 	if (is_tx) {
1274*4882a593Smuzhiyun 		DEBUG_DQS_RESULTS_C("DDR3 - DQS TX - Set Dqs Centralization Results - CS: ",
1275*4882a593Smuzhiyun 				    cs, 1);
1276*4882a593Smuzhiyun 	} else {
1277*4882a593Smuzhiyun 		DEBUG_DQS_RESULTS_C("DDR3 - DQS RX - Set Dqs Centralization Results - CS: ",
1278*4882a593Smuzhiyun 				    cs, 1);
1279*4882a593Smuzhiyun 	}
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 	/* Set adll to center = (General_High_limit + General_Low_limit)/2 */
1282*4882a593Smuzhiyun 	DEBUG_DQS_RESULTS_S("\nDQS    LOW     HIGH     WIN-SIZE      Set\n");
1283*4882a593Smuzhiyun 	DEBUG_DQS_RESULTS_S("==============================================\n");
1284*4882a593Smuzhiyun 	for (pup = 0; pup < max_pup; pup++) {
1285*4882a593Smuzhiyun 		addl_val = (centralization_high_limit[pup] +
1286*4882a593Smuzhiyun 			    centralization_low_limit[pup]) / 2;
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun 		pup_num = pup * (1 - ecc) + ecc * ECC_PUP;
1289*4882a593Smuzhiyun 
1290*4882a593Smuzhiyun 		DEBUG_DQS_RESULTS_D(pup_num, 1);
1291*4882a593Smuzhiyun 		DEBUG_DQS_RESULTS_S("     0x");
1292*4882a593Smuzhiyun 		DEBUG_DQS_RESULTS_D(centralization_low_limit[pup], 2);
1293*4882a593Smuzhiyun 		DEBUG_DQS_RESULTS_S("      0x");
1294*4882a593Smuzhiyun 		DEBUG_DQS_RESULTS_D(centralization_high_limit[pup], 2);
1295*4882a593Smuzhiyun 		DEBUG_DQS_RESULTS_S("      0x");
1296*4882a593Smuzhiyun 		DEBUG_DQS_RESULTS_D(centralization_high_limit[pup] -
1297*4882a593Smuzhiyun 				    centralization_low_limit[pup], 2);
1298*4882a593Smuzhiyun 		DEBUG_DQS_RESULTS_S("       0x");
1299*4882a593Smuzhiyun 		DEBUG_DQS_RESULTS_D(addl_val, 2);
1300*4882a593Smuzhiyun 		DEBUG_DQS_RESULTS_S("\n");
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun 		if (addl_val < ADLL_MIN) {
1303*4882a593Smuzhiyun 			addl_val = ADLL_MIN;
1304*4882a593Smuzhiyun 			DEBUG_DQS_RESULTS_S("DDR3 - DQS - Setting ADLL value for Pup to MIN (since it was lower than 0)\n");
1305*4882a593Smuzhiyun 		}
1306*4882a593Smuzhiyun 
1307*4882a593Smuzhiyun 		if (addl_val > ADLL_MAX) {
1308*4882a593Smuzhiyun 			addl_val = ADLL_MAX;
1309*4882a593Smuzhiyun 			DEBUG_DQS_RESULTS_S("DDR3 - DQS - Setting ADLL value for Pup to MAX (since it was higher than 31)\n");
1310*4882a593Smuzhiyun 		}
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 		if (is_tx) {
1313*4882a593Smuzhiyun 			ddr3_write_pup_reg(PUP_DQS_WR, cs, pup_num, 0,
1314*4882a593Smuzhiyun 					   addl_val +
1315*4882a593Smuzhiyun 					   dram_info->wl_val[cs][pup_num][D]);
1316*4882a593Smuzhiyun 		} else {
1317*4882a593Smuzhiyun 			ddr3_write_pup_reg(PUP_DQS_RD, cs, pup_num, 0,
1318*4882a593Smuzhiyun 					   addl_val);
1319*4882a593Smuzhiyun 		}
1320*4882a593Smuzhiyun 	}
1321*4882a593Smuzhiyun 
1322*4882a593Smuzhiyun 	return MV_OK;
1323*4882a593Smuzhiyun }
1324*4882a593Smuzhiyun 
1325*4882a593Smuzhiyun /*
1326*4882a593Smuzhiyun  * Set training patterns
1327*4882a593Smuzhiyun  */
ddr3_load_dqs_patterns(MV_DRAM_INFO * dram_info)1328*4882a593Smuzhiyun int ddr3_load_dqs_patterns(MV_DRAM_INFO *dram_info)
1329*4882a593Smuzhiyun {
1330*4882a593Smuzhiyun 	u32 cs, cs_count, cs_tmp, victim_dq;
1331*4882a593Smuzhiyun 	u32 sdram_addr;
1332*4882a593Smuzhiyun 	u32 *pattern_ptr;
1333*4882a593Smuzhiyun 
1334*4882a593Smuzhiyun 	/* Loop for each CS */
1335*4882a593Smuzhiyun 	for (cs = 0; cs < MAX_CS; cs++) {
1336*4882a593Smuzhiyun 		if (dram_info->cs_ena & (1 << cs)) {
1337*4882a593Smuzhiyun 			cs_count = 0;
1338*4882a593Smuzhiyun 			for (cs_tmp = 0; cs_tmp < cs; cs_tmp++) {
1339*4882a593Smuzhiyun 				if (dram_info->cs_ena & (1 << cs_tmp))
1340*4882a593Smuzhiyun 					cs_count++;
1341*4882a593Smuzhiyun 			}
1342*4882a593Smuzhiyun 
1343*4882a593Smuzhiyun 			/* Init killer pattern */
1344*4882a593Smuzhiyun 			sdram_addr = (cs_count * (SDRAM_CS_SIZE + 1) +
1345*4882a593Smuzhiyun 				      SDRAM_DQS_RX_OFFS);
1346*4882a593Smuzhiyun 			for (victim_dq = 0; victim_dq < DQ_NUM; victim_dq++) {
1347*4882a593Smuzhiyun 				pattern_ptr = ddr3_dqs_choose_pattern(dram_info,
1348*4882a593Smuzhiyun 								      victim_dq);
1349*4882a593Smuzhiyun 				if (MV_OK != ddr3_sdram_dqs_compare(
1350*4882a593Smuzhiyun 					    dram_info, (u32)NULL, NULL,
1351*4882a593Smuzhiyun 					    pattern_ptr, LEN_KILLER_PATTERN,
1352*4882a593Smuzhiyun 					    sdram_addr + LEN_KILLER_PATTERN *
1353*4882a593Smuzhiyun 					    4 * victim_dq, 1, 0, NULL,
1354*4882a593Smuzhiyun 					    0))
1355*4882a593Smuzhiyun 					return MV_DDR3_TRAINING_ERR_DQS_PATTERN;
1356*4882a593Smuzhiyun 			}
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 			/* Init special-killer pattern */
1359*4882a593Smuzhiyun 			sdram_addr = (cs_count * (SDRAM_CS_SIZE + 1) +
1360*4882a593Smuzhiyun 				      SDRAM_DQS_RX_SPECIAL_OFFS);
1361*4882a593Smuzhiyun 			for (victim_dq = 0; victim_dq < DQ_NUM; victim_dq++) {
1362*4882a593Smuzhiyun 				if (MV_OK != ddr3_sdram_dqs_compare(
1363*4882a593Smuzhiyun 					    dram_info, (u32)NULL, NULL,
1364*4882a593Smuzhiyun 					    special_pattern[victim_dq],
1365*4882a593Smuzhiyun 					    LEN_KILLER_PATTERN, sdram_addr +
1366*4882a593Smuzhiyun 					    LEN_KILLER_PATTERN * 4 * victim_dq,
1367*4882a593Smuzhiyun 					    1, 0, NULL, 0))
1368*4882a593Smuzhiyun 					return MV_DDR3_TRAINING_ERR_DQS_PATTERN;
1369*4882a593Smuzhiyun 			}
1370*4882a593Smuzhiyun 		}
1371*4882a593Smuzhiyun 	}
1372*4882a593Smuzhiyun 
1373*4882a593Smuzhiyun 	return MV_OK;
1374*4882a593Smuzhiyun }
1375