xref: /OK3568_Linux_fs/u-boot/drivers/ddr/marvell/a38x/xor_regs.h (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) Marvell International Ltd. and its affiliates
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #ifndef _XOR_REGS_h
8*4882a593Smuzhiyun #define _XOR_REGS_h
9*4882a593Smuzhiyun 
10*4882a593Smuzhiyun /*
11*4882a593Smuzhiyun  * For controllers that have two XOR units, then chans 2 & 3 will be
12*4882a593Smuzhiyun  * mapped to channels 0 & 1 of unit 1
13*4882a593Smuzhiyun  */
14*4882a593Smuzhiyun #define XOR_UNIT(chan)	((chan) >> 1)
15*4882a593Smuzhiyun #define XOR_CHAN(chan)  ((chan) & 1)
16*4882a593Smuzhiyun 
17*4882a593Smuzhiyun #define MV_XOR_REGS_OFFSET(unit)	(0x60900)
18*4882a593Smuzhiyun #define MV_XOR_REGS_BASE(unit)		(MV_XOR_REGS_OFFSET(unit))
19*4882a593Smuzhiyun 
20*4882a593Smuzhiyun /* XOR Engine Control Register Map */
21*4882a593Smuzhiyun #define XOR_CHANNEL_ARBITER_REG(unit)	(MV_XOR_REGS_BASE(unit))
22*4882a593Smuzhiyun #define XOR_CONFIG_REG(unit, chan)	(MV_XOR_REGS_BASE(unit) + \
23*4882a593Smuzhiyun 					 (0x10 + ((chan) * 4)))
24*4882a593Smuzhiyun #define XOR_ACTIVATION_REG(unit, chan)	(MV_XOR_REGS_BASE(unit) + \
25*4882a593Smuzhiyun 					 (0x20 + ((chan) * 4)))
26*4882a593Smuzhiyun 
27*4882a593Smuzhiyun /* XOR Engine Interrupt Register Map */
28*4882a593Smuzhiyun #define XOR_CAUSE_REG(unit)		(MV_XOR_REGS_BASE(unit)+(0x30))
29*4882a593Smuzhiyun #define XOR_MASK_REG(unit)		(MV_XOR_REGS_BASE(unit)+(0x40))
30*4882a593Smuzhiyun #define XOR_ERROR_CAUSE_REG(unit)	(MV_XOR_REGS_BASE(unit)+(0x50))
31*4882a593Smuzhiyun #define XOR_ERROR_ADDR_REG(unit)	(MV_XOR_REGS_BASE(unit)+(0x60))
32*4882a593Smuzhiyun 
33*4882a593Smuzhiyun /* XOR Engine Descriptor Register Map */
34*4882a593Smuzhiyun #define XOR_NEXT_DESC_PTR_REG(unit, chan) (MV_XOR_REGS_BASE(unit) + \
35*4882a593Smuzhiyun 					   (0x200 + ((chan) * 4)))
36*4882a593Smuzhiyun #define XOR_CURR_DESC_PTR_REG(unit, chan) (MV_XOR_REGS_BASE(unit) + \
37*4882a593Smuzhiyun 					   (0x210 + ((chan) * 4)))
38*4882a593Smuzhiyun #define XOR_BYTE_COUNT_REG(unit, chan)	(MV_XOR_REGS_BASE(unit) + \
39*4882a593Smuzhiyun 					 (0x220 + ((chan) * 4)))
40*4882a593Smuzhiyun 
41*4882a593Smuzhiyun /* XOR Engine ECC/Mem_init Register Map */
42*4882a593Smuzhiyun #define XOR_DST_PTR_REG(unit, chan)	(MV_XOR_REGS_BASE(unit) + \
43*4882a593Smuzhiyun 					 (0x2b0 + ((chan) * 4)))
44*4882a593Smuzhiyun #define XOR_BLOCK_SIZE_REG(unit, chan)	(MV_XOR_REGS_BASE(unit) + \
45*4882a593Smuzhiyun 					 (0x2c0 + ((chan) * 4)))
46*4882a593Smuzhiyun #define XOR_TIMER_MODE_CTRL_REG(unit)	(MV_XOR_REGS_BASE(unit) + (0x2d0))
47*4882a593Smuzhiyun #define XOR_TIMER_MODE_INIT_VAL_REG(unit) (MV_XOR_REGS_BASE(unit) + (0x2d4))
48*4882a593Smuzhiyun #define XOR_TIMER_MODE_CURR_VAL_REG(unit) (MV_XOR_REGS_BASE(unit) + (0x2d8))
49*4882a593Smuzhiyun #define XOR_INIT_VAL_LOW_REG(unit)	(MV_XOR_REGS_BASE(unit) + (0x2e0))
50*4882a593Smuzhiyun #define XOR_INIT_VAL_HIGH_REG(unit)	(MV_XOR_REGS_BASE(unit) + (0x2e4))
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun /* XOR Engine Debug Register Map */
53*4882a593Smuzhiyun #define XOR_DEBUG_REG(unit)		(MV_XOR_REGS_BASE(unit) + (0x70))
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /* XOR register fileds */
56*4882a593Smuzhiyun 
57*4882a593Smuzhiyun /* XOR Engine Channel Arbiter Register */
58*4882a593Smuzhiyun #define XECAR_SLICE_OFFS(slice_num)	(slice_num)
59*4882a593Smuzhiyun #define XECAR_SLICE_MASK(slice_num)	(1 << (XECAR_SLICE_OFFS(slice_num)))
60*4882a593Smuzhiyun 
61*4882a593Smuzhiyun /* XOR Engine [0..1] Configuration Registers */
62*4882a593Smuzhiyun #define XEXCR_OPERATION_MODE_OFFS	(0)
63*4882a593Smuzhiyun #define XEXCR_OPERATION_MODE_MASK	(7 << XEXCR_OPERATION_MODE_OFFS)
64*4882a593Smuzhiyun #define XEXCR_OPERATION_MODE_XOR	(0 << XEXCR_OPERATION_MODE_OFFS)
65*4882a593Smuzhiyun #define XEXCR_OPERATION_MODE_CRC	(1 << XEXCR_OPERATION_MODE_OFFS)
66*4882a593Smuzhiyun #define XEXCR_OPERATION_MODE_DMA	(2 << XEXCR_OPERATION_MODE_OFFS)
67*4882a593Smuzhiyun #define XEXCR_OPERATION_MODE_ECC	(3 << XEXCR_OPERATION_MODE_OFFS)
68*4882a593Smuzhiyun #define XEXCR_OPERATION_MODE_MEM_INIT	(4 << XEXCR_OPERATION_MODE_OFFS)
69*4882a593Smuzhiyun 
70*4882a593Smuzhiyun #define XEXCR_SRC_BURST_LIMIT_OFFS	(4)
71*4882a593Smuzhiyun #define XEXCR_SRC_BURST_LIMIT_MASK	(7 << XEXCR_SRC_BURST_LIMIT_OFFS)
72*4882a593Smuzhiyun #define XEXCR_DST_BURST_LIMIT_OFFS	(8)
73*4882a593Smuzhiyun #define XEXCR_DST_BURST_LIMIT_MASK	(7 << XEXCR_DST_BURST_LIMIT_OFFS)
74*4882a593Smuzhiyun #define XEXCR_DRD_RES_SWP_OFFS		(12)
75*4882a593Smuzhiyun #define XEXCR_DRD_RES_SWP_MASK		(1 << XEXCR_DRD_RES_SWP_OFFS)
76*4882a593Smuzhiyun #define XEXCR_DWR_REQ_SWP_OFFS		(13)
77*4882a593Smuzhiyun #define XEXCR_DWR_REQ_SWP_MASK		(1 << XEXCR_DWR_REQ_SWP_OFFS)
78*4882a593Smuzhiyun #define XEXCR_DES_SWP_OFFS		(14)
79*4882a593Smuzhiyun #define XEXCR_DES_SWP_MASK		(1 << XEXCR_DES_SWP_OFFS)
80*4882a593Smuzhiyun #define XEXCR_REG_ACC_PROTECT_OFFS	(15)
81*4882a593Smuzhiyun #define XEXCR_REG_ACC_PROTECT_MASK	(1 << XEXCR_REG_ACC_PROTECT_OFFS)
82*4882a593Smuzhiyun 
83*4882a593Smuzhiyun /* XOR Engine [0..1] Activation Registers */
84*4882a593Smuzhiyun #define XEXACTR_XESTART_OFFS		(0)
85*4882a593Smuzhiyun #define XEXACTR_XESTART_MASK		(1 << XEXACTR_XESTART_OFFS)
86*4882a593Smuzhiyun #define XEXACTR_XESTOP_OFFS		(1)
87*4882a593Smuzhiyun #define XEXACTR_XESTOP_MASK		(1 << XEXACTR_XESTOP_OFFS)
88*4882a593Smuzhiyun #define XEXACTR_XEPAUSE_OFFS		(2)
89*4882a593Smuzhiyun #define XEXACTR_XEPAUSE_MASK		(1 << XEXACTR_XEPAUSE_OFFS)
90*4882a593Smuzhiyun #define XEXACTR_XERESTART_OFFS		(3)
91*4882a593Smuzhiyun #define XEXACTR_XERESTART_MASK		(1 << XEXACTR_XERESTART_OFFS)
92*4882a593Smuzhiyun #define XEXACTR_XESTATUS_OFFS		(4)
93*4882a593Smuzhiyun #define XEXACTR_XESTATUS_MASK		(3 << XEXACTR_XESTATUS_OFFS)
94*4882a593Smuzhiyun #define XEXACTR_XESTATUS_IDLE		(0 << XEXACTR_XESTATUS_OFFS)
95*4882a593Smuzhiyun #define XEXACTR_XESTATUS_ACTIVE		(1 << XEXACTR_XESTATUS_OFFS)
96*4882a593Smuzhiyun #define XEXACTR_XESTATUS_PAUSED		(2 << XEXACTR_XESTATUS_OFFS)
97*4882a593Smuzhiyun 
98*4882a593Smuzhiyun /* XOR Engine Interrupt Cause Register (XEICR) */
99*4882a593Smuzhiyun #define XEICR_CHAN_OFFS			16
100*4882a593Smuzhiyun #define XEICR_CAUSE_OFFS(chan)		(chan * XEICR_CHAN_OFFS)
101*4882a593Smuzhiyun #define XEICR_CAUSE_MASK(chan, cause)	(1 << (cause + XEICR_CAUSE_OFFS(chan)))
102*4882a593Smuzhiyun #define XEICR_COMP_MASK_ALL		0x000f000f
103*4882a593Smuzhiyun #define XEICR_COMP_MASK(chan)		(0x000f << XEICR_CAUSE_OFFS(chan))
104*4882a593Smuzhiyun #define XEICR_ERR_MASK			0x03800380
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun /* XOR Engine Error Cause Register (XEECR) */
107*4882a593Smuzhiyun #define XEECR_ERR_TYPE_OFFS		0
108*4882a593Smuzhiyun #define XEECR_ERR_TYPE_MASK		(0x1f << XEECR_ERR_TYPE_OFFS)
109*4882a593Smuzhiyun 
110*4882a593Smuzhiyun /* XOR Engine Error Address Register (XEEAR) */
111*4882a593Smuzhiyun #define XEEAR_ERR_ADDR_OFFS		(0)
112*4882a593Smuzhiyun #define XEEAR_ERR_ADDR_MASK		(0xffffffff << XEEAR_ERR_ADDR_OFFS)
113*4882a593Smuzhiyun 
114*4882a593Smuzhiyun /* XOR Engine [0..1] Next Descriptor Pointer Register */
115*4882a593Smuzhiyun #define XEXNDPR_NEXT_DESC_PTR_OFFS	(0)
116*4882a593Smuzhiyun #define XEXNDPR_NEXT_DESC_PTR_MASK	(0xffffffff << \
117*4882a593Smuzhiyun 					 XEXNDPR_NEXT_DESC_PTR_OFFS)
118*4882a593Smuzhiyun 
119*4882a593Smuzhiyun /* XOR Engine [0..1] Current Descriptor Pointer Register */
120*4882a593Smuzhiyun #define XEXCDPR_CURRENT_DESC_PTR_OFFS	(0)
121*4882a593Smuzhiyun #define XEXCDPR_CURRENT_DESC_PTR_MASK	(0xffffffff << \
122*4882a593Smuzhiyun 					 XEXCDPR_CURRENT_DESC_PTR_OFFS)
123*4882a593Smuzhiyun 
124*4882a593Smuzhiyun /* XOR Engine [0..1] Byte Count Register */
125*4882a593Smuzhiyun #define XEXBCR_BYTE_CNT_OFFS		(0)
126*4882a593Smuzhiyun #define XEXBCR_BYTE_CNT_MASK		(0xffffffff << XEXBCR_BYTE_CNT_OFFS)
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun /* XOR Engine [0..1] Destination Pointer Register */
129*4882a593Smuzhiyun #define XEXDPR_DST_PTR_OFFS		(0)
130*4882a593Smuzhiyun #define XEXDPR_DST_PTR_MASK		(0xffffffff << XEXDPR_DST_PTR_OFFS)
131*4882a593Smuzhiyun #define XEXDPR_DST_PTR_XOR_MASK		(0x3f)
132*4882a593Smuzhiyun #define XEXDPR_DST_PTR_DMA_MASK		(0x1f)
133*4882a593Smuzhiyun #define XEXDPR_DST_PTR_CRC_MASK		(0x1f)
134*4882a593Smuzhiyun 
135*4882a593Smuzhiyun /* XOR Engine[0..1] Block Size Registers */
136*4882a593Smuzhiyun #define XEXBSR_BLOCK_SIZE_OFFS		(0)
137*4882a593Smuzhiyun #define XEXBSR_BLOCK_SIZE_MASK		(0xffffffff << XEXBSR_BLOCK_SIZE_OFFS)
138*4882a593Smuzhiyun #define XEXBSR_BLOCK_SIZE_MIN_VALUE	(128)
139*4882a593Smuzhiyun #define XEXBSR_BLOCK_SIZE_MAX_VALUE	(0xffffffff)
140*4882a593Smuzhiyun 
141*4882a593Smuzhiyun /* XOR Engine Timer Mode Control Register (XETMCR) */
142*4882a593Smuzhiyun #define XETMCR_TIMER_EN_OFFS		(0)
143*4882a593Smuzhiyun #define XETMCR_TIMER_EN_MASK		(1 << XETMCR_TIMER_EN_OFFS)
144*4882a593Smuzhiyun #define XETMCR_TIMER_EN_ENABLE		(1 << XETMCR_TIMER_EN_OFFS)
145*4882a593Smuzhiyun #define XETMCR_TIMER_EN_DISABLE		(0 << XETMCR_TIMER_EN_OFFS)
146*4882a593Smuzhiyun #define XETMCR_SECTION_SIZE_CTRL_OFFS	(8)
147*4882a593Smuzhiyun #define XETMCR_SECTION_SIZE_CTRL_MASK	(0x1f << XETMCR_SECTION_SIZE_CTRL_OFFS)
148*4882a593Smuzhiyun #define XETMCR_SECTION_SIZE_MIN_VALUE	(7)
149*4882a593Smuzhiyun #define XETMCR_SECTION_SIZE_MAX_VALUE	(31)
150*4882a593Smuzhiyun 
151*4882a593Smuzhiyun /* XOR Engine Timer Mode Initial Value Register (XETMIVR) */
152*4882a593Smuzhiyun #define XETMIVR_TIMER_INIT_VAL_OFFS	(0)
153*4882a593Smuzhiyun #define XETMIVR_TIMER_INIT_VAL_MASK	(0xffffffff << \
154*4882a593Smuzhiyun 					 XETMIVR_TIMER_INIT_VAL_OFFS)
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun /* XOR Engine Timer Mode Current Value Register (XETMCVR) */
157*4882a593Smuzhiyun #define XETMCVR_TIMER_CRNT_VAL_OFFS	(0)
158*4882a593Smuzhiyun #define XETMCVR_TIMER_CRNT_VAL_MASK	(0xffffffff << \
159*4882a593Smuzhiyun 					 XETMCVR_TIMER_CRNT_VAL_OFFS)
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun /* XOR Engine Initial Value Register Low (XEIVRL) */
162*4882a593Smuzhiyun #define XEIVRL_INIT_VAL_L_OFFS		(0)
163*4882a593Smuzhiyun #define XEIVRL_INIT_VAL_L_MASK		(0xffffffff << XEIVRL_INIT_VAL_L_OFFS)
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun /* XOR Engine Initial Value Register High (XEIVRH) */
166*4882a593Smuzhiyun #define XEIVRH_INIT_VAL_H_OFFS		(0)
167*4882a593Smuzhiyun #define XEIVRH_INIT_VAL_H_MASK		(0xffffffff << XEIVRH_INIT_VAL_H_OFFS)
168*4882a593Smuzhiyun 
169*4882a593Smuzhiyun /* XOR Engine Debug Register (XEDBR) */
170*4882a593Smuzhiyun #define XEDBR_PARITY_ERR_INSR_OFFS	(0)
171*4882a593Smuzhiyun #define XEDBR_PARITY_ERR_INSR_MASK	(1 << XEDBR_PARITY_ERR_INSR_OFFS)
172*4882a593Smuzhiyun #define XEDBR_XBAR_ERR_INSR_OFFS	(1)
173*4882a593Smuzhiyun #define XEDBR_XBAR_ERR_INSR_MASK	(1 << XEDBR_XBAR_ERR_INSR_OFFS)
174*4882a593Smuzhiyun 
175*4882a593Smuzhiyun /* XOR Engine address decode registers.	*/
176*4882a593Smuzhiyun /* Maximum address decode windows */
177*4882a593Smuzhiyun #define XOR_MAX_ADDR_DEC_WIN		8
178*4882a593Smuzhiyun /* Maximum address arbiter windows */
179*4882a593Smuzhiyun #define XOR_MAX_REMAP_WIN		4
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /* XOR Engine Address Decoding Register Map */
182*4882a593Smuzhiyun #define XOR_WINDOW_CTRL_REG(unit, chan)	(MV_XOR_REGS_BASE(unit) + \
183*4882a593Smuzhiyun 					 (0x240 + ((chan) * 4)))
184*4882a593Smuzhiyun #define XOR_BASE_ADDR_REG(unit, win_num) (MV_XOR_REGS_BASE(unit) + \
185*4882a593Smuzhiyun 					  (0x250 + ((win_num) * 4)))
186*4882a593Smuzhiyun #define XOR_SIZE_MASK_REG(unit, win_num) (MV_XOR_REGS_BASE(unit) + \
187*4882a593Smuzhiyun 					  (0x270 + ((win_num) * 4)))
188*4882a593Smuzhiyun #define XOR_HIGH_ADDR_REMAP_REG(unit, win_num) (MV_XOR_REGS_BASE(unit) + \
189*4882a593Smuzhiyun 						(0x290 + ((win_num) * 4)))
190*4882a593Smuzhiyun #define XOR_ADDR_OVRD_REG(unit, win_num) (MV_XOR_REGS_BASE(unit) + \
191*4882a593Smuzhiyun 					  (0x2a0 + ((win_num) * 4)))
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun /* XOR Engine [0..1] Window Control Registers */
194*4882a593Smuzhiyun #define XEXWCR_WIN_EN_OFFS(win_num)	(win_num)
195*4882a593Smuzhiyun #define XEXWCR_WIN_EN_MASK(win_num)	(1 << (XEXWCR_WIN_EN_OFFS(win_num)))
196*4882a593Smuzhiyun #define XEXWCR_WIN_EN_ENABLE(win_num)	(1 << (XEXWCR_WIN_EN_OFFS(win_num)))
197*4882a593Smuzhiyun #define XEXWCR_WIN_EN_DISABLE(win_num)	(0 << (XEXWCR_WIN_EN_OFFS(win_num)))
198*4882a593Smuzhiyun 
199*4882a593Smuzhiyun #define XEXWCR_WIN_ACC_OFFS(win_num)	((2 * win_num) + 16)
200*4882a593Smuzhiyun #define XEXWCR_WIN_ACC_MASK(win_num)	(3 << (XEXWCR_WIN_ACC_OFFS(win_num)))
201*4882a593Smuzhiyun #define XEXWCR_WIN_ACC_NO_ACC(win_num)	(0 << (XEXWCR_WIN_ACC_OFFS(win_num)))
202*4882a593Smuzhiyun #define XEXWCR_WIN_ACC_RO(win_num)	(1 << (XEXWCR_WIN_ACC_OFFS(win_num)))
203*4882a593Smuzhiyun #define XEXWCR_WIN_ACC_RW(win_num)	(3 << (XEXWCR_WIN_ACC_OFFS(win_num)))
204*4882a593Smuzhiyun 
205*4882a593Smuzhiyun /* XOR Engine Base Address Registers (XEBARx) */
206*4882a593Smuzhiyun #define XEBARX_TARGET_OFFS		(0)
207*4882a593Smuzhiyun #define XEBARX_TARGET_MASK		(0xf << XEBARX_TARGET_OFFS)
208*4882a593Smuzhiyun #define XEBARX_ATTR_OFFS		(8)
209*4882a593Smuzhiyun #define XEBARX_ATTR_MASK		(0xff << XEBARX_ATTR_OFFS)
210*4882a593Smuzhiyun #define XEBARX_BASE_OFFS		(16)
211*4882a593Smuzhiyun #define XEBARX_BASE_MASK		(0xffff << XEBARX_BASE_OFFS)
212*4882a593Smuzhiyun 
213*4882a593Smuzhiyun /* XOR Engine Size Mask Registers (XESMRx) */
214*4882a593Smuzhiyun #define XESMRX_SIZE_MASK_OFFS		(16)
215*4882a593Smuzhiyun #define XESMRX_SIZE_MASK_MASK		(0xffff << XESMRX_SIZE_MASK_OFFS)
216*4882a593Smuzhiyun #define XOR_WIN_SIZE_ALIGN		_64K
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun /* XOR Engine High Address Remap Register (XEHARRx1) */
219*4882a593Smuzhiyun #define XEHARRX_REMAP_OFFS		(0)
220*4882a593Smuzhiyun #define XEHARRX_REMAP_MASK		(0xffffffff << XEHARRX_REMAP_OFFS)
221*4882a593Smuzhiyun 
222*4882a593Smuzhiyun #define XOR_OVERRIDE_CTRL_REG(chan)	(MV_XOR_REGS_BASE(XOR_UNIT(chan)) + \
223*4882a593Smuzhiyun 					 (0x2a0 + ((XOR_CHAN(chan)) * 4)))
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun /* XOR Engine [0..1] Address Override Control Register */
226*4882a593Smuzhiyun #define XEXAOCR_OVR_EN_OFFS(target)	(3 * target)
227*4882a593Smuzhiyun #define XEXAOCR_OVR_EN_MASK(target)	(1 << (XEXAOCR_OVR_EN_OFFS(target)))
228*4882a593Smuzhiyun #define XEXAOCR_OVR_PTR_OFFS(target)	((3 * target) + 1)
229*4882a593Smuzhiyun #define XEXAOCR_OVR_PTR_MASK(target)	(3 << (XEXAOCR_OVR_PTR_OFFS(target)))
230*4882a593Smuzhiyun #define XEXAOCR_OVR_BAR(win_num, target) (win_num << \
231*4882a593Smuzhiyun 					  (XEXAOCR_OVR_PTR_OFFS(target)))
232*4882a593Smuzhiyun 
233*4882a593Smuzhiyun /* Maximum address override windows */
234*4882a593Smuzhiyun #define XOR_MAX_OVERRIDE_WIN		4
235*4882a593Smuzhiyun 
236*4882a593Smuzhiyun #endif /* _XOR_REGS_h */
237