xref: /OK3568_Linux_fs/u-boot/drivers/ddr/marvell/a38x/ddr3_training_leveling.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) Marvell International Ltd. and its affiliates
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <spl.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <asm/arch/cpu.h>
11*4882a593Smuzhiyun #include <asm/arch/soc.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "ddr3_init.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define WL_ITERATION_NUM		10
16*4882a593Smuzhiyun #define ONE_CLOCK_ERROR_SHIFT		2
17*4882a593Smuzhiyun #define ALIGN_ERROR_SHIFT		-2
18*4882a593Smuzhiyun 
19*4882a593Smuzhiyun static u32 pup_mask_table[] = {
20*4882a593Smuzhiyun 	0x000000ff,
21*4882a593Smuzhiyun 	0x0000ff00,
22*4882a593Smuzhiyun 	0x00ff0000,
23*4882a593Smuzhiyun 	0xff000000
24*4882a593Smuzhiyun };
25*4882a593Smuzhiyun 
26*4882a593Smuzhiyun static struct write_supp_result wr_supp_res[MAX_INTERFACE_NUM][MAX_BUS_NUM];
27*4882a593Smuzhiyun 
28*4882a593Smuzhiyun static int ddr3_tip_dynamic_write_leveling_seq(u32 dev_num);
29*4882a593Smuzhiyun static int ddr3_tip_dynamic_read_leveling_seq(u32 dev_num);
30*4882a593Smuzhiyun static int ddr3_tip_dynamic_per_bit_read_leveling_seq(u32 dev_num);
31*4882a593Smuzhiyun static int ddr3_tip_wl_supp_align_err_shift(u32 dev_num, u32 if_id, u32 bus_id,
32*4882a593Smuzhiyun 					    u32 bus_id_delta);
33*4882a593Smuzhiyun static int ddr3_tip_wl_supp_align_phase_shift(u32 dev_num, u32 if_id,
34*4882a593Smuzhiyun 					      u32 bus_id, u32 offset,
35*4882a593Smuzhiyun 					      u32 bus_id_delta);
36*4882a593Smuzhiyun static int ddr3_tip_xsb_compare_test(u32 dev_num, u32 if_id, u32 bus_id,
37*4882a593Smuzhiyun 				     u32 edge_offset, u32 bus_id_delta);
38*4882a593Smuzhiyun static int ddr3_tip_wl_supp_one_clk_err_shift(u32 dev_num, u32 if_id,
39*4882a593Smuzhiyun 					      u32 bus_id, u32 bus_id_delta);
40*4882a593Smuzhiyun 
hws_ddr3_tip_max_cs_get(void)41*4882a593Smuzhiyun u32 hws_ddr3_tip_max_cs_get(void)
42*4882a593Smuzhiyun {
43*4882a593Smuzhiyun 	u32 c_cs;
44*4882a593Smuzhiyun 	static u32 max_cs;
45*4882a593Smuzhiyun 	struct hws_topology_map *tm = ddr3_get_topology_map();
46*4882a593Smuzhiyun 
47*4882a593Smuzhiyun 	if (!max_cs) {
48*4882a593Smuzhiyun 		for (c_cs = 0; c_cs < NUM_OF_CS; c_cs++) {
49*4882a593Smuzhiyun 			VALIDATE_ACTIVE(tm->
50*4882a593Smuzhiyun 					interface_params[0].as_bus_params[0].
51*4882a593Smuzhiyun 					cs_bitmask, c_cs);
52*4882a593Smuzhiyun 			max_cs++;
53*4882a593Smuzhiyun 		}
54*4882a593Smuzhiyun 	}
55*4882a593Smuzhiyun 
56*4882a593Smuzhiyun 	return max_cs;
57*4882a593Smuzhiyun }
58*4882a593Smuzhiyun 
59*4882a593Smuzhiyun /*****************************************************************************
60*4882a593Smuzhiyun Dynamic read leveling
61*4882a593Smuzhiyun ******************************************************************************/
ddr3_tip_dynamic_read_leveling(u32 dev_num,u32 freq)62*4882a593Smuzhiyun int ddr3_tip_dynamic_read_leveling(u32 dev_num, u32 freq)
63*4882a593Smuzhiyun {
64*4882a593Smuzhiyun 	u32 data, mask;
65*4882a593Smuzhiyun 	u32 max_cs = hws_ddr3_tip_max_cs_get();
66*4882a593Smuzhiyun 	u32 bus_num, if_id, cl_val;
67*4882a593Smuzhiyun 	enum hws_speed_bin speed_bin_index;
68*4882a593Smuzhiyun 	/* save current CS value */
69*4882a593Smuzhiyun 	u32 cs_enable_reg_val[MAX_INTERFACE_NUM] = { 0 };
70*4882a593Smuzhiyun 	int is_any_pup_fail = 0;
71*4882a593Smuzhiyun 	u32 data_read[MAX_INTERFACE_NUM + 1] = { 0 };
72*4882a593Smuzhiyun 	u8 rl_values[NUM_OF_CS][MAX_BUS_NUM][MAX_INTERFACE_NUM];
73*4882a593Smuzhiyun 	struct pattern_info *pattern_table = ddr3_tip_get_pattern_table();
74*4882a593Smuzhiyun 	u16 *mask_results_pup_reg_map = ddr3_tip_get_mask_results_pup_reg_map();
75*4882a593Smuzhiyun 	struct hws_topology_map *tm = ddr3_get_topology_map();
76*4882a593Smuzhiyun 
77*4882a593Smuzhiyun 	if (rl_version == 0) {
78*4882a593Smuzhiyun 		/* OLD RL machine */
79*4882a593Smuzhiyun 		data = 0x40;
80*4882a593Smuzhiyun 		data |= (1 << 20);
81*4882a593Smuzhiyun 
82*4882a593Smuzhiyun 		/* TBD multi CS */
83*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write(
84*4882a593Smuzhiyun 				     dev_num, ACCESS_TYPE_MULTICAST,
85*4882a593Smuzhiyun 				     PARAM_NOT_CARE, TRAINING_REG,
86*4882a593Smuzhiyun 				     data, 0x11ffff));
87*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write(
88*4882a593Smuzhiyun 				     dev_num, ACCESS_TYPE_MULTICAST,
89*4882a593Smuzhiyun 				     PARAM_NOT_CARE,
90*4882a593Smuzhiyun 				     TRAINING_PATTERN_BASE_ADDRESS_REG,
91*4882a593Smuzhiyun 				     0, 0xfffffff8));
92*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write(
93*4882a593Smuzhiyun 				     dev_num, ACCESS_TYPE_MULTICAST,
94*4882a593Smuzhiyun 				     PARAM_NOT_CARE, TRAINING_REG,
95*4882a593Smuzhiyun 				     (u32)(1 << 31), (u32)(1 << 31)));
96*4882a593Smuzhiyun 
97*4882a593Smuzhiyun 		for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
98*4882a593Smuzhiyun 			VALIDATE_ACTIVE(tm->if_act_mask, if_id);
99*4882a593Smuzhiyun 			training_result[training_stage][if_id] = TEST_SUCCESS;
100*4882a593Smuzhiyun 			if (ddr3_tip_if_polling
101*4882a593Smuzhiyun 			    (dev_num, ACCESS_TYPE_UNICAST, if_id, 0,
102*4882a593Smuzhiyun 			     (u32)(1 << 31), TRAINING_REG,
103*4882a593Smuzhiyun 			     MAX_POLLING_ITERATIONS) != MV_OK) {
104*4882a593Smuzhiyun 				DEBUG_LEVELING(
105*4882a593Smuzhiyun 					DEBUG_LEVEL_ERROR,
106*4882a593Smuzhiyun 					("RL: DDR3 poll failed(1) IF %d\n",
107*4882a593Smuzhiyun 					 if_id));
108*4882a593Smuzhiyun 				training_result[training_stage][if_id] =
109*4882a593Smuzhiyun 					TEST_FAILED;
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 				if (debug_mode == 0)
112*4882a593Smuzhiyun 					return MV_FAIL;
113*4882a593Smuzhiyun 			}
114*4882a593Smuzhiyun 		}
115*4882a593Smuzhiyun 
116*4882a593Smuzhiyun 		/* read read-leveling result */
117*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_read
118*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
119*4882a593Smuzhiyun 			      TRAINING_REG, data_read, 1 << 30));
120*4882a593Smuzhiyun 		/* exit read leveling mode */
121*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
122*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
123*4882a593Smuzhiyun 			      TRAINING_SW_2_REG, 0x8, 0x9));
124*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
125*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
126*4882a593Smuzhiyun 			      TRAINING_SW_1_REG, 1 << 16, 1 << 16));
127*4882a593Smuzhiyun 
128*4882a593Smuzhiyun 		/* disable RL machine all Trn_CS[3:0] , [16:0] */
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
131*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
132*4882a593Smuzhiyun 			      TRAINING_REG, 0, 0xf1ffff));
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 		for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
135*4882a593Smuzhiyun 			VALIDATE_ACTIVE(tm->if_act_mask, if_id);
136*4882a593Smuzhiyun 			if ((data_read[if_id] & (1 << 30)) == 0) {
137*4882a593Smuzhiyun 				DEBUG_LEVELING(
138*4882a593Smuzhiyun 					DEBUG_LEVEL_ERROR,
139*4882a593Smuzhiyun 					("\n_read Leveling failed for IF %d\n",
140*4882a593Smuzhiyun 					 if_id));
141*4882a593Smuzhiyun 				training_result[training_stage][if_id] =
142*4882a593Smuzhiyun 					TEST_FAILED;
143*4882a593Smuzhiyun 				if (debug_mode == 0)
144*4882a593Smuzhiyun 					return MV_FAIL;
145*4882a593Smuzhiyun 			}
146*4882a593Smuzhiyun 		}
147*4882a593Smuzhiyun 		return MV_OK;
148*4882a593Smuzhiyun 	}
149*4882a593Smuzhiyun 
150*4882a593Smuzhiyun 	/* NEW RL machine */
151*4882a593Smuzhiyun 	for (effective_cs = 0; effective_cs < NUM_OF_CS; effective_cs++)
152*4882a593Smuzhiyun 		for (bus_num = 0; bus_num < MAX_BUS_NUM; bus_num++)
153*4882a593Smuzhiyun 			for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++)
154*4882a593Smuzhiyun 				rl_values[effective_cs][bus_num][if_id] = 0;
155*4882a593Smuzhiyun 
156*4882a593Smuzhiyun 	for (effective_cs = 0; effective_cs < max_cs; effective_cs++) {
157*4882a593Smuzhiyun 		for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
158*4882a593Smuzhiyun 			VALIDATE_ACTIVE(tm->if_act_mask, if_id);
159*4882a593Smuzhiyun 			training_result[training_stage][if_id] = TEST_SUCCESS;
160*4882a593Smuzhiyun 
161*4882a593Smuzhiyun 			/* save current cs enable reg val */
162*4882a593Smuzhiyun 			CHECK_STATUS(ddr3_tip_if_read
163*4882a593Smuzhiyun 				     (dev_num, ACCESS_TYPE_UNICAST, if_id,
164*4882a593Smuzhiyun 				      CS_ENABLE_REG, cs_enable_reg_val,
165*4882a593Smuzhiyun 				      MASK_ALL_BITS));
166*4882a593Smuzhiyun 			/* enable single cs */
167*4882a593Smuzhiyun 			CHECK_STATUS(ddr3_tip_if_write
168*4882a593Smuzhiyun 				     (dev_num, ACCESS_TYPE_UNICAST, if_id,
169*4882a593Smuzhiyun 				      CS_ENABLE_REG, (1 << 3), (1 << 3)));
170*4882a593Smuzhiyun 		}
171*4882a593Smuzhiyun 
172*4882a593Smuzhiyun 		ddr3_tip_reset_fifo_ptr(dev_num);
173*4882a593Smuzhiyun 
174*4882a593Smuzhiyun 		/*
175*4882a593Smuzhiyun 		 *     Phase 1: Load pattern (using ODPG)
176*4882a593Smuzhiyun 		 *
177*4882a593Smuzhiyun 		 * enter Read Leveling mode
178*4882a593Smuzhiyun 		 * only 27 bits are masked
179*4882a593Smuzhiyun 		 * assuming non multi-CS configuration
180*4882a593Smuzhiyun 		 * write to CS = 0 for the non multi CS configuration, note
181*4882a593Smuzhiyun 		 * that the results shall be read back to the required CS !!!
182*4882a593Smuzhiyun 		 */
183*4882a593Smuzhiyun 
184*4882a593Smuzhiyun 		/* BUS count is 0 shifted 26 */
185*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
186*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
187*4882a593Smuzhiyun 			      ODPG_DATA_CONTROL_REG, 0x3, 0x3));
188*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_configure_odpg
189*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE, 0,
190*4882a593Smuzhiyun 			      pattern_table[PATTERN_RL].num_of_phases_tx, 0,
191*4882a593Smuzhiyun 			      pattern_table[PATTERN_RL].num_of_phases_rx, 0, 0,
192*4882a593Smuzhiyun 			      effective_cs, STRESS_NONE, DURATION_SINGLE));
193*4882a593Smuzhiyun 
194*4882a593Smuzhiyun 		/* load pattern to ODPG */
195*4882a593Smuzhiyun 		ddr3_tip_load_pattern_to_odpg(dev_num, ACCESS_TYPE_MULTICAST,
196*4882a593Smuzhiyun 					      PARAM_NOT_CARE, PATTERN_RL,
197*4882a593Smuzhiyun 					      pattern_table[PATTERN_RL].
198*4882a593Smuzhiyun 					      start_addr);
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 		/*
201*4882a593Smuzhiyun 		 *     Phase 2: ODPG to Read Leveling mode
202*4882a593Smuzhiyun 		 */
203*4882a593Smuzhiyun 
204*4882a593Smuzhiyun 		/* General Training Opcode register */
205*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
206*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
207*4882a593Smuzhiyun 			      ODPG_WRITE_READ_MODE_ENABLE_REG, 0,
208*4882a593Smuzhiyun 			      MASK_ALL_BITS));
209*4882a593Smuzhiyun 
210*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
211*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
212*4882a593Smuzhiyun 			      ODPG_TRAINING_CONTROL_REG,
213*4882a593Smuzhiyun 			      (0x301b01 | effective_cs << 2), 0x3c3fef));
214*4882a593Smuzhiyun 
215*4882a593Smuzhiyun 		/* Object1 opcode register 0 & 1 */
216*4882a593Smuzhiyun 		for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
217*4882a593Smuzhiyun 			VALIDATE_ACTIVE(tm->if_act_mask, if_id);
218*4882a593Smuzhiyun 			speed_bin_index =
219*4882a593Smuzhiyun 				tm->interface_params[if_id].speed_bin_index;
220*4882a593Smuzhiyun 			cl_val =
221*4882a593Smuzhiyun 				cas_latency_table[speed_bin_index].cl_val[freq];
222*4882a593Smuzhiyun 			data = (cl_val << 17) | (0x3 << 25);
223*4882a593Smuzhiyun 			mask = (0xff << 9) | (0x1f << 17) | (0x3 << 25);
224*4882a593Smuzhiyun 			CHECK_STATUS(ddr3_tip_if_write
225*4882a593Smuzhiyun 				     (dev_num, ACCESS_TYPE_UNICAST, if_id,
226*4882a593Smuzhiyun 				      ODPG_OBJ1_OPCODE_REG, data, mask));
227*4882a593Smuzhiyun 		}
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun 		/* Set iteration count to max value */
230*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
231*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
232*4882a593Smuzhiyun 			      TRAINING_OPCODE_1_REG, 0xd00, 0xd00));
233*4882a593Smuzhiyun 
234*4882a593Smuzhiyun 		/*
235*4882a593Smuzhiyun 		 *     Phase 2: Mask config
236*4882a593Smuzhiyun 		 */
237*4882a593Smuzhiyun 
238*4882a593Smuzhiyun 		ddr3_tip_dynamic_read_leveling_seq(dev_num);
239*4882a593Smuzhiyun 
240*4882a593Smuzhiyun 		/*
241*4882a593Smuzhiyun 		 *     Phase 3: Read Leveling execution
242*4882a593Smuzhiyun 		 */
243*4882a593Smuzhiyun 
244*4882a593Smuzhiyun 		/* temporary jira dunit=14751 */
245*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
246*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
247*4882a593Smuzhiyun 			      TRAINING_DBG_1_REG, 0, (u32)(1 << 31)));
248*4882a593Smuzhiyun 		/* configure phy reset value */
249*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
250*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
251*4882a593Smuzhiyun 			      TRAINING_DBG_3_REG, (0x7f << 24),
252*4882a593Smuzhiyun 			      (u32)(0xff << 24)));
253*4882a593Smuzhiyun 		/* data pup rd reset enable  */
254*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
255*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
256*4882a593Smuzhiyun 			      SDRAM_CONFIGURATION_REG, 0, (1 << 30)));
257*4882a593Smuzhiyun 		/* data pup rd reset disable */
258*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
259*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
260*4882a593Smuzhiyun 			      SDRAM_CONFIGURATION_REG, (1 << 30), (1 << 30)));
261*4882a593Smuzhiyun 		/* training SW override & training RL mode */
262*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
263*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
264*4882a593Smuzhiyun 			      TRAINING_SW_2_REG, 0x1, 0x9));
265*4882a593Smuzhiyun 		/* training enable */
266*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
267*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
268*4882a593Smuzhiyun 			      TRAINING_REG, (1 << 24) | (1 << 20),
269*4882a593Smuzhiyun 			      (1 << 24) | (1 << 20)));
270*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
271*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
272*4882a593Smuzhiyun 			      TRAINING_REG, (u32)(1 << 31), (u32)(1 << 31)));
273*4882a593Smuzhiyun 
274*4882a593Smuzhiyun 		/********* trigger training *******************/
275*4882a593Smuzhiyun 		/* Trigger, poll on status and disable ODPG */
276*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
277*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
278*4882a593Smuzhiyun 			      ODPG_TRAINING_TRIGGER_REG, 0x1, 0x1));
279*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
280*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
281*4882a593Smuzhiyun 			      ODPG_TRAINING_STATUS_REG, 0x1, 0x1));
282*4882a593Smuzhiyun 
283*4882a593Smuzhiyun 		/* check for training done + results pass */
284*4882a593Smuzhiyun 		if (ddr3_tip_if_polling
285*4882a593Smuzhiyun 		    (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE, 0x2, 0x2,
286*4882a593Smuzhiyun 		     ODPG_TRAINING_STATUS_REG,
287*4882a593Smuzhiyun 		     MAX_POLLING_ITERATIONS) != MV_OK) {
288*4882a593Smuzhiyun 			DEBUG_LEVELING(DEBUG_LEVEL_ERROR,
289*4882a593Smuzhiyun 				       ("Training Done Failed\n"));
290*4882a593Smuzhiyun 			return MV_FAIL;
291*4882a593Smuzhiyun 		}
292*4882a593Smuzhiyun 
293*4882a593Smuzhiyun 		for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
294*4882a593Smuzhiyun 			VALIDATE_ACTIVE(tm->if_act_mask, if_id);
295*4882a593Smuzhiyun 			CHECK_STATUS(ddr3_tip_if_read
296*4882a593Smuzhiyun 				     (dev_num, ACCESS_TYPE_UNICAST,
297*4882a593Smuzhiyun 				      if_id,
298*4882a593Smuzhiyun 				      ODPG_TRAINING_TRIGGER_REG, data_read,
299*4882a593Smuzhiyun 				      0x4));
300*4882a593Smuzhiyun 			data = data_read[if_id];
301*4882a593Smuzhiyun 			if (data != 0x0) {
302*4882a593Smuzhiyun 				DEBUG_LEVELING(DEBUG_LEVEL_ERROR,
303*4882a593Smuzhiyun 					       ("Training Result Failed\n"));
304*4882a593Smuzhiyun 			}
305*4882a593Smuzhiyun 		}
306*4882a593Smuzhiyun 
307*4882a593Smuzhiyun 		/*disable ODPG - Back to functional mode */
308*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
309*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
310*4882a593Smuzhiyun 			      ODPG_ENABLE_REG, 0x1 << ODPG_DISABLE_OFFS,
311*4882a593Smuzhiyun 			      (0x1 << ODPG_DISABLE_OFFS)));
312*4882a593Smuzhiyun 		if (ddr3_tip_if_polling
313*4882a593Smuzhiyun 		    (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE, 0x0, 0x1,
314*4882a593Smuzhiyun 		     ODPG_ENABLE_REG, MAX_POLLING_ITERATIONS) != MV_OK) {
315*4882a593Smuzhiyun 			DEBUG_LEVELING(DEBUG_LEVEL_ERROR,
316*4882a593Smuzhiyun 				       ("ODPG disable failed "));
317*4882a593Smuzhiyun 			return MV_FAIL;
318*4882a593Smuzhiyun 		}
319*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
320*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
321*4882a593Smuzhiyun 			      ODPG_DATA_CONTROL_REG, 0, MASK_ALL_BITS));
322*4882a593Smuzhiyun 
323*4882a593Smuzhiyun 		/* double loop on bus, pup */
324*4882a593Smuzhiyun 		for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
325*4882a593Smuzhiyun 			VALIDATE_ACTIVE(tm->if_act_mask, if_id);
326*4882a593Smuzhiyun 			/* check training done */
327*4882a593Smuzhiyun 			is_any_pup_fail = 0;
328*4882a593Smuzhiyun 			for (bus_num = 0;
329*4882a593Smuzhiyun 			     bus_num < tm->num_of_bus_per_interface;
330*4882a593Smuzhiyun 			     bus_num++) {
331*4882a593Smuzhiyun 				VALIDATE_ACTIVE(tm->bus_act_mask, bus_num);
332*4882a593Smuzhiyun 				if (ddr3_tip_if_polling
333*4882a593Smuzhiyun 				    (dev_num, ACCESS_TYPE_UNICAST,
334*4882a593Smuzhiyun 				     if_id, (1 << 25), (1 << 25),
335*4882a593Smuzhiyun 				     mask_results_pup_reg_map[bus_num],
336*4882a593Smuzhiyun 				     MAX_POLLING_ITERATIONS) != MV_OK) {
337*4882a593Smuzhiyun 					DEBUG_LEVELING(DEBUG_LEVEL_ERROR,
338*4882a593Smuzhiyun 						       ("\n_r_l: DDR3 poll failed(2) for bus %d",
339*4882a593Smuzhiyun 							bus_num));
340*4882a593Smuzhiyun 					is_any_pup_fail = 1;
341*4882a593Smuzhiyun 				} else {
342*4882a593Smuzhiyun 					/* read result per pup */
343*4882a593Smuzhiyun 					CHECK_STATUS(ddr3_tip_if_read
344*4882a593Smuzhiyun 						     (dev_num,
345*4882a593Smuzhiyun 						      ACCESS_TYPE_UNICAST,
346*4882a593Smuzhiyun 						      if_id,
347*4882a593Smuzhiyun 						      mask_results_pup_reg_map
348*4882a593Smuzhiyun 						      [bus_num], data_read,
349*4882a593Smuzhiyun 						      0xff));
350*4882a593Smuzhiyun 					rl_values[effective_cs][bus_num]
351*4882a593Smuzhiyun 						[if_id] = (u8)data_read[if_id];
352*4882a593Smuzhiyun 				}
353*4882a593Smuzhiyun 			}
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 			if (is_any_pup_fail == 1) {
356*4882a593Smuzhiyun 				training_result[training_stage][if_id] =
357*4882a593Smuzhiyun 					TEST_FAILED;
358*4882a593Smuzhiyun 				if (debug_mode == 0)
359*4882a593Smuzhiyun 					return MV_FAIL;
360*4882a593Smuzhiyun 			}
361*4882a593Smuzhiyun 		}
362*4882a593Smuzhiyun 
363*4882a593Smuzhiyun 		DEBUG_LEVELING(DEBUG_LEVEL_INFO, ("RL exit read leveling\n"));
364*4882a593Smuzhiyun 
365*4882a593Smuzhiyun 		/*
366*4882a593Smuzhiyun 		 *     Phase 3: Exit Read Leveling
367*4882a593Smuzhiyun 		 */
368*4882a593Smuzhiyun 
369*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
370*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
371*4882a593Smuzhiyun 			      TRAINING_SW_2_REG, (1 << 3), (1 << 3)));
372*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
373*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
374*4882a593Smuzhiyun 			      TRAINING_SW_1_REG, (1 << 16), (1 << 16)));
375*4882a593Smuzhiyun 		/* set ODPG to functional */
376*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
377*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
378*4882a593Smuzhiyun 			      ODPG_DATA_CONTROL_REG, 0x0, MASK_ALL_BITS));
379*4882a593Smuzhiyun 
380*4882a593Smuzhiyun 		/*
381*4882a593Smuzhiyun 		 * Copy the result from the effective CS search to the
382*4882a593Smuzhiyun 		 * real Functional CS
383*4882a593Smuzhiyun 		 */
384*4882a593Smuzhiyun 		/*ddr3_tip_write_cs_result(dev_num, RL_PHY_REG); */
385*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
386*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
387*4882a593Smuzhiyun 			      ODPG_DATA_CONTROL_REG, 0x0, MASK_ALL_BITS));
388*4882a593Smuzhiyun 	}
389*4882a593Smuzhiyun 
390*4882a593Smuzhiyun 	for (effective_cs = 0; effective_cs < max_cs; effective_cs++) {
391*4882a593Smuzhiyun 		/* double loop on bus, pup */
392*4882a593Smuzhiyun 		for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
393*4882a593Smuzhiyun 			VALIDATE_ACTIVE(tm->if_act_mask, if_id);
394*4882a593Smuzhiyun 			for (bus_num = 0;
395*4882a593Smuzhiyun 			     bus_num < tm->num_of_bus_per_interface;
396*4882a593Smuzhiyun 			     bus_num++) {
397*4882a593Smuzhiyun 				VALIDATE_ACTIVE(tm->bus_act_mask, bus_num);
398*4882a593Smuzhiyun 				/* read result per pup from arry */
399*4882a593Smuzhiyun 				data = rl_values[effective_cs][bus_num][if_id];
400*4882a593Smuzhiyun 				data = (data & 0x1f) |
401*4882a593Smuzhiyun 					(((data & 0xe0) >> 5) << 6);
402*4882a593Smuzhiyun 				ddr3_tip_bus_write(dev_num,
403*4882a593Smuzhiyun 						   ACCESS_TYPE_UNICAST,
404*4882a593Smuzhiyun 						   if_id,
405*4882a593Smuzhiyun 						   ACCESS_TYPE_UNICAST,
406*4882a593Smuzhiyun 						   bus_num, DDR_PHY_DATA,
407*4882a593Smuzhiyun 						   RL_PHY_REG +
408*4882a593Smuzhiyun 						   ((effective_cs ==
409*4882a593Smuzhiyun 						     0) ? 0x0 : 0x4), data);
410*4882a593Smuzhiyun 			}
411*4882a593Smuzhiyun 		}
412*4882a593Smuzhiyun 	}
413*4882a593Smuzhiyun 	/* Set to 0 after each loop to avoid illegal value may be used */
414*4882a593Smuzhiyun 	effective_cs = 0;
415*4882a593Smuzhiyun 
416*4882a593Smuzhiyun 	for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
417*4882a593Smuzhiyun 		VALIDATE_ACTIVE(tm->if_act_mask, if_id);
418*4882a593Smuzhiyun 		/* restore cs enable value */
419*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
420*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_UNICAST, if_id,
421*4882a593Smuzhiyun 			      CS_ENABLE_REG, cs_enable_reg_val[if_id],
422*4882a593Smuzhiyun 			      MASK_ALL_BITS));
423*4882a593Smuzhiyun 		if (odt_config != 0) {
424*4882a593Smuzhiyun 			CHECK_STATUS(ddr3_tip_write_additional_odt_setting
425*4882a593Smuzhiyun 				     (dev_num, if_id));
426*4882a593Smuzhiyun 		}
427*4882a593Smuzhiyun 	}
428*4882a593Smuzhiyun 
429*4882a593Smuzhiyun 	for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
430*4882a593Smuzhiyun 		VALIDATE_ACTIVE(tm->if_act_mask, if_id);
431*4882a593Smuzhiyun 		if (training_result[training_stage][if_id] == TEST_FAILED)
432*4882a593Smuzhiyun 			return MV_FAIL;
433*4882a593Smuzhiyun 	}
434*4882a593Smuzhiyun 
435*4882a593Smuzhiyun 	return MV_OK;
436*4882a593Smuzhiyun }
437*4882a593Smuzhiyun 
438*4882a593Smuzhiyun /*
439*4882a593Smuzhiyun  * Legacy Dynamic write leveling
440*4882a593Smuzhiyun  */
ddr3_tip_legacy_dynamic_write_leveling(u32 dev_num)441*4882a593Smuzhiyun int ddr3_tip_legacy_dynamic_write_leveling(u32 dev_num)
442*4882a593Smuzhiyun {
443*4882a593Smuzhiyun 	u32 c_cs, if_id, cs_mask = 0;
444*4882a593Smuzhiyun 	u32 max_cs = hws_ddr3_tip_max_cs_get();
445*4882a593Smuzhiyun 	struct hws_topology_map *tm = ddr3_get_topology_map();
446*4882a593Smuzhiyun 
447*4882a593Smuzhiyun 	/*
448*4882a593Smuzhiyun 	 * In TRAINIUNG reg (0x15b0) write 0x80000008 | cs_mask:
449*4882a593Smuzhiyun 	 * Trn_start
450*4882a593Smuzhiyun 	 * cs_mask = 0x1 <<20 Trn_CS0 - CS0 is included in the DDR3 training
451*4882a593Smuzhiyun 	 * cs_mask = 0x1 <<21 Trn_CS1 - CS1 is included in the DDR3 training
452*4882a593Smuzhiyun 	 * cs_mask = 0x1 <<22 Trn_CS2 - CS2 is included in the DDR3 training
453*4882a593Smuzhiyun 	 * cs_mask = 0x1 <<23 Trn_CS3 - CS3 is included in the DDR3 training
454*4882a593Smuzhiyun 	 * Trn_auto_seq =  write leveling
455*4882a593Smuzhiyun 	 */
456*4882a593Smuzhiyun 	for (c_cs = 0; c_cs < max_cs; c_cs++)
457*4882a593Smuzhiyun 		cs_mask = cs_mask | 1 << (20 + c_cs);
458*4882a593Smuzhiyun 
459*4882a593Smuzhiyun 	for (if_id = 0; if_id < MAX_INTERFACE_NUM; if_id++) {
460*4882a593Smuzhiyun 		VALIDATE_ACTIVE(tm->if_act_mask, if_id);
461*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
462*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, 0,
463*4882a593Smuzhiyun 			      TRAINING_REG, (0x80000008 | cs_mask),
464*4882a593Smuzhiyun 			      0xffffffff));
465*4882a593Smuzhiyun 		mdelay(20);
466*4882a593Smuzhiyun 		if (ddr3_tip_if_polling
467*4882a593Smuzhiyun 		    (dev_num, ACCESS_TYPE_UNICAST, if_id, 0,
468*4882a593Smuzhiyun 		     (u32)0x80000000, TRAINING_REG,
469*4882a593Smuzhiyun 		     MAX_POLLING_ITERATIONS) != MV_OK) {
470*4882a593Smuzhiyun 			DEBUG_LEVELING(DEBUG_LEVEL_ERROR,
471*4882a593Smuzhiyun 				       ("polling failed for Old WL result\n"));
472*4882a593Smuzhiyun 			return MV_FAIL;
473*4882a593Smuzhiyun 		}
474*4882a593Smuzhiyun 	}
475*4882a593Smuzhiyun 
476*4882a593Smuzhiyun 	return MV_OK;
477*4882a593Smuzhiyun }
478*4882a593Smuzhiyun 
479*4882a593Smuzhiyun /*
480*4882a593Smuzhiyun  * Legacy Dynamic read leveling
481*4882a593Smuzhiyun  */
ddr3_tip_legacy_dynamic_read_leveling(u32 dev_num)482*4882a593Smuzhiyun int ddr3_tip_legacy_dynamic_read_leveling(u32 dev_num)
483*4882a593Smuzhiyun {
484*4882a593Smuzhiyun 	u32 c_cs, if_id, cs_mask = 0;
485*4882a593Smuzhiyun 	u32 max_cs = hws_ddr3_tip_max_cs_get();
486*4882a593Smuzhiyun 	struct hws_topology_map *tm = ddr3_get_topology_map();
487*4882a593Smuzhiyun 
488*4882a593Smuzhiyun 	/*
489*4882a593Smuzhiyun 	 * In TRAINIUNG reg (0x15b0) write 0x80000040 | cs_mask:
490*4882a593Smuzhiyun 	 * Trn_start
491*4882a593Smuzhiyun 	 * cs_mask = 0x1 <<20 Trn_CS0 - CS0 is included in the DDR3 training
492*4882a593Smuzhiyun 	 * cs_mask = 0x1 <<21 Trn_CS1 - CS1 is included in the DDR3 training
493*4882a593Smuzhiyun 	 * cs_mask = 0x1 <<22 Trn_CS2 - CS2 is included in the DDR3 training
494*4882a593Smuzhiyun 	 * cs_mask = 0x1 <<23 Trn_CS3 - CS3 is included in the DDR3 training
495*4882a593Smuzhiyun 	 * Trn_auto_seq =  Read Leveling using training pattern
496*4882a593Smuzhiyun 	 */
497*4882a593Smuzhiyun 	for (c_cs = 0; c_cs < max_cs; c_cs++)
498*4882a593Smuzhiyun 		cs_mask = cs_mask | 1 << (20 + c_cs);
499*4882a593Smuzhiyun 
500*4882a593Smuzhiyun 	CHECK_STATUS(ddr3_tip_if_write
501*4882a593Smuzhiyun 		     (dev_num, ACCESS_TYPE_MULTICAST, 0, TRAINING_REG,
502*4882a593Smuzhiyun 		      (0x80000040 | cs_mask), 0xffffffff));
503*4882a593Smuzhiyun 	mdelay(100);
504*4882a593Smuzhiyun 
505*4882a593Smuzhiyun 	for (if_id = 0; if_id < MAX_INTERFACE_NUM; if_id++) {
506*4882a593Smuzhiyun 		VALIDATE_ACTIVE(tm->if_act_mask, if_id);
507*4882a593Smuzhiyun 		if (ddr3_tip_if_polling
508*4882a593Smuzhiyun 		    (dev_num, ACCESS_TYPE_UNICAST, if_id, 0,
509*4882a593Smuzhiyun 		     (u32)0x80000000, TRAINING_REG,
510*4882a593Smuzhiyun 		     MAX_POLLING_ITERATIONS) != MV_OK) {
511*4882a593Smuzhiyun 			DEBUG_LEVELING(DEBUG_LEVEL_ERROR,
512*4882a593Smuzhiyun 				       ("polling failed for Old RL result\n"));
513*4882a593Smuzhiyun 			return MV_FAIL;
514*4882a593Smuzhiyun 		}
515*4882a593Smuzhiyun 	}
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	return MV_OK;
518*4882a593Smuzhiyun }
519*4882a593Smuzhiyun 
520*4882a593Smuzhiyun /*
521*4882a593Smuzhiyun  * Dynamic per bit read leveling
522*4882a593Smuzhiyun  */
ddr3_tip_dynamic_per_bit_read_leveling(u32 dev_num,u32 freq)523*4882a593Smuzhiyun int ddr3_tip_dynamic_per_bit_read_leveling(u32 dev_num, u32 freq)
524*4882a593Smuzhiyun {
525*4882a593Smuzhiyun 	u32 data, mask;
526*4882a593Smuzhiyun 	u32 bus_num, if_id, cl_val, bit_num;
527*4882a593Smuzhiyun 	u32 curr_numb, curr_min_delay;
528*4882a593Smuzhiyun 	int adll_array[3] = { 0, -0xa, 0x14 };
529*4882a593Smuzhiyun 	u32 phyreg3_arr[MAX_INTERFACE_NUM][MAX_BUS_NUM];
530*4882a593Smuzhiyun 	enum hws_speed_bin speed_bin_index;
531*4882a593Smuzhiyun 	int is_any_pup_fail = 0;
532*4882a593Smuzhiyun 	int break_loop = 0;
533*4882a593Smuzhiyun 	u32 cs_enable_reg_val[MAX_INTERFACE_NUM]; /* save current CS value */
534*4882a593Smuzhiyun 	u32 data_read[MAX_INTERFACE_NUM];
535*4882a593Smuzhiyun 	int per_bit_rl_pup_status[MAX_INTERFACE_NUM][MAX_BUS_NUM];
536*4882a593Smuzhiyun 	u32 data2_write[MAX_INTERFACE_NUM][MAX_BUS_NUM];
537*4882a593Smuzhiyun 	struct pattern_info *pattern_table = ddr3_tip_get_pattern_table();
538*4882a593Smuzhiyun 	u16 *mask_results_dq_reg_map = ddr3_tip_get_mask_results_dq_reg();
539*4882a593Smuzhiyun 	struct hws_topology_map *tm = ddr3_get_topology_map();
540*4882a593Smuzhiyun 
541*4882a593Smuzhiyun 	for (if_id = 0; if_id < MAX_INTERFACE_NUM; if_id++) {
542*4882a593Smuzhiyun 		VALIDATE_ACTIVE(tm->if_act_mask, if_id);
543*4882a593Smuzhiyun 		for (bus_num = 0;
544*4882a593Smuzhiyun 		     bus_num <= tm->num_of_bus_per_interface; bus_num++) {
545*4882a593Smuzhiyun 			VALIDATE_ACTIVE(tm->bus_act_mask, bus_num);
546*4882a593Smuzhiyun 			per_bit_rl_pup_status[if_id][bus_num] = 0;
547*4882a593Smuzhiyun 			data2_write[if_id][bus_num] = 0;
548*4882a593Smuzhiyun 			/* read current value of phy register 0x3 */
549*4882a593Smuzhiyun 			CHECK_STATUS(ddr3_tip_bus_read
550*4882a593Smuzhiyun 				     (dev_num, if_id, ACCESS_TYPE_UNICAST,
551*4882a593Smuzhiyun 				      bus_num, DDR_PHY_DATA,
552*4882a593Smuzhiyun 				      READ_CENTRALIZATION_PHY_REG,
553*4882a593Smuzhiyun 				      &phyreg3_arr[if_id][bus_num]));
554*4882a593Smuzhiyun 		}
555*4882a593Smuzhiyun 	}
556*4882a593Smuzhiyun 
557*4882a593Smuzhiyun 	/* NEW RL machine */
558*4882a593Smuzhiyun 	for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
559*4882a593Smuzhiyun 		VALIDATE_ACTIVE(tm->if_act_mask, if_id);
560*4882a593Smuzhiyun 		training_result[training_stage][if_id] = TEST_SUCCESS;
561*4882a593Smuzhiyun 
562*4882a593Smuzhiyun 		/* save current cs enable reg val */
563*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_read
564*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_UNICAST, if_id,
565*4882a593Smuzhiyun 			      CS_ENABLE_REG, &cs_enable_reg_val[if_id],
566*4882a593Smuzhiyun 			      MASK_ALL_BITS));
567*4882a593Smuzhiyun 		/* enable single cs */
568*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
569*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_UNICAST, if_id,
570*4882a593Smuzhiyun 			      CS_ENABLE_REG, (1 << 3), (1 << 3)));
571*4882a593Smuzhiyun 	}
572*4882a593Smuzhiyun 
573*4882a593Smuzhiyun 	ddr3_tip_reset_fifo_ptr(dev_num);
574*4882a593Smuzhiyun 	for (curr_numb = 0; curr_numb < 3; curr_numb++) {
575*4882a593Smuzhiyun 		/*
576*4882a593Smuzhiyun 		 *     Phase 1: Load pattern (using ODPG)
577*4882a593Smuzhiyun 		 *
578*4882a593Smuzhiyun 		 * enter Read Leveling mode
579*4882a593Smuzhiyun 		 * only 27 bits are masked
580*4882a593Smuzhiyun 		 * assuming non multi-CS configuration
581*4882a593Smuzhiyun 		 * write to CS = 0 for the non multi CS configuration, note that
582*4882a593Smuzhiyun 		 * the results shall be read back to the required CS !!!
583*4882a593Smuzhiyun 		 */
584*4882a593Smuzhiyun 
585*4882a593Smuzhiyun 		/* BUS count is 0 shifted 26 */
586*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
587*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
588*4882a593Smuzhiyun 			      ODPG_DATA_CONTROL_REG, 0x3, 0x3));
589*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_configure_odpg
590*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE, 0,
591*4882a593Smuzhiyun 			      pattern_table[PATTERN_TEST].num_of_phases_tx, 0,
592*4882a593Smuzhiyun 			      pattern_table[PATTERN_TEST].num_of_phases_rx, 0,
593*4882a593Smuzhiyun 			      0, 0, STRESS_NONE, DURATION_SINGLE));
594*4882a593Smuzhiyun 
595*4882a593Smuzhiyun 		/* load pattern to ODPG */
596*4882a593Smuzhiyun 		ddr3_tip_load_pattern_to_odpg(dev_num, ACCESS_TYPE_MULTICAST,
597*4882a593Smuzhiyun 					      PARAM_NOT_CARE, PATTERN_TEST,
598*4882a593Smuzhiyun 					      pattern_table[PATTERN_TEST].
599*4882a593Smuzhiyun 					      start_addr);
600*4882a593Smuzhiyun 
601*4882a593Smuzhiyun 		/*
602*4882a593Smuzhiyun 		 *     Phase 2: ODPG to Read Leveling mode
603*4882a593Smuzhiyun 		 */
604*4882a593Smuzhiyun 
605*4882a593Smuzhiyun 		/* General Training Opcode register */
606*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
607*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
608*4882a593Smuzhiyun 			      ODPG_WRITE_READ_MODE_ENABLE_REG, 0,
609*4882a593Smuzhiyun 			      MASK_ALL_BITS));
610*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
611*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
612*4882a593Smuzhiyun 			      ODPG_TRAINING_CONTROL_REG, 0x301b01, 0x3c3fef));
613*4882a593Smuzhiyun 
614*4882a593Smuzhiyun 		/* Object1 opcode register 0 & 1 */
615*4882a593Smuzhiyun 		for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
616*4882a593Smuzhiyun 			VALIDATE_ACTIVE(tm->if_act_mask, if_id);
617*4882a593Smuzhiyun 			speed_bin_index =
618*4882a593Smuzhiyun 				tm->interface_params[if_id].speed_bin_index;
619*4882a593Smuzhiyun 			cl_val =
620*4882a593Smuzhiyun 				cas_latency_table[speed_bin_index].cl_val[freq];
621*4882a593Smuzhiyun 			data = (cl_val << 17) | (0x3 << 25);
622*4882a593Smuzhiyun 			mask = (0xff << 9) | (0x1f << 17) | (0x3 << 25);
623*4882a593Smuzhiyun 			CHECK_STATUS(ddr3_tip_if_write
624*4882a593Smuzhiyun 				     (dev_num, ACCESS_TYPE_UNICAST, if_id,
625*4882a593Smuzhiyun 				      ODPG_OBJ1_OPCODE_REG, data, mask));
626*4882a593Smuzhiyun 		}
627*4882a593Smuzhiyun 
628*4882a593Smuzhiyun 		/* Set iteration count to max value */
629*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
630*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
631*4882a593Smuzhiyun 			      TRAINING_OPCODE_1_REG, 0xd00, 0xd00));
632*4882a593Smuzhiyun 
633*4882a593Smuzhiyun 		/*
634*4882a593Smuzhiyun 		 *     Phase 2: Mask config
635*4882a593Smuzhiyun 		 */
636*4882a593Smuzhiyun 
637*4882a593Smuzhiyun 		ddr3_tip_dynamic_per_bit_read_leveling_seq(dev_num);
638*4882a593Smuzhiyun 
639*4882a593Smuzhiyun 		/*
640*4882a593Smuzhiyun 		 *     Phase 3: Read Leveling execution
641*4882a593Smuzhiyun 		 */
642*4882a593Smuzhiyun 
643*4882a593Smuzhiyun 		/* temporary jira dunit=14751 */
644*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
645*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
646*4882a593Smuzhiyun 			      TRAINING_DBG_1_REG, 0, (u32)(1 << 31)));
647*4882a593Smuzhiyun 		/* configure phy reset value */
648*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
649*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
650*4882a593Smuzhiyun 			      TRAINING_DBG_3_REG, (0x7f << 24),
651*4882a593Smuzhiyun 			      (u32)(0xff << 24)));
652*4882a593Smuzhiyun 		/* data pup rd reset enable  */
653*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
654*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
655*4882a593Smuzhiyun 			      SDRAM_CONFIGURATION_REG, 0, (1 << 30)));
656*4882a593Smuzhiyun 		/* data pup rd reset disable */
657*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
658*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
659*4882a593Smuzhiyun 			      SDRAM_CONFIGURATION_REG, (1 << 30), (1 << 30)));
660*4882a593Smuzhiyun 		/* training SW override & training RL mode */
661*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
662*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
663*4882a593Smuzhiyun 			      TRAINING_SW_2_REG, 0x1, 0x9));
664*4882a593Smuzhiyun 		/* training enable */
665*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
666*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
667*4882a593Smuzhiyun 			      TRAINING_REG, (1 << 24) | (1 << 20),
668*4882a593Smuzhiyun 			      (1 << 24) | (1 << 20)));
669*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
670*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
671*4882a593Smuzhiyun 			      TRAINING_REG, (u32)(1 << 31), (u32)(1 << 31)));
672*4882a593Smuzhiyun 
673*4882a593Smuzhiyun 		/********* trigger training *******************/
674*4882a593Smuzhiyun 		/* Trigger, poll on status and disable ODPG */
675*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
676*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
677*4882a593Smuzhiyun 			      ODPG_TRAINING_TRIGGER_REG, 0x1, 0x1));
678*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
679*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
680*4882a593Smuzhiyun 			      ODPG_TRAINING_STATUS_REG, 0x1, 0x1));
681*4882a593Smuzhiyun 
682*4882a593Smuzhiyun 		/*check for training done + results pass */
683*4882a593Smuzhiyun 		if (ddr3_tip_if_polling
684*4882a593Smuzhiyun 		    (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE, 0x2, 0x2,
685*4882a593Smuzhiyun 		     ODPG_TRAINING_STATUS_REG,
686*4882a593Smuzhiyun 		     MAX_POLLING_ITERATIONS) != MV_OK) {
687*4882a593Smuzhiyun 			DEBUG_LEVELING(DEBUG_LEVEL_ERROR,
688*4882a593Smuzhiyun 				       ("Training Done Failed\n"));
689*4882a593Smuzhiyun 			return MV_FAIL;
690*4882a593Smuzhiyun 		}
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun 		for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
693*4882a593Smuzhiyun 			VALIDATE_ACTIVE(tm->if_act_mask, if_id);
694*4882a593Smuzhiyun 			CHECK_STATUS(ddr3_tip_if_read
695*4882a593Smuzhiyun 				     (dev_num, ACCESS_TYPE_UNICAST,
696*4882a593Smuzhiyun 				      if_id,
697*4882a593Smuzhiyun 				      ODPG_TRAINING_TRIGGER_REG, data_read,
698*4882a593Smuzhiyun 				      0x4));
699*4882a593Smuzhiyun 			data = data_read[if_id];
700*4882a593Smuzhiyun 			if (data != 0x0) {
701*4882a593Smuzhiyun 				DEBUG_LEVELING(DEBUG_LEVEL_ERROR,
702*4882a593Smuzhiyun 					       ("Training Result Failed\n"));
703*4882a593Smuzhiyun 			}
704*4882a593Smuzhiyun 		}
705*4882a593Smuzhiyun 
706*4882a593Smuzhiyun 		/*disable ODPG - Back to functional mode */
707*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
708*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
709*4882a593Smuzhiyun 			      ODPG_ENABLE_REG, 0x1 << ODPG_DISABLE_OFFS,
710*4882a593Smuzhiyun 			      (0x1 << ODPG_DISABLE_OFFS)));
711*4882a593Smuzhiyun 		if (ddr3_tip_if_polling
712*4882a593Smuzhiyun 		    (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE, 0x0, 0x1,
713*4882a593Smuzhiyun 		     ODPG_ENABLE_REG, MAX_POLLING_ITERATIONS) != MV_OK) {
714*4882a593Smuzhiyun 			DEBUG_LEVELING(DEBUG_LEVEL_ERROR,
715*4882a593Smuzhiyun 				       ("ODPG disable failed "));
716*4882a593Smuzhiyun 			return MV_FAIL;
717*4882a593Smuzhiyun 		}
718*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
719*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
720*4882a593Smuzhiyun 			      ODPG_DATA_CONTROL_REG, 0, MASK_ALL_BITS));
721*4882a593Smuzhiyun 
722*4882a593Smuzhiyun 		/* double loop on bus, pup */
723*4882a593Smuzhiyun 		for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
724*4882a593Smuzhiyun 			VALIDATE_ACTIVE(tm->if_act_mask, if_id);
725*4882a593Smuzhiyun 			/* check training done */
726*4882a593Smuzhiyun 			for (bus_num = 0;
727*4882a593Smuzhiyun 			     bus_num < tm->num_of_bus_per_interface;
728*4882a593Smuzhiyun 			     bus_num++) {
729*4882a593Smuzhiyun 				VALIDATE_ACTIVE(tm->bus_act_mask, bus_num);
730*4882a593Smuzhiyun 
731*4882a593Smuzhiyun 				if (per_bit_rl_pup_status[if_id][bus_num]
732*4882a593Smuzhiyun 				    == 0) {
733*4882a593Smuzhiyun 					curr_min_delay = 0;
734*4882a593Smuzhiyun 					for (bit_num = 0; bit_num < 8;
735*4882a593Smuzhiyun 					     bit_num++) {
736*4882a593Smuzhiyun 						if (ddr3_tip_if_polling
737*4882a593Smuzhiyun 						    (dev_num,
738*4882a593Smuzhiyun 						     ACCESS_TYPE_UNICAST,
739*4882a593Smuzhiyun 						     if_id, (1 << 25),
740*4882a593Smuzhiyun 						     (1 << 25),
741*4882a593Smuzhiyun 						     mask_results_dq_reg_map
742*4882a593Smuzhiyun 						     [bus_num * 8 + bit_num],
743*4882a593Smuzhiyun 						     MAX_POLLING_ITERATIONS) !=
744*4882a593Smuzhiyun 						    MV_OK) {
745*4882a593Smuzhiyun 							DEBUG_LEVELING
746*4882a593Smuzhiyun 								(DEBUG_LEVEL_ERROR,
747*4882a593Smuzhiyun 								 ("\n_r_l: DDR3 poll failed(2) for bus %d bit %d\n",
748*4882a593Smuzhiyun 								  bus_num,
749*4882a593Smuzhiyun 								  bit_num));
750*4882a593Smuzhiyun 						} else {
751*4882a593Smuzhiyun 							/* read result per pup */
752*4882a593Smuzhiyun 							CHECK_STATUS
753*4882a593Smuzhiyun 								(ddr3_tip_if_read
754*4882a593Smuzhiyun 								 (dev_num,
755*4882a593Smuzhiyun 								  ACCESS_TYPE_UNICAST,
756*4882a593Smuzhiyun 								  if_id,
757*4882a593Smuzhiyun 								  mask_results_dq_reg_map
758*4882a593Smuzhiyun 								  [bus_num * 8 +
759*4882a593Smuzhiyun 								   bit_num],
760*4882a593Smuzhiyun 								  data_read,
761*4882a593Smuzhiyun 								  MASK_ALL_BITS));
762*4882a593Smuzhiyun 							data =
763*4882a593Smuzhiyun 								(data_read
764*4882a593Smuzhiyun 								 [if_id] &
765*4882a593Smuzhiyun 								 0x1f) |
766*4882a593Smuzhiyun 								((data_read
767*4882a593Smuzhiyun 								  [if_id] &
768*4882a593Smuzhiyun 								  0xe0) << 1);
769*4882a593Smuzhiyun 							if (curr_min_delay == 0)
770*4882a593Smuzhiyun 								curr_min_delay =
771*4882a593Smuzhiyun 									data;
772*4882a593Smuzhiyun 							else if (data <
773*4882a593Smuzhiyun 								 curr_min_delay)
774*4882a593Smuzhiyun 								curr_min_delay =
775*4882a593Smuzhiyun 									data;
776*4882a593Smuzhiyun 							if (data > data2_write[if_id][bus_num])
777*4882a593Smuzhiyun 								data2_write
778*4882a593Smuzhiyun 									[if_id]
779*4882a593Smuzhiyun 									[bus_num] =
780*4882a593Smuzhiyun 									data;
781*4882a593Smuzhiyun 						}
782*4882a593Smuzhiyun 					}
783*4882a593Smuzhiyun 
784*4882a593Smuzhiyun 					if (data2_write[if_id][bus_num] <=
785*4882a593Smuzhiyun 					    (curr_min_delay +
786*4882a593Smuzhiyun 					     MAX_DQ_READ_LEVELING_DELAY)) {
787*4882a593Smuzhiyun 						per_bit_rl_pup_status[if_id]
788*4882a593Smuzhiyun 							[bus_num] = 1;
789*4882a593Smuzhiyun 					}
790*4882a593Smuzhiyun 				}
791*4882a593Smuzhiyun 			}
792*4882a593Smuzhiyun 		}
793*4882a593Smuzhiyun 
794*4882a593Smuzhiyun 		/* check if there is need to search new phyreg3 value */
795*4882a593Smuzhiyun 		if (curr_numb < 2) {
796*4882a593Smuzhiyun 			/* if there is DLL that is not checked yet */
797*4882a593Smuzhiyun 			for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1;
798*4882a593Smuzhiyun 			     if_id++) {
799*4882a593Smuzhiyun 				VALIDATE_ACTIVE(tm->if_act_mask, if_id);
800*4882a593Smuzhiyun 				for (bus_num = 0;
801*4882a593Smuzhiyun 				     bus_num < tm->num_of_bus_per_interface;
802*4882a593Smuzhiyun 				     bus_num++) {
803*4882a593Smuzhiyun 					VALIDATE_ACTIVE(tm->bus_act_mask,
804*4882a593Smuzhiyun 							bus_num);
805*4882a593Smuzhiyun 					if (per_bit_rl_pup_status[if_id]
806*4882a593Smuzhiyun 					    [bus_num] != 1) {
807*4882a593Smuzhiyun 						/* go to next ADLL value */
808*4882a593Smuzhiyun 						CHECK_STATUS
809*4882a593Smuzhiyun 							(ddr3_tip_bus_write
810*4882a593Smuzhiyun 							 (dev_num,
811*4882a593Smuzhiyun 							  ACCESS_TYPE_UNICAST,
812*4882a593Smuzhiyun 							  if_id,
813*4882a593Smuzhiyun 							  ACCESS_TYPE_UNICAST,
814*4882a593Smuzhiyun 							  bus_num, DDR_PHY_DATA,
815*4882a593Smuzhiyun 							  READ_CENTRALIZATION_PHY_REG,
816*4882a593Smuzhiyun 							  (phyreg3_arr[if_id]
817*4882a593Smuzhiyun 							   [bus_num] +
818*4882a593Smuzhiyun 							   adll_array[curr_numb])));
819*4882a593Smuzhiyun 						break_loop = 1;
820*4882a593Smuzhiyun 						break;
821*4882a593Smuzhiyun 					}
822*4882a593Smuzhiyun 				}
823*4882a593Smuzhiyun 				if (break_loop)
824*4882a593Smuzhiyun 					break;
825*4882a593Smuzhiyun 			}
826*4882a593Smuzhiyun 		}		/* if (curr_numb < 2) */
827*4882a593Smuzhiyun 		if (!break_loop)
828*4882a593Smuzhiyun 			break;
829*4882a593Smuzhiyun 	}		/* for ( curr_numb = 0; curr_numb <3; curr_numb++) */
830*4882a593Smuzhiyun 
831*4882a593Smuzhiyun 	for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
832*4882a593Smuzhiyun 		VALIDATE_ACTIVE(tm->if_act_mask, if_id);
833*4882a593Smuzhiyun 		for (bus_num = 0; bus_num < tm->num_of_bus_per_interface;
834*4882a593Smuzhiyun 		     bus_num++) {
835*4882a593Smuzhiyun 			VALIDATE_ACTIVE(tm->bus_act_mask, bus_num);
836*4882a593Smuzhiyun 			if (per_bit_rl_pup_status[if_id][bus_num] == 1)
837*4882a593Smuzhiyun 				ddr3_tip_bus_write(dev_num,
838*4882a593Smuzhiyun 						   ACCESS_TYPE_UNICAST,
839*4882a593Smuzhiyun 						   if_id,
840*4882a593Smuzhiyun 						   ACCESS_TYPE_UNICAST,
841*4882a593Smuzhiyun 						   bus_num, DDR_PHY_DATA,
842*4882a593Smuzhiyun 						   RL_PHY_REG +
843*4882a593Smuzhiyun 						   CS_REG_VALUE(effective_cs),
844*4882a593Smuzhiyun 						   data2_write[if_id]
845*4882a593Smuzhiyun 						   [bus_num]);
846*4882a593Smuzhiyun 			else
847*4882a593Smuzhiyun 				is_any_pup_fail = 1;
848*4882a593Smuzhiyun 		}
849*4882a593Smuzhiyun 
850*4882a593Smuzhiyun 		/* TBD flow does not support multi CS */
851*4882a593Smuzhiyun 		/*
852*4882a593Smuzhiyun 		 * cs_bitmask = tm->interface_params[if_id].
853*4882a593Smuzhiyun 		 * as_bus_params[bus_num].cs_bitmask;
854*4882a593Smuzhiyun 		 */
855*4882a593Smuzhiyun 		/* divide by 4 is used for retrieving the CS number */
856*4882a593Smuzhiyun 		/*
857*4882a593Smuzhiyun 		 * TBD BC2 - what is the PHY address for other
858*4882a593Smuzhiyun 		 * CS ddr3_tip_write_cs_result() ???
859*4882a593Smuzhiyun 		 */
860*4882a593Smuzhiyun 		/*
861*4882a593Smuzhiyun 		 * find what should be written to PHY
862*4882a593Smuzhiyun 		 * - max delay that is less than threshold
863*4882a593Smuzhiyun 		 */
864*4882a593Smuzhiyun 		if (is_any_pup_fail == 1) {
865*4882a593Smuzhiyun 			training_result[training_stage][if_id] = TEST_FAILED;
866*4882a593Smuzhiyun 			if (debug_mode == 0)
867*4882a593Smuzhiyun 				return MV_FAIL;
868*4882a593Smuzhiyun 		}
869*4882a593Smuzhiyun 	}
870*4882a593Smuzhiyun 	DEBUG_LEVELING(DEBUG_LEVEL_INFO, ("RL exit read leveling\n"));
871*4882a593Smuzhiyun 
872*4882a593Smuzhiyun 	/*
873*4882a593Smuzhiyun 	 *     Phase 3: Exit Read Leveling
874*4882a593Smuzhiyun 	 */
875*4882a593Smuzhiyun 
876*4882a593Smuzhiyun 	CHECK_STATUS(ddr3_tip_if_write
877*4882a593Smuzhiyun 		     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
878*4882a593Smuzhiyun 		      TRAINING_SW_2_REG, (1 << 3), (1 << 3)));
879*4882a593Smuzhiyun 	CHECK_STATUS(ddr3_tip_if_write
880*4882a593Smuzhiyun 		     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
881*4882a593Smuzhiyun 		      TRAINING_SW_1_REG, (1 << 16), (1 << 16)));
882*4882a593Smuzhiyun 	/* set ODPG to functional */
883*4882a593Smuzhiyun 	CHECK_STATUS(ddr3_tip_if_write
884*4882a593Smuzhiyun 		     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
885*4882a593Smuzhiyun 		      ODPG_DATA_CONTROL_REG, 0x0, MASK_ALL_BITS));
886*4882a593Smuzhiyun 	/*
887*4882a593Smuzhiyun 	 * Copy the result from the effective CS search to the real
888*4882a593Smuzhiyun 	 * Functional CS
889*4882a593Smuzhiyun 	 */
890*4882a593Smuzhiyun 	ddr3_tip_write_cs_result(dev_num, RL_PHY_REG);
891*4882a593Smuzhiyun 	CHECK_STATUS(ddr3_tip_if_write
892*4882a593Smuzhiyun 		     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
893*4882a593Smuzhiyun 		      ODPG_DATA_CONTROL_REG, 0x0, MASK_ALL_BITS));
894*4882a593Smuzhiyun 
895*4882a593Smuzhiyun 	for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
896*4882a593Smuzhiyun 		VALIDATE_ACTIVE(tm->if_act_mask, if_id);
897*4882a593Smuzhiyun 		/* restore cs enable value */
898*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
899*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_UNICAST, if_id,
900*4882a593Smuzhiyun 			      CS_ENABLE_REG, cs_enable_reg_val[if_id],
901*4882a593Smuzhiyun 			      MASK_ALL_BITS));
902*4882a593Smuzhiyun 		if (odt_config != 0) {
903*4882a593Smuzhiyun 			CHECK_STATUS(ddr3_tip_write_additional_odt_setting
904*4882a593Smuzhiyun 				     (dev_num, if_id));
905*4882a593Smuzhiyun 		}
906*4882a593Smuzhiyun 	}
907*4882a593Smuzhiyun 
908*4882a593Smuzhiyun 	for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
909*4882a593Smuzhiyun 		VALIDATE_ACTIVE(tm->if_act_mask, if_id);
910*4882a593Smuzhiyun 		if (training_result[training_stage][if_id] == TEST_FAILED)
911*4882a593Smuzhiyun 			return MV_FAIL;
912*4882a593Smuzhiyun 	}
913*4882a593Smuzhiyun 
914*4882a593Smuzhiyun 	return MV_OK;
915*4882a593Smuzhiyun }
916*4882a593Smuzhiyun 
ddr3_tip_calc_cs_mask(u32 dev_num,u32 if_id,u32 effective_cs,u32 * cs_mask)917*4882a593Smuzhiyun int ddr3_tip_calc_cs_mask(u32 dev_num, u32 if_id, u32 effective_cs,
918*4882a593Smuzhiyun 			  u32 *cs_mask)
919*4882a593Smuzhiyun {
920*4882a593Smuzhiyun 	u32 all_bus_cs = 0, same_bus_cs;
921*4882a593Smuzhiyun 	u32 bus_cnt;
922*4882a593Smuzhiyun 	struct hws_topology_map *tm = ddr3_get_topology_map();
923*4882a593Smuzhiyun 
924*4882a593Smuzhiyun 	*cs_mask = same_bus_cs = CS_BIT_MASK;
925*4882a593Smuzhiyun 
926*4882a593Smuzhiyun 	/*
927*4882a593Smuzhiyun 	 * In some of the devices (such as BC2), the CS is per pup and there
928*4882a593Smuzhiyun 	 * for mixed mode is valid on like other devices where CS configuration
929*4882a593Smuzhiyun 	 * is per interface.
930*4882a593Smuzhiyun 	 * In order to know that, we do 'Or' and 'And' operation between all
931*4882a593Smuzhiyun 	 * CS (of the pups).
932*4882a593Smuzhiyun 	 * If they are they are not the same then it's mixed mode so all CS
933*4882a593Smuzhiyun 	 * should be configured (when configuring the MRS)
934*4882a593Smuzhiyun 	 */
935*4882a593Smuzhiyun 	for (bus_cnt = 0; bus_cnt < tm->num_of_bus_per_interface; bus_cnt++) {
936*4882a593Smuzhiyun 		VALIDATE_ACTIVE(tm->bus_act_mask, bus_cnt);
937*4882a593Smuzhiyun 
938*4882a593Smuzhiyun 		all_bus_cs |= tm->interface_params[if_id].
939*4882a593Smuzhiyun 			as_bus_params[bus_cnt].cs_bitmask;
940*4882a593Smuzhiyun 		same_bus_cs &= tm->interface_params[if_id].
941*4882a593Smuzhiyun 			as_bus_params[bus_cnt].cs_bitmask;
942*4882a593Smuzhiyun 
943*4882a593Smuzhiyun 		/* cs enable is active low */
944*4882a593Smuzhiyun 		*cs_mask &= ~tm->interface_params[if_id].
945*4882a593Smuzhiyun 			as_bus_params[bus_cnt].cs_bitmask;
946*4882a593Smuzhiyun 	}
947*4882a593Smuzhiyun 
948*4882a593Smuzhiyun 	if (all_bus_cs == same_bus_cs)
949*4882a593Smuzhiyun 		*cs_mask = (*cs_mask | (~(1 << effective_cs))) & CS_BIT_MASK;
950*4882a593Smuzhiyun 
951*4882a593Smuzhiyun 	return MV_OK;
952*4882a593Smuzhiyun }
953*4882a593Smuzhiyun 
954*4882a593Smuzhiyun /*
955*4882a593Smuzhiyun  * Dynamic write leveling
956*4882a593Smuzhiyun  */
ddr3_tip_dynamic_write_leveling(u32 dev_num)957*4882a593Smuzhiyun int ddr3_tip_dynamic_write_leveling(u32 dev_num)
958*4882a593Smuzhiyun {
959*4882a593Smuzhiyun 	u32 reg_data = 0, iter, if_id, bus_cnt;
960*4882a593Smuzhiyun 	u32 cs_enable_reg_val[MAX_INTERFACE_NUM] = { 0 };
961*4882a593Smuzhiyun 	u32 cs_mask[MAX_INTERFACE_NUM];
962*4882a593Smuzhiyun 	u32 read_data_sample_delay_vals[MAX_INTERFACE_NUM] = { 0 };
963*4882a593Smuzhiyun 	u32 read_data_ready_delay_vals[MAX_INTERFACE_NUM] = { 0 };
964*4882a593Smuzhiyun 	/* 0 for failure */
965*4882a593Smuzhiyun 	u32 res_values[MAX_INTERFACE_NUM * MAX_BUS_NUM] = { 0 };
966*4882a593Smuzhiyun 	u32 test_res = 0;	/* 0 - success for all pup */
967*4882a593Smuzhiyun 	u32 data_read[MAX_INTERFACE_NUM];
968*4882a593Smuzhiyun 	u8 wl_values[NUM_OF_CS][MAX_BUS_NUM][MAX_INTERFACE_NUM];
969*4882a593Smuzhiyun 	u16 *mask_results_pup_reg_map = ddr3_tip_get_mask_results_pup_reg_map();
970*4882a593Smuzhiyun 	u32 cs_mask0[MAX_INTERFACE_NUM] = { 0 };
971*4882a593Smuzhiyun 	u32 max_cs = hws_ddr3_tip_max_cs_get();
972*4882a593Smuzhiyun 	struct hws_topology_map *tm = ddr3_get_topology_map();
973*4882a593Smuzhiyun 
974*4882a593Smuzhiyun 	for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
975*4882a593Smuzhiyun 		VALIDATE_ACTIVE(tm->if_act_mask, if_id);
976*4882a593Smuzhiyun 
977*4882a593Smuzhiyun 		training_result[training_stage][if_id] = TEST_SUCCESS;
978*4882a593Smuzhiyun 
979*4882a593Smuzhiyun 		/* save Read Data Sample Delay */
980*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_read
981*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_UNICAST, if_id,
982*4882a593Smuzhiyun 			      READ_DATA_SAMPLE_DELAY,
983*4882a593Smuzhiyun 			      read_data_sample_delay_vals, MASK_ALL_BITS));
984*4882a593Smuzhiyun 		/* save Read Data Ready Delay */
985*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_read
986*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_UNICAST, if_id,
987*4882a593Smuzhiyun 			      READ_DATA_READY_DELAY, read_data_ready_delay_vals,
988*4882a593Smuzhiyun 			      MASK_ALL_BITS));
989*4882a593Smuzhiyun 		/* save current cs reg val */
990*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_read
991*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_UNICAST, if_id,
992*4882a593Smuzhiyun 			      CS_ENABLE_REG, cs_enable_reg_val, MASK_ALL_BITS));
993*4882a593Smuzhiyun 	}
994*4882a593Smuzhiyun 
995*4882a593Smuzhiyun 	/*
996*4882a593Smuzhiyun 	 *     Phase 1: DRAM 2 Write Leveling mode
997*4882a593Smuzhiyun 	 */
998*4882a593Smuzhiyun 
999*4882a593Smuzhiyun 	/*Assert 10 refresh commands to DRAM to all CS */
1000*4882a593Smuzhiyun 	for (iter = 0; iter < WL_ITERATION_NUM; iter++) {
1001*4882a593Smuzhiyun 		for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
1002*4882a593Smuzhiyun 			VALIDATE_ACTIVE(tm->if_act_mask, if_id);
1003*4882a593Smuzhiyun 			CHECK_STATUS(ddr3_tip_if_write
1004*4882a593Smuzhiyun 				     (dev_num, ACCESS_TYPE_UNICAST,
1005*4882a593Smuzhiyun 				      if_id, SDRAM_OPERATION_REG,
1006*4882a593Smuzhiyun 				      (u32)((~(0xf) << 8) | 0x2), 0xf1f));
1007*4882a593Smuzhiyun 		}
1008*4882a593Smuzhiyun 	}
1009*4882a593Smuzhiyun 	/* check controller back to normal */
1010*4882a593Smuzhiyun 	for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
1011*4882a593Smuzhiyun 		VALIDATE_ACTIVE(tm->if_act_mask, if_id);
1012*4882a593Smuzhiyun 		if (ddr3_tip_if_polling
1013*4882a593Smuzhiyun 		    (dev_num, ACCESS_TYPE_UNICAST, if_id, 0, 0x1f,
1014*4882a593Smuzhiyun 		     SDRAM_OPERATION_REG, MAX_POLLING_ITERATIONS) != MV_OK) {
1015*4882a593Smuzhiyun 			DEBUG_LEVELING(DEBUG_LEVEL_ERROR,
1016*4882a593Smuzhiyun 				       ("WL: DDR3 poll failed(3)"));
1017*4882a593Smuzhiyun 		}
1018*4882a593Smuzhiyun 	}
1019*4882a593Smuzhiyun 
1020*4882a593Smuzhiyun 	for (effective_cs = 0; effective_cs < max_cs; effective_cs++) {
1021*4882a593Smuzhiyun 		/*enable write leveling to all cs  - Q off , WL n */
1022*4882a593Smuzhiyun 		/* calculate interface cs mask */
1023*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_write_mrs_cmd(dev_num, cs_mask0, MRS1_CMD,
1024*4882a593Smuzhiyun 						    0x1000, 0x1080));
1025*4882a593Smuzhiyun 
1026*4882a593Smuzhiyun 		for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
1027*4882a593Smuzhiyun 			VALIDATE_ACTIVE(tm->if_act_mask, if_id);
1028*4882a593Smuzhiyun 			/* cs enable is active low */
1029*4882a593Smuzhiyun 			ddr3_tip_calc_cs_mask(dev_num, if_id, effective_cs,
1030*4882a593Smuzhiyun 					      &cs_mask[if_id]);
1031*4882a593Smuzhiyun 		}
1032*4882a593Smuzhiyun 
1033*4882a593Smuzhiyun 		/* Enable Output buffer to relevant CS - Q on , WL on */
1034*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_write_mrs_cmd
1035*4882a593Smuzhiyun 			     (dev_num, cs_mask, MRS1_CMD, 0x80, 0x1080));
1036*4882a593Smuzhiyun 
1037*4882a593Smuzhiyun 		/*enable odt for relevant CS */
1038*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
1039*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1040*4882a593Smuzhiyun 			      0x1498, (0x3 << (effective_cs * 2)), 0xf));
1041*4882a593Smuzhiyun 
1042*4882a593Smuzhiyun 		/*
1043*4882a593Smuzhiyun 		 *     Phase 2: Set training IP to write leveling mode
1044*4882a593Smuzhiyun 		 */
1045*4882a593Smuzhiyun 
1046*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_dynamic_write_leveling_seq(dev_num));
1047*4882a593Smuzhiyun 
1048*4882a593Smuzhiyun 		/*
1049*4882a593Smuzhiyun 		 *     Phase 3: Trigger training
1050*4882a593Smuzhiyun 		 */
1051*4882a593Smuzhiyun 
1052*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
1053*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1054*4882a593Smuzhiyun 			      ODPG_TRAINING_TRIGGER_REG, 0x1, 0x1));
1055*4882a593Smuzhiyun 
1056*4882a593Smuzhiyun 		for (if_id = 0; if_id < MAX_INTERFACE_NUM; if_id++) {
1057*4882a593Smuzhiyun 			VALIDATE_ACTIVE(tm->if_act_mask, if_id);
1058*4882a593Smuzhiyun 
1059*4882a593Smuzhiyun 			/* training done */
1060*4882a593Smuzhiyun 			if (ddr3_tip_if_polling
1061*4882a593Smuzhiyun 			    (dev_num, ACCESS_TYPE_UNICAST, if_id,
1062*4882a593Smuzhiyun 			     (1 << 1), (1 << 1), ODPG_TRAINING_STATUS_REG,
1063*4882a593Smuzhiyun 			     MAX_POLLING_ITERATIONS) != MV_OK) {
1064*4882a593Smuzhiyun 				DEBUG_LEVELING(
1065*4882a593Smuzhiyun 					DEBUG_LEVEL_ERROR,
1066*4882a593Smuzhiyun 					("WL: DDR3 poll (4) failed (Data: 0x%x)\n",
1067*4882a593Smuzhiyun 					 reg_data));
1068*4882a593Smuzhiyun 			}
1069*4882a593Smuzhiyun #if !defined(CONFIG_ARMADA_38X)	/*Disabled. JIRA #1498 */
1070*4882a593Smuzhiyun 			else {
1071*4882a593Smuzhiyun 				CHECK_STATUS(ddr3_tip_if_read
1072*4882a593Smuzhiyun 					     (dev_num, ACCESS_TYPE_UNICAST,
1073*4882a593Smuzhiyun 					      if_id,
1074*4882a593Smuzhiyun 					      ODPG_TRAINING_TRIGGER_REG,
1075*4882a593Smuzhiyun 					      &reg_data, (1 << 2)));
1076*4882a593Smuzhiyun 				if (reg_data != 0) {
1077*4882a593Smuzhiyun 					DEBUG_LEVELING(
1078*4882a593Smuzhiyun 						DEBUG_LEVEL_ERROR,
1079*4882a593Smuzhiyun 						("WL: WL failed IF %d reg_data=0x%x\n",
1080*4882a593Smuzhiyun 						 if_id, reg_data));
1081*4882a593Smuzhiyun 				}
1082*4882a593Smuzhiyun 			}
1083*4882a593Smuzhiyun #endif
1084*4882a593Smuzhiyun 		}
1085*4882a593Smuzhiyun 
1086*4882a593Smuzhiyun 		for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
1087*4882a593Smuzhiyun 			VALIDATE_ACTIVE(tm->if_act_mask, if_id);
1088*4882a593Smuzhiyun 			/* training done */
1089*4882a593Smuzhiyun 			if (ddr3_tip_if_polling
1090*4882a593Smuzhiyun 			    (dev_num, ACCESS_TYPE_UNICAST, if_id,
1091*4882a593Smuzhiyun 			     (1 << 1), (1 << 1), ODPG_TRAINING_STATUS_REG,
1092*4882a593Smuzhiyun 			     MAX_POLLING_ITERATIONS) != MV_OK) {
1093*4882a593Smuzhiyun 				DEBUG_LEVELING(
1094*4882a593Smuzhiyun 					DEBUG_LEVEL_ERROR,
1095*4882a593Smuzhiyun 					("WL: DDR3 poll (4) failed (Data: 0x%x)\n",
1096*4882a593Smuzhiyun 					 reg_data));
1097*4882a593Smuzhiyun 			} else {
1098*4882a593Smuzhiyun #if !defined(CONFIG_ARMADA_38X)	/*Disabled. JIRA #1498 */
1099*4882a593Smuzhiyun 				CHECK_STATUS(ddr3_tip_if_read
1100*4882a593Smuzhiyun 					     (dev_num, ACCESS_TYPE_UNICAST,
1101*4882a593Smuzhiyun 					      if_id,
1102*4882a593Smuzhiyun 					      ODPG_TRAINING_STATUS_REG,
1103*4882a593Smuzhiyun 					      data_read, (1 << 2)));
1104*4882a593Smuzhiyun 				reg_data = data_read[if_id];
1105*4882a593Smuzhiyun 				if (reg_data != 0) {
1106*4882a593Smuzhiyun 					DEBUG_LEVELING(
1107*4882a593Smuzhiyun 						DEBUG_LEVEL_ERROR,
1108*4882a593Smuzhiyun 						("WL: WL failed IF %d reg_data=0x%x\n",
1109*4882a593Smuzhiyun 						 if_id, reg_data));
1110*4882a593Smuzhiyun 				}
1111*4882a593Smuzhiyun #endif
1112*4882a593Smuzhiyun 
1113*4882a593Smuzhiyun 				/* check for training completion per bus */
1114*4882a593Smuzhiyun 				for (bus_cnt = 0;
1115*4882a593Smuzhiyun 				     bus_cnt < tm->num_of_bus_per_interface;
1116*4882a593Smuzhiyun 				     bus_cnt++) {
1117*4882a593Smuzhiyun 					VALIDATE_ACTIVE(tm->bus_act_mask,
1118*4882a593Smuzhiyun 							bus_cnt);
1119*4882a593Smuzhiyun 					/* training status */
1120*4882a593Smuzhiyun 					CHECK_STATUS(ddr3_tip_if_read
1121*4882a593Smuzhiyun 						     (dev_num,
1122*4882a593Smuzhiyun 						      ACCESS_TYPE_UNICAST,
1123*4882a593Smuzhiyun 						      if_id,
1124*4882a593Smuzhiyun 						      mask_results_pup_reg_map
1125*4882a593Smuzhiyun 						      [bus_cnt], data_read,
1126*4882a593Smuzhiyun 						      (1 << 25)));
1127*4882a593Smuzhiyun 					reg_data = data_read[if_id];
1128*4882a593Smuzhiyun 					DEBUG_LEVELING(
1129*4882a593Smuzhiyun 						DEBUG_LEVEL_TRACE,
1130*4882a593Smuzhiyun 						("WL: IF %d BUS %d reg 0x%x\n",
1131*4882a593Smuzhiyun 						 if_id, bus_cnt, reg_data));
1132*4882a593Smuzhiyun 					if (reg_data == 0) {
1133*4882a593Smuzhiyun 						res_values[
1134*4882a593Smuzhiyun 							(if_id *
1135*4882a593Smuzhiyun 							 tm->num_of_bus_per_interface)
1136*4882a593Smuzhiyun 							+ bus_cnt] = 1;
1137*4882a593Smuzhiyun 					}
1138*4882a593Smuzhiyun 					CHECK_STATUS(ddr3_tip_if_read
1139*4882a593Smuzhiyun 						     (dev_num,
1140*4882a593Smuzhiyun 						      ACCESS_TYPE_UNICAST,
1141*4882a593Smuzhiyun 						      if_id,
1142*4882a593Smuzhiyun 						      mask_results_pup_reg_map
1143*4882a593Smuzhiyun 						      [bus_cnt], data_read,
1144*4882a593Smuzhiyun 						      0xff));
1145*4882a593Smuzhiyun 					/*
1146*4882a593Smuzhiyun 					 * Save the read value that should be
1147*4882a593Smuzhiyun 					 * write to PHY register
1148*4882a593Smuzhiyun 					 */
1149*4882a593Smuzhiyun 					wl_values[effective_cs]
1150*4882a593Smuzhiyun 						[bus_cnt][if_id] =
1151*4882a593Smuzhiyun 						(u8)data_read[if_id];
1152*4882a593Smuzhiyun 				}
1153*4882a593Smuzhiyun 			}
1154*4882a593Smuzhiyun 		}
1155*4882a593Smuzhiyun 
1156*4882a593Smuzhiyun 		/*
1157*4882a593Smuzhiyun 		 *     Phase 4: Exit write leveling mode
1158*4882a593Smuzhiyun 		 */
1159*4882a593Smuzhiyun 
1160*4882a593Smuzhiyun 		/* disable DQs toggling */
1161*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
1162*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1163*4882a593Smuzhiyun 			      WR_LEVELING_DQS_PATTERN_REG, 0x0, 0x1));
1164*4882a593Smuzhiyun 
1165*4882a593Smuzhiyun 		/* Update MRS 1 (WL off) */
1166*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_write_mrs_cmd(dev_num, cs_mask0, MRS1_CMD,
1167*4882a593Smuzhiyun 						    0x1000, 0x1080));
1168*4882a593Smuzhiyun 
1169*4882a593Smuzhiyun 		/* Update MRS 1 (return to functional mode - Q on , WL off) */
1170*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_write_mrs_cmd
1171*4882a593Smuzhiyun 			     (dev_num, cs_mask0, MRS1_CMD, 0x0, 0x1080));
1172*4882a593Smuzhiyun 
1173*4882a593Smuzhiyun 		/* set phy to normal mode */
1174*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
1175*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1176*4882a593Smuzhiyun 			      TRAINING_SW_2_REG, 0x5, 0x7));
1177*4882a593Smuzhiyun 
1178*4882a593Smuzhiyun 		/* exit sw override mode  */
1179*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
1180*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1181*4882a593Smuzhiyun 			      TRAINING_SW_2_REG, 0x4, 0x7));
1182*4882a593Smuzhiyun 	}
1183*4882a593Smuzhiyun 
1184*4882a593Smuzhiyun 	/*
1185*4882a593Smuzhiyun 	 *     Phase 5: Load WL values to each PHY
1186*4882a593Smuzhiyun 	 */
1187*4882a593Smuzhiyun 
1188*4882a593Smuzhiyun 	for (effective_cs = 0; effective_cs < max_cs; effective_cs++) {
1189*4882a593Smuzhiyun 		for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
1190*4882a593Smuzhiyun 			VALIDATE_ACTIVE(tm->if_act_mask, if_id);
1191*4882a593Smuzhiyun 			test_res = 0;
1192*4882a593Smuzhiyun 			for (bus_cnt = 0;
1193*4882a593Smuzhiyun 			     bus_cnt < tm->num_of_bus_per_interface;
1194*4882a593Smuzhiyun 			     bus_cnt++) {
1195*4882a593Smuzhiyun 				VALIDATE_ACTIVE(tm->bus_act_mask, bus_cnt);
1196*4882a593Smuzhiyun 				/* check if result == pass */
1197*4882a593Smuzhiyun 				if (res_values
1198*4882a593Smuzhiyun 				    [(if_id *
1199*4882a593Smuzhiyun 				      tm->num_of_bus_per_interface) +
1200*4882a593Smuzhiyun 				     bus_cnt] == 0) {
1201*4882a593Smuzhiyun 					/*
1202*4882a593Smuzhiyun 					 * read result control register
1203*4882a593Smuzhiyun 					 * according to pup
1204*4882a593Smuzhiyun 					 */
1205*4882a593Smuzhiyun 					reg_data =
1206*4882a593Smuzhiyun 						wl_values[effective_cs][bus_cnt]
1207*4882a593Smuzhiyun 						[if_id];
1208*4882a593Smuzhiyun 					/*
1209*4882a593Smuzhiyun 					 * Write into write leveling register
1210*4882a593Smuzhiyun 					 * ([4:0] ADLL, [8:6] Phase, [15:10]
1211*4882a593Smuzhiyun 					 * (centralization) ADLL + 0x10)
1212*4882a593Smuzhiyun 					 */
1213*4882a593Smuzhiyun 					reg_data =
1214*4882a593Smuzhiyun 						(reg_data & 0x1f) |
1215*4882a593Smuzhiyun 						(((reg_data & 0xe0) >> 5) << 6) |
1216*4882a593Smuzhiyun 						(((reg_data & 0x1f) +
1217*4882a593Smuzhiyun 						  phy_reg1_val) << 10);
1218*4882a593Smuzhiyun 					ddr3_tip_bus_write(
1219*4882a593Smuzhiyun 						dev_num,
1220*4882a593Smuzhiyun 						ACCESS_TYPE_UNICAST,
1221*4882a593Smuzhiyun 						if_id,
1222*4882a593Smuzhiyun 						ACCESS_TYPE_UNICAST,
1223*4882a593Smuzhiyun 						bus_cnt,
1224*4882a593Smuzhiyun 						DDR_PHY_DATA,
1225*4882a593Smuzhiyun 						WL_PHY_REG +
1226*4882a593Smuzhiyun 						effective_cs *
1227*4882a593Smuzhiyun 						CS_REGISTER_ADDR_OFFSET,
1228*4882a593Smuzhiyun 						reg_data);
1229*4882a593Smuzhiyun 				} else {
1230*4882a593Smuzhiyun 					test_res = 1;
1231*4882a593Smuzhiyun 					/*
1232*4882a593Smuzhiyun 					 * read result control register
1233*4882a593Smuzhiyun 					 * according to pup
1234*4882a593Smuzhiyun 					 */
1235*4882a593Smuzhiyun 					CHECK_STATUS(ddr3_tip_if_read
1236*4882a593Smuzhiyun 						     (dev_num,
1237*4882a593Smuzhiyun 						      ACCESS_TYPE_UNICAST,
1238*4882a593Smuzhiyun 						      if_id,
1239*4882a593Smuzhiyun 						      mask_results_pup_reg_map
1240*4882a593Smuzhiyun 						      [bus_cnt], data_read,
1241*4882a593Smuzhiyun 						      0xff));
1242*4882a593Smuzhiyun 					reg_data = data_read[if_id];
1243*4882a593Smuzhiyun 					DEBUG_LEVELING(
1244*4882a593Smuzhiyun 						DEBUG_LEVEL_ERROR,
1245*4882a593Smuzhiyun 						("WL: IF %d BUS %d failed, reg 0x%x\n",
1246*4882a593Smuzhiyun 						 if_id, bus_cnt, reg_data));
1247*4882a593Smuzhiyun 				}
1248*4882a593Smuzhiyun 			}
1249*4882a593Smuzhiyun 
1250*4882a593Smuzhiyun 			if (test_res != 0) {
1251*4882a593Smuzhiyun 				training_result[training_stage][if_id] =
1252*4882a593Smuzhiyun 					TEST_FAILED;
1253*4882a593Smuzhiyun 			}
1254*4882a593Smuzhiyun 		}
1255*4882a593Smuzhiyun 	}
1256*4882a593Smuzhiyun 	/* Set to 0 after each loop to avoid illegal value may be used */
1257*4882a593Smuzhiyun 	effective_cs = 0;
1258*4882a593Smuzhiyun 
1259*4882a593Smuzhiyun 	/*
1260*4882a593Smuzhiyun 	 * Copy the result from the effective CS search to the real
1261*4882a593Smuzhiyun 	 * Functional CS
1262*4882a593Smuzhiyun 	 */
1263*4882a593Smuzhiyun 	/* ddr3_tip_write_cs_result(dev_num, WL_PHY_REG); */
1264*4882a593Smuzhiyun 	/* restore saved values */
1265*4882a593Smuzhiyun 	for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
1266*4882a593Smuzhiyun 		VALIDATE_ACTIVE(tm->if_act_mask, if_id);
1267*4882a593Smuzhiyun 		/* restore Read Data Sample Delay */
1268*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
1269*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_UNICAST, if_id,
1270*4882a593Smuzhiyun 			      READ_DATA_SAMPLE_DELAY,
1271*4882a593Smuzhiyun 			      read_data_sample_delay_vals[if_id],
1272*4882a593Smuzhiyun 			      MASK_ALL_BITS));
1273*4882a593Smuzhiyun 
1274*4882a593Smuzhiyun 		/* restore Read Data Ready Delay */
1275*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
1276*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_UNICAST, if_id,
1277*4882a593Smuzhiyun 			      READ_DATA_READY_DELAY,
1278*4882a593Smuzhiyun 			      read_data_ready_delay_vals[if_id],
1279*4882a593Smuzhiyun 			      MASK_ALL_BITS));
1280*4882a593Smuzhiyun 
1281*4882a593Smuzhiyun 		/* enable multi cs */
1282*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
1283*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_UNICAST, if_id,
1284*4882a593Smuzhiyun 			      CS_ENABLE_REG, cs_enable_reg_val[if_id],
1285*4882a593Smuzhiyun 			      MASK_ALL_BITS));
1286*4882a593Smuzhiyun 	}
1287*4882a593Smuzhiyun 
1288*4882a593Smuzhiyun 	/* Disable modt0 for CS0 training - need to adjust for multy CS */
1289*4882a593Smuzhiyun 	CHECK_STATUS(ddr3_tip_if_write
1290*4882a593Smuzhiyun 		     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE, 0x1498,
1291*4882a593Smuzhiyun 		      0x0, 0xf));
1292*4882a593Smuzhiyun 
1293*4882a593Smuzhiyun 	for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
1294*4882a593Smuzhiyun 		VALIDATE_ACTIVE(tm->if_act_mask, if_id);
1295*4882a593Smuzhiyun 		if (training_result[training_stage][if_id] == TEST_FAILED)
1296*4882a593Smuzhiyun 			return MV_FAIL;
1297*4882a593Smuzhiyun 	}
1298*4882a593Smuzhiyun 
1299*4882a593Smuzhiyun 	return MV_OK;
1300*4882a593Smuzhiyun }
1301*4882a593Smuzhiyun 
1302*4882a593Smuzhiyun /*
1303*4882a593Smuzhiyun  * Dynamic write leveling supplementary
1304*4882a593Smuzhiyun  */
ddr3_tip_dynamic_write_leveling_supp(u32 dev_num)1305*4882a593Smuzhiyun int ddr3_tip_dynamic_write_leveling_supp(u32 dev_num)
1306*4882a593Smuzhiyun {
1307*4882a593Smuzhiyun 	int adll_offset;
1308*4882a593Smuzhiyun 	u32 if_id, bus_id, data, data_tmp;
1309*4882a593Smuzhiyun 	int is_if_fail = 0;
1310*4882a593Smuzhiyun 	struct hws_topology_map *tm = ddr3_get_topology_map();
1311*4882a593Smuzhiyun 
1312*4882a593Smuzhiyun 	for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
1313*4882a593Smuzhiyun 		VALIDATE_ACTIVE(tm->if_act_mask, if_id);
1314*4882a593Smuzhiyun 		is_if_fail = 0;
1315*4882a593Smuzhiyun 
1316*4882a593Smuzhiyun 		for (bus_id = 0; bus_id < GET_TOPOLOGY_NUM_OF_BUSES();
1317*4882a593Smuzhiyun 		     bus_id++) {
1318*4882a593Smuzhiyun 			VALIDATE_ACTIVE(tm->bus_act_mask, bus_id);
1319*4882a593Smuzhiyun 			wr_supp_res[if_id][bus_id].is_pup_fail = 1;
1320*4882a593Smuzhiyun 			CHECK_STATUS(ddr3_tip_bus_read
1321*4882a593Smuzhiyun 				     (dev_num, if_id, ACCESS_TYPE_UNICAST,
1322*4882a593Smuzhiyun 				      bus_id, DDR_PHY_DATA,
1323*4882a593Smuzhiyun 				      WRITE_CENTRALIZATION_PHY_REG +
1324*4882a593Smuzhiyun 				      effective_cs * CS_REGISTER_ADDR_OFFSET,
1325*4882a593Smuzhiyun 				      &data));
1326*4882a593Smuzhiyun 			DEBUG_LEVELING(
1327*4882a593Smuzhiyun 				DEBUG_LEVEL_TRACE,
1328*4882a593Smuzhiyun 				("WL Supp: adll_offset=0 data delay = %d\n",
1329*4882a593Smuzhiyun 				 data));
1330*4882a593Smuzhiyun 			if (ddr3_tip_wl_supp_align_phase_shift
1331*4882a593Smuzhiyun 			    (dev_num, if_id, bus_id, 0, 0) == MV_OK) {
1332*4882a593Smuzhiyun 				DEBUG_LEVELING(
1333*4882a593Smuzhiyun 					DEBUG_LEVEL_TRACE,
1334*4882a593Smuzhiyun 					("WL Supp: IF %d bus_id %d adll_offset=0 Success !\n",
1335*4882a593Smuzhiyun 					 if_id, bus_id));
1336*4882a593Smuzhiyun 				continue;
1337*4882a593Smuzhiyun 			}
1338*4882a593Smuzhiyun 
1339*4882a593Smuzhiyun 			/* change adll */
1340*4882a593Smuzhiyun 			adll_offset = 5;
1341*4882a593Smuzhiyun 			CHECK_STATUS(ddr3_tip_bus_write
1342*4882a593Smuzhiyun 				     (dev_num, ACCESS_TYPE_UNICAST, if_id,
1343*4882a593Smuzhiyun 				      ACCESS_TYPE_UNICAST, bus_id, DDR_PHY_DATA,
1344*4882a593Smuzhiyun 				      WRITE_CENTRALIZATION_PHY_REG +
1345*4882a593Smuzhiyun 				      effective_cs * CS_REGISTER_ADDR_OFFSET,
1346*4882a593Smuzhiyun 				      data + adll_offset));
1347*4882a593Smuzhiyun 			CHECK_STATUS(ddr3_tip_bus_read
1348*4882a593Smuzhiyun 				     (dev_num, if_id, ACCESS_TYPE_UNICAST,
1349*4882a593Smuzhiyun 				      bus_id, DDR_PHY_DATA,
1350*4882a593Smuzhiyun 				      WRITE_CENTRALIZATION_PHY_REG +
1351*4882a593Smuzhiyun 				      effective_cs * CS_REGISTER_ADDR_OFFSET,
1352*4882a593Smuzhiyun 				      &data_tmp));
1353*4882a593Smuzhiyun 			DEBUG_LEVELING(
1354*4882a593Smuzhiyun 				DEBUG_LEVEL_TRACE,
1355*4882a593Smuzhiyun 				("WL Supp: adll_offset= %d data delay = %d\n",
1356*4882a593Smuzhiyun 				 adll_offset, data_tmp));
1357*4882a593Smuzhiyun 
1358*4882a593Smuzhiyun 			if (ddr3_tip_wl_supp_align_phase_shift
1359*4882a593Smuzhiyun 			    (dev_num, if_id, bus_id, adll_offset, 0) == MV_OK) {
1360*4882a593Smuzhiyun 				DEBUG_LEVELING(
1361*4882a593Smuzhiyun 					DEBUG_LEVEL_TRACE,
1362*4882a593Smuzhiyun 					("WL Supp: IF %d bus_id %d adll_offset= %d Success !\n",
1363*4882a593Smuzhiyun 					 if_id, bus_id, adll_offset));
1364*4882a593Smuzhiyun 				continue;
1365*4882a593Smuzhiyun 			}
1366*4882a593Smuzhiyun 
1367*4882a593Smuzhiyun 			/* change adll */
1368*4882a593Smuzhiyun 			adll_offset = -5;
1369*4882a593Smuzhiyun 			CHECK_STATUS(ddr3_tip_bus_write
1370*4882a593Smuzhiyun 				     (dev_num, ACCESS_TYPE_UNICAST, if_id,
1371*4882a593Smuzhiyun 				      ACCESS_TYPE_UNICAST, bus_id, DDR_PHY_DATA,
1372*4882a593Smuzhiyun 				      WRITE_CENTRALIZATION_PHY_REG +
1373*4882a593Smuzhiyun 				      effective_cs * CS_REGISTER_ADDR_OFFSET,
1374*4882a593Smuzhiyun 				      data + adll_offset));
1375*4882a593Smuzhiyun 			CHECK_STATUS(ddr3_tip_bus_read
1376*4882a593Smuzhiyun 				     (dev_num, if_id, ACCESS_TYPE_UNICAST,
1377*4882a593Smuzhiyun 				      bus_id, DDR_PHY_DATA,
1378*4882a593Smuzhiyun 				      WRITE_CENTRALIZATION_PHY_REG +
1379*4882a593Smuzhiyun 				      effective_cs * CS_REGISTER_ADDR_OFFSET,
1380*4882a593Smuzhiyun 				      &data_tmp));
1381*4882a593Smuzhiyun 			DEBUG_LEVELING(
1382*4882a593Smuzhiyun 				DEBUG_LEVEL_TRACE,
1383*4882a593Smuzhiyun 				("WL Supp: adll_offset= %d data delay = %d\n",
1384*4882a593Smuzhiyun 				 adll_offset, data_tmp));
1385*4882a593Smuzhiyun 			if (ddr3_tip_wl_supp_align_phase_shift
1386*4882a593Smuzhiyun 			    (dev_num, if_id, bus_id, adll_offset, 0) == MV_OK) {
1387*4882a593Smuzhiyun 				DEBUG_LEVELING(
1388*4882a593Smuzhiyun 					DEBUG_LEVEL_TRACE,
1389*4882a593Smuzhiyun 					("WL Supp: IF %d bus_id %d adll_offset= %d Success !\n",
1390*4882a593Smuzhiyun 					 if_id, bus_id, adll_offset));
1391*4882a593Smuzhiyun 				continue;
1392*4882a593Smuzhiyun 			} else {
1393*4882a593Smuzhiyun 				DEBUG_LEVELING(
1394*4882a593Smuzhiyun 					DEBUG_LEVEL_ERROR,
1395*4882a593Smuzhiyun 					("WL Supp: IF %d bus_id %d Failed !\n",
1396*4882a593Smuzhiyun 					 if_id, bus_id));
1397*4882a593Smuzhiyun 				is_if_fail = 1;
1398*4882a593Smuzhiyun 			}
1399*4882a593Smuzhiyun 		}
1400*4882a593Smuzhiyun 		DEBUG_LEVELING(DEBUG_LEVEL_TRACE,
1401*4882a593Smuzhiyun 			       ("WL Supp: IF %d bus_id %d is_pup_fail %d\n",
1402*4882a593Smuzhiyun 				if_id, bus_id, is_if_fail));
1403*4882a593Smuzhiyun 
1404*4882a593Smuzhiyun 		if (is_if_fail == 1) {
1405*4882a593Smuzhiyun 			DEBUG_LEVELING(DEBUG_LEVEL_ERROR,
1406*4882a593Smuzhiyun 				       ("WL Supp: IF %d failed\n", if_id));
1407*4882a593Smuzhiyun 			training_result[training_stage][if_id] = TEST_FAILED;
1408*4882a593Smuzhiyun 		} else {
1409*4882a593Smuzhiyun 			training_result[training_stage][if_id] = TEST_SUCCESS;
1410*4882a593Smuzhiyun 		}
1411*4882a593Smuzhiyun 	}
1412*4882a593Smuzhiyun 
1413*4882a593Smuzhiyun 	for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
1414*4882a593Smuzhiyun 		VALIDATE_ACTIVE(tm->if_act_mask, if_id);
1415*4882a593Smuzhiyun 		if (training_result[training_stage][if_id] == TEST_FAILED)
1416*4882a593Smuzhiyun 			return MV_FAIL;
1417*4882a593Smuzhiyun 	}
1418*4882a593Smuzhiyun 
1419*4882a593Smuzhiyun 	return MV_OK;
1420*4882a593Smuzhiyun }
1421*4882a593Smuzhiyun 
1422*4882a593Smuzhiyun /*
1423*4882a593Smuzhiyun  * Phase Shift
1424*4882a593Smuzhiyun  */
ddr3_tip_wl_supp_align_phase_shift(u32 dev_num,u32 if_id,u32 bus_id,u32 offset,u32 bus_id_delta)1425*4882a593Smuzhiyun static int ddr3_tip_wl_supp_align_phase_shift(u32 dev_num, u32 if_id,
1426*4882a593Smuzhiyun 					      u32 bus_id, u32 offset,
1427*4882a593Smuzhiyun 					      u32 bus_id_delta)
1428*4882a593Smuzhiyun {
1429*4882a593Smuzhiyun 	wr_supp_res[if_id][bus_id].stage = PHASE_SHIFT;
1430*4882a593Smuzhiyun 	if (ddr3_tip_xsb_compare_test(dev_num, if_id, bus_id,
1431*4882a593Smuzhiyun 				      0, bus_id_delta) == MV_OK) {
1432*4882a593Smuzhiyun 		wr_supp_res[if_id][bus_id].is_pup_fail = 0;
1433*4882a593Smuzhiyun 		return MV_OK;
1434*4882a593Smuzhiyun 	} else if (ddr3_tip_xsb_compare_test(dev_num, if_id, bus_id,
1435*4882a593Smuzhiyun 					     ONE_CLOCK_ERROR_SHIFT,
1436*4882a593Smuzhiyun 					     bus_id_delta) == MV_OK) {
1437*4882a593Smuzhiyun 		/* 1 clock error */
1438*4882a593Smuzhiyun 		wr_supp_res[if_id][bus_id].stage = CLOCK_SHIFT;
1439*4882a593Smuzhiyun 		DEBUG_LEVELING(DEBUG_LEVEL_TRACE,
1440*4882a593Smuzhiyun 			       ("Supp: 1 error clock for if %d pup %d with ofsset %d success\n",
1441*4882a593Smuzhiyun 				if_id, bus_id, offset));
1442*4882a593Smuzhiyun 		ddr3_tip_wl_supp_one_clk_err_shift(dev_num, if_id, bus_id, 0);
1443*4882a593Smuzhiyun 		wr_supp_res[if_id][bus_id].is_pup_fail = 0;
1444*4882a593Smuzhiyun 		return MV_OK;
1445*4882a593Smuzhiyun 	} else if (ddr3_tip_xsb_compare_test(dev_num, if_id, bus_id,
1446*4882a593Smuzhiyun 					     ALIGN_ERROR_SHIFT,
1447*4882a593Smuzhiyun 					     bus_id_delta) == MV_OK) {
1448*4882a593Smuzhiyun 		/* align error */
1449*4882a593Smuzhiyun 		DEBUG_LEVELING(DEBUG_LEVEL_TRACE,
1450*4882a593Smuzhiyun 			       ("Supp: align error for if %d pup %d with ofsset %d success\n",
1451*4882a593Smuzhiyun 				if_id, bus_id, offset));
1452*4882a593Smuzhiyun 		wr_supp_res[if_id][bus_id].stage = ALIGN_SHIFT;
1453*4882a593Smuzhiyun 		ddr3_tip_wl_supp_align_err_shift(dev_num, if_id, bus_id, 0);
1454*4882a593Smuzhiyun 		wr_supp_res[if_id][bus_id].is_pup_fail = 0;
1455*4882a593Smuzhiyun 		return MV_OK;
1456*4882a593Smuzhiyun 	} else {
1457*4882a593Smuzhiyun 		wr_supp_res[if_id][bus_id].is_pup_fail = 1;
1458*4882a593Smuzhiyun 		return MV_FAIL;
1459*4882a593Smuzhiyun 	}
1460*4882a593Smuzhiyun }
1461*4882a593Smuzhiyun 
1462*4882a593Smuzhiyun /*
1463*4882a593Smuzhiyun  * Compare Test
1464*4882a593Smuzhiyun  */
ddr3_tip_xsb_compare_test(u32 dev_num,u32 if_id,u32 bus_id,u32 edge_offset,u32 bus_id_delta)1465*4882a593Smuzhiyun static int ddr3_tip_xsb_compare_test(u32 dev_num, u32 if_id, u32 bus_id,
1466*4882a593Smuzhiyun 				     u32 edge_offset, u32 bus_id_delta)
1467*4882a593Smuzhiyun {
1468*4882a593Smuzhiyun 	u32 num_of_succ_byte_compare, word_in_pattern, abs_offset;
1469*4882a593Smuzhiyun 	u32 word_offset, i;
1470*4882a593Smuzhiyun 	u32 read_pattern[TEST_PATTERN_LENGTH * 2];
1471*4882a593Smuzhiyun 	struct pattern_info *pattern_table = ddr3_tip_get_pattern_table();
1472*4882a593Smuzhiyun 	u32 pattern_test_pattern_table[8];
1473*4882a593Smuzhiyun 
1474*4882a593Smuzhiyun 	for (i = 0; i < 8; i++) {
1475*4882a593Smuzhiyun 		pattern_test_pattern_table[i] =
1476*4882a593Smuzhiyun 			pattern_table_get_word(dev_num, PATTERN_TEST, (u8)i);
1477*4882a593Smuzhiyun 	}
1478*4882a593Smuzhiyun 
1479*4882a593Smuzhiyun 	/* extern write, than read and compare */
1480*4882a593Smuzhiyun 	CHECK_STATUS(ddr3_tip_ext_write
1481*4882a593Smuzhiyun 		     (dev_num, if_id,
1482*4882a593Smuzhiyun 		      (pattern_table[PATTERN_TEST].start_addr +
1483*4882a593Smuzhiyun 		       ((SDRAM_CS_SIZE + 1) * effective_cs)), 1,
1484*4882a593Smuzhiyun 		      pattern_test_pattern_table));
1485*4882a593Smuzhiyun 
1486*4882a593Smuzhiyun 	CHECK_STATUS(ddr3_tip_reset_fifo_ptr(dev_num));
1487*4882a593Smuzhiyun 
1488*4882a593Smuzhiyun 	CHECK_STATUS(ddr3_tip_ext_read
1489*4882a593Smuzhiyun 		     (dev_num, if_id,
1490*4882a593Smuzhiyun 		      (pattern_table[PATTERN_TEST].start_addr +
1491*4882a593Smuzhiyun 		       ((SDRAM_CS_SIZE + 1) * effective_cs)), 1, read_pattern));
1492*4882a593Smuzhiyun 
1493*4882a593Smuzhiyun 	DEBUG_LEVELING(
1494*4882a593Smuzhiyun 		DEBUG_LEVEL_TRACE,
1495*4882a593Smuzhiyun 		("XSB-compt: IF %d bus_id %d 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
1496*4882a593Smuzhiyun 		 if_id, bus_id, read_pattern[0], read_pattern[1],
1497*4882a593Smuzhiyun 		 read_pattern[2], read_pattern[3], read_pattern[4],
1498*4882a593Smuzhiyun 		 read_pattern[5], read_pattern[6], read_pattern[7]));
1499*4882a593Smuzhiyun 
1500*4882a593Smuzhiyun 	/* compare byte per pup */
1501*4882a593Smuzhiyun 	num_of_succ_byte_compare = 0;
1502*4882a593Smuzhiyun 	for (word_in_pattern = start_xsb_offset;
1503*4882a593Smuzhiyun 	     word_in_pattern < (TEST_PATTERN_LENGTH * 2); word_in_pattern++) {
1504*4882a593Smuzhiyun 		word_offset = word_in_pattern + edge_offset;
1505*4882a593Smuzhiyun 		if ((word_offset > (TEST_PATTERN_LENGTH * 2 - 1)) ||
1506*4882a593Smuzhiyun 		    (word_offset < 0))
1507*4882a593Smuzhiyun 			continue;
1508*4882a593Smuzhiyun 
1509*4882a593Smuzhiyun 		if ((read_pattern[word_in_pattern] & pup_mask_table[bus_id]) ==
1510*4882a593Smuzhiyun 		    (pattern_test_pattern_table[word_offset] &
1511*4882a593Smuzhiyun 		     pup_mask_table[bus_id]))
1512*4882a593Smuzhiyun 			num_of_succ_byte_compare++;
1513*4882a593Smuzhiyun 	}
1514*4882a593Smuzhiyun 
1515*4882a593Smuzhiyun 	abs_offset = (edge_offset > 0) ? edge_offset : -edge_offset;
1516*4882a593Smuzhiyun 	if (num_of_succ_byte_compare == ((TEST_PATTERN_LENGTH * 2) -
1517*4882a593Smuzhiyun 					 abs_offset - start_xsb_offset)) {
1518*4882a593Smuzhiyun 		DEBUG_LEVELING(
1519*4882a593Smuzhiyun 			DEBUG_LEVEL_TRACE,
1520*4882a593Smuzhiyun 			("XSB-compt: IF %d bus_id %d num_of_succ_byte_compare %d - Success\n",
1521*4882a593Smuzhiyun 			 if_id, bus_id, num_of_succ_byte_compare));
1522*4882a593Smuzhiyun 		return MV_OK;
1523*4882a593Smuzhiyun 	} else {
1524*4882a593Smuzhiyun 		DEBUG_LEVELING(
1525*4882a593Smuzhiyun 			DEBUG_LEVEL_TRACE,
1526*4882a593Smuzhiyun 			("XSB-compt: IF %d bus_id %d num_of_succ_byte_compare %d - Fail !\n",
1527*4882a593Smuzhiyun 			 if_id, bus_id, num_of_succ_byte_compare));
1528*4882a593Smuzhiyun 
1529*4882a593Smuzhiyun 		DEBUG_LEVELING(
1530*4882a593Smuzhiyun 			DEBUG_LEVEL_TRACE,
1531*4882a593Smuzhiyun 			("XSB-compt: expected 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
1532*4882a593Smuzhiyun 			 pattern_test_pattern_table[0],
1533*4882a593Smuzhiyun 			 pattern_test_pattern_table[1],
1534*4882a593Smuzhiyun 			 pattern_test_pattern_table[2],
1535*4882a593Smuzhiyun 			 pattern_test_pattern_table[3],
1536*4882a593Smuzhiyun 			 pattern_test_pattern_table[4],
1537*4882a593Smuzhiyun 			 pattern_test_pattern_table[5],
1538*4882a593Smuzhiyun 			 pattern_test_pattern_table[6],
1539*4882a593Smuzhiyun 			 pattern_test_pattern_table[7]));
1540*4882a593Smuzhiyun 		DEBUG_LEVELING(
1541*4882a593Smuzhiyun 			DEBUG_LEVEL_TRACE,
1542*4882a593Smuzhiyun 			("XSB-compt: recieved 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
1543*4882a593Smuzhiyun 			 read_pattern[0], read_pattern[1],
1544*4882a593Smuzhiyun 			 read_pattern[2], read_pattern[3],
1545*4882a593Smuzhiyun 			 read_pattern[4], read_pattern[5],
1546*4882a593Smuzhiyun 			 read_pattern[6], read_pattern[7]));
1547*4882a593Smuzhiyun 
1548*4882a593Smuzhiyun 		DEBUG_LEVELING(
1549*4882a593Smuzhiyun 			DEBUG_LEVEL_TRACE,
1550*4882a593Smuzhiyun 			("XSB-compt: IF %d bus_id %d num_of_succ_byte_compare %d - Fail !\n",
1551*4882a593Smuzhiyun 			 if_id, bus_id, num_of_succ_byte_compare));
1552*4882a593Smuzhiyun 
1553*4882a593Smuzhiyun 		return MV_FAIL;
1554*4882a593Smuzhiyun 	}
1555*4882a593Smuzhiyun }
1556*4882a593Smuzhiyun 
1557*4882a593Smuzhiyun /*
1558*4882a593Smuzhiyun  * Clock error shift - function moves the write leveling delay 1cc forward
1559*4882a593Smuzhiyun  */
ddr3_tip_wl_supp_one_clk_err_shift(u32 dev_num,u32 if_id,u32 bus_id,u32 bus_id_delta)1560*4882a593Smuzhiyun static int ddr3_tip_wl_supp_one_clk_err_shift(u32 dev_num, u32 if_id,
1561*4882a593Smuzhiyun 					      u32 bus_id, u32 bus_id_delta)
1562*4882a593Smuzhiyun {
1563*4882a593Smuzhiyun 	int phase, adll;
1564*4882a593Smuzhiyun 	u32 data;
1565*4882a593Smuzhiyun 	DEBUG_LEVELING(DEBUG_LEVEL_TRACE, ("One_clk_err_shift\n"));
1566*4882a593Smuzhiyun 
1567*4882a593Smuzhiyun 	CHECK_STATUS(ddr3_tip_bus_read
1568*4882a593Smuzhiyun 		     (dev_num, if_id, ACCESS_TYPE_UNICAST, bus_id,
1569*4882a593Smuzhiyun 		      DDR_PHY_DATA, WL_PHY_REG, &data));
1570*4882a593Smuzhiyun 	phase = ((data >> 6) & 0x7);
1571*4882a593Smuzhiyun 	adll = data & 0x1f;
1572*4882a593Smuzhiyun 	DEBUG_LEVELING(DEBUG_LEVEL_TRACE,
1573*4882a593Smuzhiyun 		       ("One_clk_err_shift: IF %d bus_id %d phase %d adll %d\n",
1574*4882a593Smuzhiyun 			if_id, bus_id, phase, adll));
1575*4882a593Smuzhiyun 
1576*4882a593Smuzhiyun 	if ((phase == 0) || (phase == 1)) {
1577*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_bus_read_modify_write
1578*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_UNICAST, if_id, bus_id,
1579*4882a593Smuzhiyun 			      DDR_PHY_DATA, 0, (phase + 2), 0x1f));
1580*4882a593Smuzhiyun 	} else if (phase == 2) {
1581*4882a593Smuzhiyun 		if (adll < 6) {
1582*4882a593Smuzhiyun 			data = (3 << 6) + (0x1f);
1583*4882a593Smuzhiyun 			CHECK_STATUS(ddr3_tip_bus_read_modify_write
1584*4882a593Smuzhiyun 				     (dev_num, ACCESS_TYPE_UNICAST, if_id,
1585*4882a593Smuzhiyun 				      bus_id, DDR_PHY_DATA, 0, data,
1586*4882a593Smuzhiyun 				      (0x7 << 6 | 0x1f)));
1587*4882a593Smuzhiyun 			data = 0x2f;
1588*4882a593Smuzhiyun 			CHECK_STATUS(ddr3_tip_bus_read_modify_write
1589*4882a593Smuzhiyun 				     (dev_num, ACCESS_TYPE_UNICAST, if_id,
1590*4882a593Smuzhiyun 				      bus_id, DDR_PHY_DATA, 1, data, 0x3f));
1591*4882a593Smuzhiyun 		}
1592*4882a593Smuzhiyun 	} else {
1593*4882a593Smuzhiyun 		/* phase 3 */
1594*4882a593Smuzhiyun 		return MV_FAIL;
1595*4882a593Smuzhiyun 	}
1596*4882a593Smuzhiyun 
1597*4882a593Smuzhiyun 	return MV_OK;
1598*4882a593Smuzhiyun }
1599*4882a593Smuzhiyun 
1600*4882a593Smuzhiyun /*
1601*4882a593Smuzhiyun  * Align error shift
1602*4882a593Smuzhiyun  */
ddr3_tip_wl_supp_align_err_shift(u32 dev_num,u32 if_id,u32 bus_id,u32 bus_id_delta)1603*4882a593Smuzhiyun static int ddr3_tip_wl_supp_align_err_shift(u32 dev_num, u32 if_id,
1604*4882a593Smuzhiyun 					    u32 bus_id, u32 bus_id_delta)
1605*4882a593Smuzhiyun {
1606*4882a593Smuzhiyun 	int phase, adll;
1607*4882a593Smuzhiyun 	u32 data;
1608*4882a593Smuzhiyun 
1609*4882a593Smuzhiyun 	/* Shift WL result 1 phase back */
1610*4882a593Smuzhiyun 	CHECK_STATUS(ddr3_tip_bus_read(dev_num, if_id, ACCESS_TYPE_UNICAST,
1611*4882a593Smuzhiyun 				       bus_id, DDR_PHY_DATA, WL_PHY_REG,
1612*4882a593Smuzhiyun 				       &data));
1613*4882a593Smuzhiyun 	phase = ((data >> 6) & 0x7);
1614*4882a593Smuzhiyun 	adll = data & 0x1f;
1615*4882a593Smuzhiyun 	DEBUG_LEVELING(
1616*4882a593Smuzhiyun 		DEBUG_LEVEL_TRACE,
1617*4882a593Smuzhiyun 		("Wl_supp_align_err_shift: IF %d bus_id %d phase %d adll %d\n",
1618*4882a593Smuzhiyun 		 if_id, bus_id, phase, adll));
1619*4882a593Smuzhiyun 
1620*4882a593Smuzhiyun 	if (phase < 2) {
1621*4882a593Smuzhiyun 		if (adll > 0x1a) {
1622*4882a593Smuzhiyun 			if (phase == 0)
1623*4882a593Smuzhiyun 				return MV_FAIL;
1624*4882a593Smuzhiyun 
1625*4882a593Smuzhiyun 			if (phase == 1) {
1626*4882a593Smuzhiyun 				data = 0;
1627*4882a593Smuzhiyun 				CHECK_STATUS(ddr3_tip_bus_read_modify_write
1628*4882a593Smuzhiyun 					     (dev_num, ACCESS_TYPE_UNICAST,
1629*4882a593Smuzhiyun 					      if_id, bus_id, DDR_PHY_DATA,
1630*4882a593Smuzhiyun 					      0, data, (0x7 << 6 | 0x1f)));
1631*4882a593Smuzhiyun 				data = 0xf;
1632*4882a593Smuzhiyun 				CHECK_STATUS(ddr3_tip_bus_read_modify_write
1633*4882a593Smuzhiyun 					     (dev_num, ACCESS_TYPE_UNICAST,
1634*4882a593Smuzhiyun 					      if_id, bus_id, DDR_PHY_DATA,
1635*4882a593Smuzhiyun 					      1, data, 0x1f));
1636*4882a593Smuzhiyun 				return MV_OK;
1637*4882a593Smuzhiyun 			}
1638*4882a593Smuzhiyun 		} else {
1639*4882a593Smuzhiyun 			return MV_FAIL;
1640*4882a593Smuzhiyun 		}
1641*4882a593Smuzhiyun 	} else if ((phase == 2) || (phase == 3)) {
1642*4882a593Smuzhiyun 		phase = phase - 2;
1643*4882a593Smuzhiyun 		data = (phase << 6) + (adll & 0x1f);
1644*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_bus_read_modify_write
1645*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_UNICAST, if_id, bus_id,
1646*4882a593Smuzhiyun 			      DDR_PHY_DATA, 0, data, (0x7 << 6 | 0x1f)));
1647*4882a593Smuzhiyun 		return MV_OK;
1648*4882a593Smuzhiyun 	} else {
1649*4882a593Smuzhiyun 		DEBUG_LEVELING(DEBUG_LEVEL_ERROR,
1650*4882a593Smuzhiyun 			       ("Wl_supp_align_err_shift: unexpected phase\n"));
1651*4882a593Smuzhiyun 
1652*4882a593Smuzhiyun 		return MV_FAIL;
1653*4882a593Smuzhiyun 	}
1654*4882a593Smuzhiyun 
1655*4882a593Smuzhiyun 	return MV_OK;
1656*4882a593Smuzhiyun }
1657*4882a593Smuzhiyun 
1658*4882a593Smuzhiyun /*
1659*4882a593Smuzhiyun  * Dynamic write leveling sequence
1660*4882a593Smuzhiyun  */
ddr3_tip_dynamic_write_leveling_seq(u32 dev_num)1661*4882a593Smuzhiyun static int ddr3_tip_dynamic_write_leveling_seq(u32 dev_num)
1662*4882a593Smuzhiyun {
1663*4882a593Smuzhiyun 	u32 bus_id, dq_id;
1664*4882a593Smuzhiyun 	u16 *mask_results_pup_reg_map = ddr3_tip_get_mask_results_pup_reg_map();
1665*4882a593Smuzhiyun 	u16 *mask_results_dq_reg_map = ddr3_tip_get_mask_results_dq_reg();
1666*4882a593Smuzhiyun 	struct hws_topology_map *tm = ddr3_get_topology_map();
1667*4882a593Smuzhiyun 
1668*4882a593Smuzhiyun 	CHECK_STATUS(ddr3_tip_if_write
1669*4882a593Smuzhiyun 		     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1670*4882a593Smuzhiyun 		      TRAINING_SW_2_REG, 0x1, 0x5));
1671*4882a593Smuzhiyun 	CHECK_STATUS(ddr3_tip_if_write
1672*4882a593Smuzhiyun 		     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1673*4882a593Smuzhiyun 		      TRAINING_WRITE_LEVELING_REG, 0x50, 0xff));
1674*4882a593Smuzhiyun 	CHECK_STATUS(ddr3_tip_if_write
1675*4882a593Smuzhiyun 		     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1676*4882a593Smuzhiyun 		      TRAINING_WRITE_LEVELING_REG, 0x5c, 0xff));
1677*4882a593Smuzhiyun 	CHECK_STATUS(ddr3_tip_if_write
1678*4882a593Smuzhiyun 		     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1679*4882a593Smuzhiyun 		      ODPG_TRAINING_CONTROL_REG, 0x381b82, 0x3c3faf));
1680*4882a593Smuzhiyun 	CHECK_STATUS(ddr3_tip_if_write
1681*4882a593Smuzhiyun 		     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1682*4882a593Smuzhiyun 		      ODPG_OBJ1_OPCODE_REG, (0x3 << 25), (0x3ffff << 9)));
1683*4882a593Smuzhiyun 	CHECK_STATUS(ddr3_tip_if_write
1684*4882a593Smuzhiyun 		     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1685*4882a593Smuzhiyun 		      ODPG_OBJ1_ITER_CNT_REG, 0x80, 0xffff));
1686*4882a593Smuzhiyun 	CHECK_STATUS(ddr3_tip_if_write
1687*4882a593Smuzhiyun 		     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1688*4882a593Smuzhiyun 		      ODPG_WRITE_LEVELING_DONE_CNTR_REG, 0x14, 0xff));
1689*4882a593Smuzhiyun 	CHECK_STATUS(ddr3_tip_if_write
1690*4882a593Smuzhiyun 		     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1691*4882a593Smuzhiyun 		      TRAINING_WRITE_LEVELING_REG, 0xff5c, 0xffff));
1692*4882a593Smuzhiyun 
1693*4882a593Smuzhiyun 	/* mask PBS */
1694*4882a593Smuzhiyun 	for (dq_id = 0; dq_id < MAX_DQ_NUM; dq_id++) {
1695*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
1696*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1697*4882a593Smuzhiyun 			      mask_results_dq_reg_map[dq_id], 0x1 << 24,
1698*4882a593Smuzhiyun 			      0x1 << 24));
1699*4882a593Smuzhiyun 	}
1700*4882a593Smuzhiyun 
1701*4882a593Smuzhiyun 	/* Mask all results */
1702*4882a593Smuzhiyun 	for (bus_id = 0; bus_id < tm->num_of_bus_per_interface; bus_id++) {
1703*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
1704*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1705*4882a593Smuzhiyun 			      mask_results_pup_reg_map[bus_id], 0x1 << 24,
1706*4882a593Smuzhiyun 			      0x1 << 24));
1707*4882a593Smuzhiyun 	}
1708*4882a593Smuzhiyun 
1709*4882a593Smuzhiyun 	/* Unmask only wanted */
1710*4882a593Smuzhiyun 	for (bus_id = 0; bus_id < tm->num_of_bus_per_interface; bus_id++) {
1711*4882a593Smuzhiyun 		VALIDATE_ACTIVE(tm->bus_act_mask, bus_id);
1712*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
1713*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1714*4882a593Smuzhiyun 			      mask_results_pup_reg_map[bus_id], 0, 0x1 << 24));
1715*4882a593Smuzhiyun 	}
1716*4882a593Smuzhiyun 
1717*4882a593Smuzhiyun 	CHECK_STATUS(ddr3_tip_if_write
1718*4882a593Smuzhiyun 		     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1719*4882a593Smuzhiyun 		      WR_LEVELING_DQS_PATTERN_REG, 0x1, 0x1));
1720*4882a593Smuzhiyun 
1721*4882a593Smuzhiyun 	return MV_OK;
1722*4882a593Smuzhiyun }
1723*4882a593Smuzhiyun 
1724*4882a593Smuzhiyun /*
1725*4882a593Smuzhiyun  * Dynamic read leveling sequence
1726*4882a593Smuzhiyun  */
ddr3_tip_dynamic_read_leveling_seq(u32 dev_num)1727*4882a593Smuzhiyun static int ddr3_tip_dynamic_read_leveling_seq(u32 dev_num)
1728*4882a593Smuzhiyun {
1729*4882a593Smuzhiyun 	u32 bus_id, dq_id;
1730*4882a593Smuzhiyun 	u16 *mask_results_pup_reg_map = ddr3_tip_get_mask_results_pup_reg_map();
1731*4882a593Smuzhiyun 	u16 *mask_results_dq_reg_map = ddr3_tip_get_mask_results_dq_reg();
1732*4882a593Smuzhiyun 	struct hws_topology_map *tm = ddr3_get_topology_map();
1733*4882a593Smuzhiyun 
1734*4882a593Smuzhiyun 	/* mask PBS */
1735*4882a593Smuzhiyun 	for (dq_id = 0; dq_id < MAX_DQ_NUM; dq_id++) {
1736*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
1737*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1738*4882a593Smuzhiyun 			      mask_results_dq_reg_map[dq_id], 0x1 << 24,
1739*4882a593Smuzhiyun 			      0x1 << 24));
1740*4882a593Smuzhiyun 	}
1741*4882a593Smuzhiyun 
1742*4882a593Smuzhiyun 	/* Mask all results */
1743*4882a593Smuzhiyun 	for (bus_id = 0; bus_id < tm->num_of_bus_per_interface; bus_id++) {
1744*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
1745*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1746*4882a593Smuzhiyun 			      mask_results_pup_reg_map[bus_id], 0x1 << 24,
1747*4882a593Smuzhiyun 			      0x1 << 24));
1748*4882a593Smuzhiyun 	}
1749*4882a593Smuzhiyun 
1750*4882a593Smuzhiyun 	/* Unmask only wanted */
1751*4882a593Smuzhiyun 	for (bus_id = 0; bus_id < tm->num_of_bus_per_interface; bus_id++) {
1752*4882a593Smuzhiyun 		VALIDATE_ACTIVE(tm->bus_act_mask, bus_id);
1753*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
1754*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1755*4882a593Smuzhiyun 			      mask_results_pup_reg_map[bus_id], 0, 0x1 << 24));
1756*4882a593Smuzhiyun 	}
1757*4882a593Smuzhiyun 
1758*4882a593Smuzhiyun 	return MV_OK;
1759*4882a593Smuzhiyun }
1760*4882a593Smuzhiyun 
1761*4882a593Smuzhiyun /*
1762*4882a593Smuzhiyun  * Dynamic read leveling sequence
1763*4882a593Smuzhiyun  */
ddr3_tip_dynamic_per_bit_read_leveling_seq(u32 dev_num)1764*4882a593Smuzhiyun static int ddr3_tip_dynamic_per_bit_read_leveling_seq(u32 dev_num)
1765*4882a593Smuzhiyun {
1766*4882a593Smuzhiyun 	u32 bus_id, dq_id;
1767*4882a593Smuzhiyun 	u16 *mask_results_pup_reg_map = ddr3_tip_get_mask_results_pup_reg_map();
1768*4882a593Smuzhiyun 	u16 *mask_results_dq_reg_map = ddr3_tip_get_mask_results_dq_reg();
1769*4882a593Smuzhiyun 	struct hws_topology_map *tm = ddr3_get_topology_map();
1770*4882a593Smuzhiyun 
1771*4882a593Smuzhiyun 	/* mask PBS */
1772*4882a593Smuzhiyun 	for (dq_id = 0; dq_id < MAX_DQ_NUM; dq_id++) {
1773*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
1774*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1775*4882a593Smuzhiyun 			      mask_results_dq_reg_map[dq_id], 0x1 << 24,
1776*4882a593Smuzhiyun 			      0x1 << 24));
1777*4882a593Smuzhiyun 	}
1778*4882a593Smuzhiyun 
1779*4882a593Smuzhiyun 	/* Mask all results */
1780*4882a593Smuzhiyun 	for (bus_id = 0; bus_id < tm->num_of_bus_per_interface; bus_id++) {
1781*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
1782*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1783*4882a593Smuzhiyun 			      mask_results_pup_reg_map[bus_id], 0x1 << 24,
1784*4882a593Smuzhiyun 			      0x1 << 24));
1785*4882a593Smuzhiyun 	}
1786*4882a593Smuzhiyun 
1787*4882a593Smuzhiyun 	/* Unmask only wanted */
1788*4882a593Smuzhiyun 	for (dq_id = 0; dq_id < MAX_DQ_NUM; dq_id++) {
1789*4882a593Smuzhiyun 		VALIDATE_ACTIVE(tm->bus_act_mask, dq_id / 8);
1790*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
1791*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1792*4882a593Smuzhiyun 			      mask_results_dq_reg_map[dq_id], 0x0 << 24,
1793*4882a593Smuzhiyun 			      0x1 << 24));
1794*4882a593Smuzhiyun 	}
1795*4882a593Smuzhiyun 
1796*4882a593Smuzhiyun 	return MV_OK;
1797*4882a593Smuzhiyun }
1798*4882a593Smuzhiyun 
1799*4882a593Smuzhiyun /*
1800*4882a593Smuzhiyun  * Print write leveling supplementary results
1801*4882a593Smuzhiyun  */
ddr3_tip_print_wl_supp_result(u32 dev_num)1802*4882a593Smuzhiyun int ddr3_tip_print_wl_supp_result(u32 dev_num)
1803*4882a593Smuzhiyun {
1804*4882a593Smuzhiyun 	u32 bus_id = 0, if_id = 0;
1805*4882a593Smuzhiyun 	struct hws_topology_map *tm = ddr3_get_topology_map();
1806*4882a593Smuzhiyun 
1807*4882a593Smuzhiyun 	DEBUG_LEVELING(DEBUG_LEVEL_INFO,
1808*4882a593Smuzhiyun 		       ("I/F0 PUP0 Result[0 - success, 1-fail] ...\n"));
1809*4882a593Smuzhiyun 
1810*4882a593Smuzhiyun 	for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
1811*4882a593Smuzhiyun 		VALIDATE_ACTIVE(tm->if_act_mask, if_id);
1812*4882a593Smuzhiyun 		for (bus_id = 0; bus_id < tm->num_of_bus_per_interface;
1813*4882a593Smuzhiyun 		     bus_id++) {
1814*4882a593Smuzhiyun 			VALIDATE_ACTIVE(tm->bus_act_mask, bus_id);
1815*4882a593Smuzhiyun 			DEBUG_LEVELING(DEBUG_LEVEL_INFO,
1816*4882a593Smuzhiyun 				       ("%d ,", wr_supp_res[if_id]
1817*4882a593Smuzhiyun 					[bus_id].is_pup_fail));
1818*4882a593Smuzhiyun 		}
1819*4882a593Smuzhiyun 	}
1820*4882a593Smuzhiyun 	DEBUG_LEVELING(
1821*4882a593Smuzhiyun 		DEBUG_LEVEL_INFO,
1822*4882a593Smuzhiyun 		("I/F0 PUP0 Stage[0-phase_shift, 1-clock_shift, 2-align_shift] ...\n"));
1823*4882a593Smuzhiyun 
1824*4882a593Smuzhiyun 	for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
1825*4882a593Smuzhiyun 		VALIDATE_ACTIVE(tm->if_act_mask, if_id);
1826*4882a593Smuzhiyun 		for (bus_id = 0; bus_id < tm->num_of_bus_per_interface;
1827*4882a593Smuzhiyun 		     bus_id++) {
1828*4882a593Smuzhiyun 			VALIDATE_ACTIVE(tm->bus_act_mask, bus_id);
1829*4882a593Smuzhiyun 			DEBUG_LEVELING(DEBUG_LEVEL_INFO,
1830*4882a593Smuzhiyun 				       ("%d ,", wr_supp_res[if_id]
1831*4882a593Smuzhiyun 					[bus_id].stage));
1832*4882a593Smuzhiyun 		}
1833*4882a593Smuzhiyun 	}
1834*4882a593Smuzhiyun 
1835*4882a593Smuzhiyun 	return MV_OK;
1836*4882a593Smuzhiyun }
1837