xref: /OK3568_Linux_fs/u-boot/drivers/ddr/marvell/a38x/ddr3_training_centralization.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) Marvell International Ltd. and its affiliates
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <spl.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <asm/arch/cpu.h>
11*4882a593Smuzhiyun #include <asm/arch/soc.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "ddr3_init.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun #define VALIDATE_WIN_LENGTH(e1, e2, maxsize)		\
16*4882a593Smuzhiyun 	(((e2) + 1 > (e1) + (u8)MIN_WINDOW_SIZE) &&	\
17*4882a593Smuzhiyun 	 ((e2) + 1 < (e1) + (u8)maxsize))
18*4882a593Smuzhiyun #define IS_WINDOW_OUT_BOUNDARY(e1, e2, maxsize)			\
19*4882a593Smuzhiyun 	(((e1) == 0 && (e2) != 0) ||				\
20*4882a593Smuzhiyun 	 ((e1) != (maxsize - 1) && (e2) == (maxsize - 1)))
21*4882a593Smuzhiyun #define CENTRAL_TX		0
22*4882a593Smuzhiyun #define CENTRAL_RX		1
23*4882a593Smuzhiyun #define NUM_OF_CENTRAL_TYPES	2
24*4882a593Smuzhiyun 
25*4882a593Smuzhiyun u32 start_pattern = PATTERN_KILLER_DQ0, end_pattern = PATTERN_KILLER_DQ7;
26*4882a593Smuzhiyun u32 start_if = 0, end_if = (MAX_INTERFACE_NUM - 1);
27*4882a593Smuzhiyun u8 bus_end_window[NUM_OF_CENTRAL_TYPES][MAX_INTERFACE_NUM][MAX_BUS_NUM];
28*4882a593Smuzhiyun u8 bus_start_window[NUM_OF_CENTRAL_TYPES][MAX_INTERFACE_NUM][MAX_BUS_NUM];
29*4882a593Smuzhiyun u8 centralization_state[MAX_INTERFACE_NUM][MAX_BUS_NUM];
30*4882a593Smuzhiyun static u8 ddr3_tip_special_rx_run_once_flag;
31*4882a593Smuzhiyun 
32*4882a593Smuzhiyun static int ddr3_tip_centralization(u32 dev_num, u32 mode);
33*4882a593Smuzhiyun 
34*4882a593Smuzhiyun /*
35*4882a593Smuzhiyun  * Centralization RX Flow
36*4882a593Smuzhiyun  */
ddr3_tip_centralization_rx(u32 dev_num)37*4882a593Smuzhiyun int ddr3_tip_centralization_rx(u32 dev_num)
38*4882a593Smuzhiyun {
39*4882a593Smuzhiyun 	CHECK_STATUS(ddr3_tip_special_rx(dev_num));
40*4882a593Smuzhiyun 	CHECK_STATUS(ddr3_tip_centralization(dev_num, CENTRAL_RX));
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	return MV_OK;
43*4882a593Smuzhiyun }
44*4882a593Smuzhiyun 
45*4882a593Smuzhiyun /*
46*4882a593Smuzhiyun  * Centralization TX Flow
47*4882a593Smuzhiyun  */
ddr3_tip_centralization_tx(u32 dev_num)48*4882a593Smuzhiyun int ddr3_tip_centralization_tx(u32 dev_num)
49*4882a593Smuzhiyun {
50*4882a593Smuzhiyun 	CHECK_STATUS(ddr3_tip_centralization(dev_num, CENTRAL_TX));
51*4882a593Smuzhiyun 
52*4882a593Smuzhiyun 	return MV_OK;
53*4882a593Smuzhiyun }
54*4882a593Smuzhiyun 
55*4882a593Smuzhiyun /*
56*4882a593Smuzhiyun  * Centralization Flow
57*4882a593Smuzhiyun  */
ddr3_tip_centralization(u32 dev_num,u32 mode)58*4882a593Smuzhiyun static int ddr3_tip_centralization(u32 dev_num, u32 mode)
59*4882a593Smuzhiyun {
60*4882a593Smuzhiyun 	enum hws_training_ip_stat training_result[MAX_INTERFACE_NUM];
61*4882a593Smuzhiyun 	u32 if_id, pattern_id, bit_id;
62*4882a593Smuzhiyun 	u8 bus_id;
63*4882a593Smuzhiyun 	u8 cur_start_win[BUS_WIDTH_IN_BITS];
64*4882a593Smuzhiyun 	u8 centralization_result[MAX_INTERFACE_NUM][BUS_WIDTH_IN_BITS];
65*4882a593Smuzhiyun 	u8 cur_end_win[BUS_WIDTH_IN_BITS];
66*4882a593Smuzhiyun 	u8 current_window[BUS_WIDTH_IN_BITS];
67*4882a593Smuzhiyun 	u8 opt_window, waste_window, start_window_skew, end_window_skew;
68*4882a593Smuzhiyun 	u8 final_pup_window[MAX_INTERFACE_NUM][BUS_WIDTH_IN_BITS];
69*4882a593Smuzhiyun 	struct hws_topology_map *tm = ddr3_get_topology_map();
70*4882a593Smuzhiyun 	enum hws_training_result result_type = RESULT_PER_BIT;
71*4882a593Smuzhiyun 	enum hws_dir direction;
72*4882a593Smuzhiyun 	u32 *result[HWS_SEARCH_DIR_LIMIT];
73*4882a593Smuzhiyun 	u32 reg_phy_off, reg;
74*4882a593Smuzhiyun 	u8 max_win_size;
75*4882a593Smuzhiyun 	int lock_success = 1;
76*4882a593Smuzhiyun 	u8 cur_end_win_min, cur_start_win_max;
77*4882a593Smuzhiyun 	u32 cs_enable_reg_val[MAX_INTERFACE_NUM];
78*4882a593Smuzhiyun 	int is_if_fail = 0;
79*4882a593Smuzhiyun 	enum hws_result *flow_result = ddr3_tip_get_result_ptr(training_stage);
80*4882a593Smuzhiyun 	u32 pup_win_length = 0;
81*4882a593Smuzhiyun 	enum hws_search_dir search_dir_id;
82*4882a593Smuzhiyun 	u8 cons_tap = (mode == CENTRAL_TX) ? (64) : (0);
83*4882a593Smuzhiyun 
84*4882a593Smuzhiyun 	for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
85*4882a593Smuzhiyun 		VALIDATE_ACTIVE(tm->if_act_mask, if_id);
86*4882a593Smuzhiyun 		/* save current cs enable reg val */
87*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_read
88*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_UNICAST, if_id,
89*4882a593Smuzhiyun 			      CS_ENABLE_REG, cs_enable_reg_val, MASK_ALL_BITS));
90*4882a593Smuzhiyun 		/* enable single cs */
91*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write
92*4882a593Smuzhiyun 			     (dev_num, ACCESS_TYPE_UNICAST, if_id,
93*4882a593Smuzhiyun 			      CS_ENABLE_REG, (1 << 3), (1 << 3)));
94*4882a593Smuzhiyun 	}
95*4882a593Smuzhiyun 
96*4882a593Smuzhiyun 	if (mode == CENTRAL_TX) {
97*4882a593Smuzhiyun 		max_win_size = MAX_WINDOW_SIZE_TX;
98*4882a593Smuzhiyun 		reg_phy_off = WRITE_CENTRALIZATION_PHY_REG + (effective_cs * 4);
99*4882a593Smuzhiyun 		direction = OPER_WRITE;
100*4882a593Smuzhiyun 	} else {
101*4882a593Smuzhiyun 		max_win_size = MAX_WINDOW_SIZE_RX;
102*4882a593Smuzhiyun 		reg_phy_off = READ_CENTRALIZATION_PHY_REG + (effective_cs * 4);
103*4882a593Smuzhiyun 		direction = OPER_READ;
104*4882a593Smuzhiyun 	}
105*4882a593Smuzhiyun 
106*4882a593Smuzhiyun 	/* DB initialization */
107*4882a593Smuzhiyun 	for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
108*4882a593Smuzhiyun 		VALIDATE_ACTIVE(tm->if_act_mask, if_id);
109*4882a593Smuzhiyun 		for (bus_id = 0;
110*4882a593Smuzhiyun 		     bus_id < tm->num_of_bus_per_interface; bus_id++) {
111*4882a593Smuzhiyun 			VALIDATE_ACTIVE(tm->bus_act_mask, bus_id);
112*4882a593Smuzhiyun 			centralization_state[if_id][bus_id] = 0;
113*4882a593Smuzhiyun 			bus_end_window[mode][if_id][bus_id] =
114*4882a593Smuzhiyun 				(max_win_size - 1) + cons_tap;
115*4882a593Smuzhiyun 			bus_start_window[mode][if_id][bus_id] = 0;
116*4882a593Smuzhiyun 			centralization_result[if_id][bus_id] = 0;
117*4882a593Smuzhiyun 		}
118*4882a593Smuzhiyun 	}
119*4882a593Smuzhiyun 
120*4882a593Smuzhiyun 	/* start flow */
121*4882a593Smuzhiyun 	for (pattern_id = start_pattern; pattern_id <= end_pattern;
122*4882a593Smuzhiyun 	     pattern_id++) {
123*4882a593Smuzhiyun 		ddr3_tip_ip_training_wrapper(dev_num, ACCESS_TYPE_MULTICAST,
124*4882a593Smuzhiyun 					     PARAM_NOT_CARE,
125*4882a593Smuzhiyun 					     ACCESS_TYPE_MULTICAST,
126*4882a593Smuzhiyun 					     PARAM_NOT_CARE, result_type,
127*4882a593Smuzhiyun 					     HWS_CONTROL_ELEMENT_ADLL,
128*4882a593Smuzhiyun 					     PARAM_NOT_CARE, direction,
129*4882a593Smuzhiyun 					     tm->
130*4882a593Smuzhiyun 					     if_act_mask, 0x0,
131*4882a593Smuzhiyun 					     max_win_size - 1,
132*4882a593Smuzhiyun 					     max_win_size - 1,
133*4882a593Smuzhiyun 					     pattern_id, EDGE_FPF, CS_SINGLE,
134*4882a593Smuzhiyun 					     PARAM_NOT_CARE, training_result);
135*4882a593Smuzhiyun 
136*4882a593Smuzhiyun 		for (if_id = start_if; if_id <= end_if; if_id++) {
137*4882a593Smuzhiyun 			VALIDATE_ACTIVE(tm->if_act_mask, if_id);
138*4882a593Smuzhiyun 			for (bus_id = 0;
139*4882a593Smuzhiyun 			     bus_id <= tm->num_of_bus_per_interface - 1;
140*4882a593Smuzhiyun 			     bus_id++) {
141*4882a593Smuzhiyun 				VALIDATE_ACTIVE(tm->bus_act_mask, bus_id);
142*4882a593Smuzhiyun 
143*4882a593Smuzhiyun 				for (search_dir_id = HWS_LOW2HIGH;
144*4882a593Smuzhiyun 				     search_dir_id <= HWS_HIGH2LOW;
145*4882a593Smuzhiyun 				     search_dir_id++) {
146*4882a593Smuzhiyun 					CHECK_STATUS
147*4882a593Smuzhiyun 						(ddr3_tip_read_training_result
148*4882a593Smuzhiyun 						 (dev_num, if_id,
149*4882a593Smuzhiyun 						  ACCESS_TYPE_UNICAST, bus_id,
150*4882a593Smuzhiyun 						  ALL_BITS_PER_PUP,
151*4882a593Smuzhiyun 						  search_dir_id,
152*4882a593Smuzhiyun 						  direction, result_type,
153*4882a593Smuzhiyun 						  TRAINING_LOAD_OPERATION_UNLOAD,
154*4882a593Smuzhiyun 						  CS_SINGLE,
155*4882a593Smuzhiyun 						  &result[search_dir_id],
156*4882a593Smuzhiyun 						  1, 0, 0));
157*4882a593Smuzhiyun 					DEBUG_CENTRALIZATION_ENGINE
158*4882a593Smuzhiyun 						(DEBUG_LEVEL_INFO,
159*4882a593Smuzhiyun 						 ("%s pat %d IF %d pup %d Regs: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
160*4882a593Smuzhiyun 						  ((mode ==
161*4882a593Smuzhiyun 						    CENTRAL_TX) ? "TX" : "RX"),
162*4882a593Smuzhiyun 						  pattern_id, if_id, bus_id,
163*4882a593Smuzhiyun 						  result[search_dir_id][0],
164*4882a593Smuzhiyun 						  result[search_dir_id][1],
165*4882a593Smuzhiyun 						  result[search_dir_id][2],
166*4882a593Smuzhiyun 						  result[search_dir_id][3],
167*4882a593Smuzhiyun 						  result[search_dir_id][4],
168*4882a593Smuzhiyun 						  result[search_dir_id][5],
169*4882a593Smuzhiyun 						  result[search_dir_id][6],
170*4882a593Smuzhiyun 						  result[search_dir_id][7]));
171*4882a593Smuzhiyun 				}
172*4882a593Smuzhiyun 
173*4882a593Smuzhiyun 				for (bit_id = 0; bit_id < BUS_WIDTH_IN_BITS;
174*4882a593Smuzhiyun 				     bit_id++) {
175*4882a593Smuzhiyun 					/* check if this code is valid for 2 edge, probably not :( */
176*4882a593Smuzhiyun 					cur_start_win[bit_id] =
177*4882a593Smuzhiyun 						GET_TAP_RESULT(result
178*4882a593Smuzhiyun 							       [HWS_LOW2HIGH]
179*4882a593Smuzhiyun 							       [bit_id],
180*4882a593Smuzhiyun 							       EDGE_1);
181*4882a593Smuzhiyun 					cur_end_win[bit_id] =
182*4882a593Smuzhiyun 						GET_TAP_RESULT(result
183*4882a593Smuzhiyun 							       [HWS_HIGH2LOW]
184*4882a593Smuzhiyun 							       [bit_id],
185*4882a593Smuzhiyun 							       EDGE_1);
186*4882a593Smuzhiyun 					/* window length */
187*4882a593Smuzhiyun 					current_window[bit_id] =
188*4882a593Smuzhiyun 						cur_end_win[bit_id] -
189*4882a593Smuzhiyun 						cur_start_win[bit_id] + 1;
190*4882a593Smuzhiyun 					DEBUG_CENTRALIZATION_ENGINE
191*4882a593Smuzhiyun 						(DEBUG_LEVEL_TRACE,
192*4882a593Smuzhiyun 						 ("cs %x patern %d IF %d pup %d cur_start_win %d cur_end_win %d current_window %d\n",
193*4882a593Smuzhiyun 						  effective_cs, pattern_id,
194*4882a593Smuzhiyun 						  if_id, bus_id,
195*4882a593Smuzhiyun 						  cur_start_win[bit_id],
196*4882a593Smuzhiyun 						  cur_end_win[bit_id],
197*4882a593Smuzhiyun 						  current_window[bit_id]));
198*4882a593Smuzhiyun 				}
199*4882a593Smuzhiyun 
200*4882a593Smuzhiyun 				if ((ddr3_tip_is_pup_lock
201*4882a593Smuzhiyun 				     (result[HWS_LOW2HIGH], result_type)) &&
202*4882a593Smuzhiyun 				    (ddr3_tip_is_pup_lock
203*4882a593Smuzhiyun 				     (result[HWS_HIGH2LOW], result_type))) {
204*4882a593Smuzhiyun 					/* read result success */
205*4882a593Smuzhiyun 					DEBUG_CENTRALIZATION_ENGINE
206*4882a593Smuzhiyun 						(DEBUG_LEVEL_INFO,
207*4882a593Smuzhiyun 						 ("Pup locked, pat %d IF %d pup %d\n",
208*4882a593Smuzhiyun 						  pattern_id, if_id, bus_id));
209*4882a593Smuzhiyun 				} else {
210*4882a593Smuzhiyun 					/* read result failure */
211*4882a593Smuzhiyun 					DEBUG_CENTRALIZATION_ENGINE
212*4882a593Smuzhiyun 						(DEBUG_LEVEL_INFO,
213*4882a593Smuzhiyun 						 ("fail Lock, pat %d IF %d pup %d\n",
214*4882a593Smuzhiyun 						  pattern_id, if_id, bus_id));
215*4882a593Smuzhiyun 					if (centralization_state[if_id][bus_id]
216*4882a593Smuzhiyun 					    == 1) {
217*4882a593Smuzhiyun 						/* continue with next pup */
218*4882a593Smuzhiyun 						DEBUG_CENTRALIZATION_ENGINE
219*4882a593Smuzhiyun 							(DEBUG_LEVEL_TRACE,
220*4882a593Smuzhiyun 							 ("continue to next pup %d %d\n",
221*4882a593Smuzhiyun 							  if_id, bus_id));
222*4882a593Smuzhiyun 						continue;
223*4882a593Smuzhiyun 					}
224*4882a593Smuzhiyun 
225*4882a593Smuzhiyun 					for (bit_id = 0;
226*4882a593Smuzhiyun 					     bit_id < BUS_WIDTH_IN_BITS;
227*4882a593Smuzhiyun 					     bit_id++) {
228*4882a593Smuzhiyun 						/*
229*4882a593Smuzhiyun 						 * the next check is relevant
230*4882a593Smuzhiyun 						 * only when using search
231*4882a593Smuzhiyun 						 * machine 2 edges
232*4882a593Smuzhiyun 						 */
233*4882a593Smuzhiyun 						if (cur_start_win[bit_id] > 0 &&
234*4882a593Smuzhiyun 						    cur_end_win[bit_id] == 0) {
235*4882a593Smuzhiyun 							cur_end_win
236*4882a593Smuzhiyun 								[bit_id] =
237*4882a593Smuzhiyun 								max_win_size - 1;
238*4882a593Smuzhiyun 							DEBUG_CENTRALIZATION_ENGINE
239*4882a593Smuzhiyun 								(DEBUG_LEVEL_TRACE,
240*4882a593Smuzhiyun 								 ("fail, IF %d pup %d bit %d fail #1\n",
241*4882a593Smuzhiyun 								  if_id, bus_id,
242*4882a593Smuzhiyun 								  bit_id));
243*4882a593Smuzhiyun 							/* the next bit */
244*4882a593Smuzhiyun 							continue;
245*4882a593Smuzhiyun 						} else {
246*4882a593Smuzhiyun 							centralization_state
247*4882a593Smuzhiyun 								[if_id][bus_id] = 1;
248*4882a593Smuzhiyun 							DEBUG_CENTRALIZATION_ENGINE
249*4882a593Smuzhiyun 								(DEBUG_LEVEL_TRACE,
250*4882a593Smuzhiyun 								 ("fail, IF %d pup %d bit %d fail #2\n",
251*4882a593Smuzhiyun 								  if_id, bus_id,
252*4882a593Smuzhiyun 								  bit_id));
253*4882a593Smuzhiyun 						}
254*4882a593Smuzhiyun 					}
255*4882a593Smuzhiyun 
256*4882a593Smuzhiyun 					if (centralization_state[if_id][bus_id]
257*4882a593Smuzhiyun 					    == 1) {
258*4882a593Smuzhiyun 						/* going to next pup */
259*4882a593Smuzhiyun 						continue;
260*4882a593Smuzhiyun 					}
261*4882a593Smuzhiyun 				}	/*bit */
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 				opt_window =
264*4882a593Smuzhiyun 					ddr3_tip_get_buf_min(current_window);
265*4882a593Smuzhiyun 				/* final pup window length */
266*4882a593Smuzhiyun 				final_pup_window[if_id][bus_id] =
267*4882a593Smuzhiyun 					ddr3_tip_get_buf_min(cur_end_win) -
268*4882a593Smuzhiyun 					ddr3_tip_get_buf_max(cur_start_win) +
269*4882a593Smuzhiyun 					1;
270*4882a593Smuzhiyun 				waste_window =
271*4882a593Smuzhiyun 					opt_window -
272*4882a593Smuzhiyun 					final_pup_window[if_id][bus_id];
273*4882a593Smuzhiyun 				start_window_skew =
274*4882a593Smuzhiyun 					ddr3_tip_get_buf_max(cur_start_win) -
275*4882a593Smuzhiyun 					ddr3_tip_get_buf_min(
276*4882a593Smuzhiyun 						cur_start_win);
277*4882a593Smuzhiyun 				end_window_skew =
278*4882a593Smuzhiyun 					ddr3_tip_get_buf_max(
279*4882a593Smuzhiyun 						cur_end_win) -
280*4882a593Smuzhiyun 					ddr3_tip_get_buf_min(
281*4882a593Smuzhiyun 						cur_end_win);
282*4882a593Smuzhiyun 				/* min/max updated with pattern change */
283*4882a593Smuzhiyun 				cur_end_win_min =
284*4882a593Smuzhiyun 					ddr3_tip_get_buf_min(
285*4882a593Smuzhiyun 						cur_end_win);
286*4882a593Smuzhiyun 				cur_start_win_max =
287*4882a593Smuzhiyun 					ddr3_tip_get_buf_max(
288*4882a593Smuzhiyun 						cur_start_win);
289*4882a593Smuzhiyun 				bus_end_window[mode][if_id][bus_id] =
290*4882a593Smuzhiyun 					GET_MIN(bus_end_window[mode][if_id]
291*4882a593Smuzhiyun 						[bus_id],
292*4882a593Smuzhiyun 						cur_end_win_min);
293*4882a593Smuzhiyun 				bus_start_window[mode][if_id][bus_id] =
294*4882a593Smuzhiyun 					GET_MAX(bus_start_window[mode][if_id]
295*4882a593Smuzhiyun 						[bus_id],
296*4882a593Smuzhiyun 						cur_start_win_max);
297*4882a593Smuzhiyun 				DEBUG_CENTRALIZATION_ENGINE(
298*4882a593Smuzhiyun 					DEBUG_LEVEL_INFO,
299*4882a593Smuzhiyun 					("pat %d IF %d pup %d opt_win %d final_win %d waste_win %d st_win_skew %d end_win_skew %d cur_st_win_max %d cur_end_win_min %d bus_st_win %d bus_end_win %d\n",
300*4882a593Smuzhiyun 					 pattern_id, if_id, bus_id, opt_window,
301*4882a593Smuzhiyun 					 final_pup_window[if_id][bus_id],
302*4882a593Smuzhiyun 					 waste_window, start_window_skew,
303*4882a593Smuzhiyun 					 end_window_skew,
304*4882a593Smuzhiyun 					 cur_start_win_max,
305*4882a593Smuzhiyun 					 cur_end_win_min,
306*4882a593Smuzhiyun 					 bus_start_window[mode][if_id][bus_id],
307*4882a593Smuzhiyun 					 bus_end_window[mode][if_id][bus_id]));
308*4882a593Smuzhiyun 
309*4882a593Smuzhiyun 				/* check if window is valid */
310*4882a593Smuzhiyun 				if (ddr3_tip_centr_skip_min_win_check == 0) {
311*4882a593Smuzhiyun 					if ((VALIDATE_WIN_LENGTH
312*4882a593Smuzhiyun 					     (bus_start_window[mode][if_id]
313*4882a593Smuzhiyun 					      [bus_id],
314*4882a593Smuzhiyun 					      bus_end_window[mode][if_id]
315*4882a593Smuzhiyun 					      [bus_id],
316*4882a593Smuzhiyun 					      max_win_size) == 1) ||
317*4882a593Smuzhiyun 					    (IS_WINDOW_OUT_BOUNDARY
318*4882a593Smuzhiyun 					     (bus_start_window[mode][if_id]
319*4882a593Smuzhiyun 					      [bus_id],
320*4882a593Smuzhiyun 					      bus_end_window[mode][if_id]
321*4882a593Smuzhiyun 					      [bus_id],
322*4882a593Smuzhiyun 					      max_win_size) == 1)) {
323*4882a593Smuzhiyun 						DEBUG_CENTRALIZATION_ENGINE
324*4882a593Smuzhiyun 							(DEBUG_LEVEL_INFO,
325*4882a593Smuzhiyun 							 ("win valid, pat %d IF %d pup %d\n",
326*4882a593Smuzhiyun 							  pattern_id, if_id,
327*4882a593Smuzhiyun 							  bus_id));
328*4882a593Smuzhiyun 						/* window is valid */
329*4882a593Smuzhiyun 					} else {
330*4882a593Smuzhiyun 						DEBUG_CENTRALIZATION_ENGINE
331*4882a593Smuzhiyun 							(DEBUG_LEVEL_INFO,
332*4882a593Smuzhiyun 							 ("fail win, pat %d IF %d pup %d bus_st_win %d bus_end_win %d\n",
333*4882a593Smuzhiyun 							  pattern_id, if_id, bus_id,
334*4882a593Smuzhiyun 							  bus_start_window[mode]
335*4882a593Smuzhiyun 							  [if_id][bus_id],
336*4882a593Smuzhiyun 							  bus_end_window[mode]
337*4882a593Smuzhiyun 							  [if_id][bus_id]));
338*4882a593Smuzhiyun 						centralization_state[if_id]
339*4882a593Smuzhiyun 							[bus_id] = 1;
340*4882a593Smuzhiyun 						if (debug_mode == 0)
341*4882a593Smuzhiyun 							return MV_FAIL;
342*4882a593Smuzhiyun 					}
343*4882a593Smuzhiyun 				}	/* ddr3_tip_centr_skip_min_win_check */
344*4882a593Smuzhiyun 			}	/* pup */
345*4882a593Smuzhiyun 		}		/* interface */
346*4882a593Smuzhiyun 	}			/* pattern */
347*4882a593Smuzhiyun 
348*4882a593Smuzhiyun 	for (if_id = start_if; if_id <= end_if; if_id++) {
349*4882a593Smuzhiyun 		if (IS_ACTIVE(tm->if_act_mask, if_id) == 0)
350*4882a593Smuzhiyun 			continue;
351*4882a593Smuzhiyun 
352*4882a593Smuzhiyun 		is_if_fail = 0;
353*4882a593Smuzhiyun 		flow_result[if_id] = TEST_SUCCESS;
354*4882a593Smuzhiyun 
355*4882a593Smuzhiyun 		for (bus_id = 0;
356*4882a593Smuzhiyun 		     bus_id <= (tm->num_of_bus_per_interface - 1); bus_id++) {
357*4882a593Smuzhiyun 			VALIDATE_ACTIVE(tm->bus_act_mask, bus_id);
358*4882a593Smuzhiyun 
359*4882a593Smuzhiyun 			/* continue only if lock */
360*4882a593Smuzhiyun 			if (centralization_state[if_id][bus_id] != 1) {
361*4882a593Smuzhiyun 				if (ddr3_tip_centr_skip_min_win_check == 0)	{
362*4882a593Smuzhiyun 					if ((bus_end_window
363*4882a593Smuzhiyun 					     [mode][if_id][bus_id] ==
364*4882a593Smuzhiyun 					     (max_win_size - 1)) &&
365*4882a593Smuzhiyun 					    ((bus_end_window
366*4882a593Smuzhiyun 					      [mode][if_id][bus_id] -
367*4882a593Smuzhiyun 					      bus_start_window[mode][if_id]
368*4882a593Smuzhiyun 					      [bus_id]) < MIN_WINDOW_SIZE) &&
369*4882a593Smuzhiyun 					    ((bus_end_window[mode][if_id]
370*4882a593Smuzhiyun 					      [bus_id] - bus_start_window
371*4882a593Smuzhiyun 					      [mode][if_id][bus_id]) > 2)) {
372*4882a593Smuzhiyun 						/* prevent false lock */
373*4882a593Smuzhiyun 						/* TBD change to enum */
374*4882a593Smuzhiyun 						centralization_state
375*4882a593Smuzhiyun 							[if_id][bus_id] = 2;
376*4882a593Smuzhiyun 					}
377*4882a593Smuzhiyun 
378*4882a593Smuzhiyun 					if ((bus_end_window[mode][if_id][bus_id]
379*4882a593Smuzhiyun 					     == 0) &&
380*4882a593Smuzhiyun 					    ((bus_end_window[mode][if_id]
381*4882a593Smuzhiyun 					      [bus_id] -
382*4882a593Smuzhiyun 					      bus_start_window[mode][if_id]
383*4882a593Smuzhiyun 					      [bus_id]) < MIN_WINDOW_SIZE) &&
384*4882a593Smuzhiyun 					    ((bus_end_window[mode][if_id]
385*4882a593Smuzhiyun 					      [bus_id] -
386*4882a593Smuzhiyun 					      bus_start_window[mode][if_id]
387*4882a593Smuzhiyun 					      [bus_id]) > 2))
388*4882a593Smuzhiyun 						/*prevent false lock */
389*4882a593Smuzhiyun 						centralization_state[if_id]
390*4882a593Smuzhiyun 							[bus_id] = 3;
391*4882a593Smuzhiyun 				}
392*4882a593Smuzhiyun 
393*4882a593Smuzhiyun 				if ((bus_end_window[mode][if_id][bus_id] >
394*4882a593Smuzhiyun 				     (max_win_size - 1)) && direction ==
395*4882a593Smuzhiyun 				    OPER_WRITE) {
396*4882a593Smuzhiyun 					DEBUG_CENTRALIZATION_ENGINE
397*4882a593Smuzhiyun 						(DEBUG_LEVEL_INFO,
398*4882a593Smuzhiyun 						 ("Tx special pattern\n"));
399*4882a593Smuzhiyun 					cons_tap = 64;
400*4882a593Smuzhiyun 				}
401*4882a593Smuzhiyun 			}
402*4882a593Smuzhiyun 
403*4882a593Smuzhiyun 			/* check states */
404*4882a593Smuzhiyun 			if (centralization_state[if_id][bus_id] == 3) {
405*4882a593Smuzhiyun 				DEBUG_CENTRALIZATION_ENGINE(
406*4882a593Smuzhiyun 					DEBUG_LEVEL_INFO,
407*4882a593Smuzhiyun 					("SSW - TBD IF %d pup %d\n",
408*4882a593Smuzhiyun 					 if_id, bus_id));
409*4882a593Smuzhiyun 				lock_success = 1;
410*4882a593Smuzhiyun 			} else if (centralization_state[if_id][bus_id] == 2) {
411*4882a593Smuzhiyun 				DEBUG_CENTRALIZATION_ENGINE(
412*4882a593Smuzhiyun 					DEBUG_LEVEL_INFO,
413*4882a593Smuzhiyun 					("SEW - TBD IF %d pup %d\n",
414*4882a593Smuzhiyun 					 if_id, bus_id));
415*4882a593Smuzhiyun 				lock_success = 1;
416*4882a593Smuzhiyun 			} else if (centralization_state[if_id][bus_id] == 0) {
417*4882a593Smuzhiyun 				lock_success = 1;
418*4882a593Smuzhiyun 			} else {
419*4882a593Smuzhiyun 				DEBUG_CENTRALIZATION_ENGINE(
420*4882a593Smuzhiyun 					DEBUG_LEVEL_ERROR,
421*4882a593Smuzhiyun 					("fail, IF %d pup %d\n",
422*4882a593Smuzhiyun 					 if_id, bus_id));
423*4882a593Smuzhiyun 				lock_success = 0;
424*4882a593Smuzhiyun 			}
425*4882a593Smuzhiyun 
426*4882a593Smuzhiyun 			if (lock_success == 1) {
427*4882a593Smuzhiyun 				centralization_result[if_id][bus_id] =
428*4882a593Smuzhiyun 					(bus_end_window[mode][if_id][bus_id] +
429*4882a593Smuzhiyun 					 bus_start_window[mode][if_id][bus_id])
430*4882a593Smuzhiyun 					/ 2 - cons_tap;
431*4882a593Smuzhiyun 				DEBUG_CENTRALIZATION_ENGINE(
432*4882a593Smuzhiyun 					DEBUG_LEVEL_TRACE,
433*4882a593Smuzhiyun 					(" bus_id %d Res= %d\n", bus_id,
434*4882a593Smuzhiyun 					 centralization_result[if_id][bus_id]));
435*4882a593Smuzhiyun 				/* copy results to registers  */
436*4882a593Smuzhiyun 				pup_win_length =
437*4882a593Smuzhiyun 					bus_end_window[mode][if_id][bus_id] -
438*4882a593Smuzhiyun 					bus_start_window[mode][if_id][bus_id] +
439*4882a593Smuzhiyun 					1;
440*4882a593Smuzhiyun 
441*4882a593Smuzhiyun 				ddr3_tip_bus_read(dev_num, if_id,
442*4882a593Smuzhiyun 						  ACCESS_TYPE_UNICAST, bus_id,
443*4882a593Smuzhiyun 						  DDR_PHY_DATA,
444*4882a593Smuzhiyun 						  RESULT_DB_PHY_REG_ADDR +
445*4882a593Smuzhiyun 						  effective_cs, &reg);
446*4882a593Smuzhiyun 				reg = (reg & (~0x1f <<
447*4882a593Smuzhiyun 					      ((mode == CENTRAL_TX) ?
448*4882a593Smuzhiyun 					       (RESULT_DB_PHY_REG_TX_OFFSET) :
449*4882a593Smuzhiyun 					       (RESULT_DB_PHY_REG_RX_OFFSET))))
450*4882a593Smuzhiyun 					| pup_win_length <<
451*4882a593Smuzhiyun 					((mode == CENTRAL_TX) ?
452*4882a593Smuzhiyun 					 (RESULT_DB_PHY_REG_TX_OFFSET) :
453*4882a593Smuzhiyun 					 (RESULT_DB_PHY_REG_RX_OFFSET));
454*4882a593Smuzhiyun 				CHECK_STATUS(ddr3_tip_bus_write
455*4882a593Smuzhiyun 					     (dev_num, ACCESS_TYPE_UNICAST,
456*4882a593Smuzhiyun 					      if_id, ACCESS_TYPE_UNICAST,
457*4882a593Smuzhiyun 					      bus_id, DDR_PHY_DATA,
458*4882a593Smuzhiyun 					      RESULT_DB_PHY_REG_ADDR +
459*4882a593Smuzhiyun 					      effective_cs, reg));
460*4882a593Smuzhiyun 
461*4882a593Smuzhiyun 				/* offset per CS is calculated earlier */
462*4882a593Smuzhiyun 				CHECK_STATUS(
463*4882a593Smuzhiyun 					ddr3_tip_bus_write(dev_num,
464*4882a593Smuzhiyun 							   ACCESS_TYPE_UNICAST,
465*4882a593Smuzhiyun 							   if_id,
466*4882a593Smuzhiyun 							   ACCESS_TYPE_UNICAST,
467*4882a593Smuzhiyun 							   bus_id,
468*4882a593Smuzhiyun 							   DDR_PHY_DATA,
469*4882a593Smuzhiyun 							   reg_phy_off,
470*4882a593Smuzhiyun 							   centralization_result
471*4882a593Smuzhiyun 							   [if_id]
472*4882a593Smuzhiyun 							   [bus_id]));
473*4882a593Smuzhiyun 			} else {
474*4882a593Smuzhiyun 				is_if_fail = 1;
475*4882a593Smuzhiyun 			}
476*4882a593Smuzhiyun 		}
477*4882a593Smuzhiyun 
478*4882a593Smuzhiyun 		if (is_if_fail == 1)
479*4882a593Smuzhiyun 			flow_result[if_id] = TEST_FAILED;
480*4882a593Smuzhiyun 	}
481*4882a593Smuzhiyun 
482*4882a593Smuzhiyun 	for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
483*4882a593Smuzhiyun 		/* restore cs enable value */
484*4882a593Smuzhiyun 		VALIDATE_ACTIVE(tm->if_act_mask, if_id);
485*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write(dev_num, ACCESS_TYPE_UNICAST,
486*4882a593Smuzhiyun 					       if_id, CS_ENABLE_REG,
487*4882a593Smuzhiyun 					       cs_enable_reg_val[if_id],
488*4882a593Smuzhiyun 					       MASK_ALL_BITS));
489*4882a593Smuzhiyun 	}
490*4882a593Smuzhiyun 
491*4882a593Smuzhiyun 	return is_if_fail;
492*4882a593Smuzhiyun }
493*4882a593Smuzhiyun 
494*4882a593Smuzhiyun /*
495*4882a593Smuzhiyun  * Centralization Flow
496*4882a593Smuzhiyun  */
ddr3_tip_special_rx(u32 dev_num)497*4882a593Smuzhiyun int ddr3_tip_special_rx(u32 dev_num)
498*4882a593Smuzhiyun {
499*4882a593Smuzhiyun 	enum hws_training_ip_stat training_result[MAX_INTERFACE_NUM];
500*4882a593Smuzhiyun 	u32 if_id, pup_id, pattern_id, bit_id;
501*4882a593Smuzhiyun 	u8 cur_start_win[BUS_WIDTH_IN_BITS];
502*4882a593Smuzhiyun 	u8 cur_end_win[BUS_WIDTH_IN_BITS];
503*4882a593Smuzhiyun 	enum hws_training_result result_type = RESULT_PER_BIT;
504*4882a593Smuzhiyun 	enum hws_dir direction;
505*4882a593Smuzhiyun 	enum hws_search_dir search_dir_id;
506*4882a593Smuzhiyun 	u32 *result[HWS_SEARCH_DIR_LIMIT];
507*4882a593Smuzhiyun 	u32 max_win_size;
508*4882a593Smuzhiyun 	u8 cur_end_win_min, cur_start_win_max;
509*4882a593Smuzhiyun 	u32 cs_enable_reg_val[MAX_INTERFACE_NUM];
510*4882a593Smuzhiyun 	u32 temp = 0;
511*4882a593Smuzhiyun 	int pad_num = 0;
512*4882a593Smuzhiyun 	struct hws_topology_map *tm = ddr3_get_topology_map();
513*4882a593Smuzhiyun 
514*4882a593Smuzhiyun 	if (ddr3_tip_special_rx_run_once_flag != 0)
515*4882a593Smuzhiyun 		return MV_OK;
516*4882a593Smuzhiyun 
517*4882a593Smuzhiyun 	ddr3_tip_special_rx_run_once_flag = 1;
518*4882a593Smuzhiyun 
519*4882a593Smuzhiyun 	for (if_id = 0; if_id < MAX_INTERFACE_NUM; if_id++) {
520*4882a593Smuzhiyun 		VALIDATE_ACTIVE(tm->if_act_mask, if_id);
521*4882a593Smuzhiyun 		/* save current cs enable reg val */
522*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_read(dev_num, ACCESS_TYPE_UNICAST,
523*4882a593Smuzhiyun 					      if_id, CS_ENABLE_REG,
524*4882a593Smuzhiyun 					      cs_enable_reg_val,
525*4882a593Smuzhiyun 					      MASK_ALL_BITS));
526*4882a593Smuzhiyun 		/* enable single cs */
527*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write(dev_num, ACCESS_TYPE_UNICAST,
528*4882a593Smuzhiyun 					       if_id, CS_ENABLE_REG,
529*4882a593Smuzhiyun 					       (1 << 3), (1 << 3)));
530*4882a593Smuzhiyun 	}
531*4882a593Smuzhiyun 
532*4882a593Smuzhiyun 	max_win_size = MAX_WINDOW_SIZE_RX;
533*4882a593Smuzhiyun 	direction = OPER_READ;
534*4882a593Smuzhiyun 	pattern_id = PATTERN_VREF;
535*4882a593Smuzhiyun 
536*4882a593Smuzhiyun 	/* start flow */
537*4882a593Smuzhiyun 	ddr3_tip_ip_training_wrapper(dev_num, ACCESS_TYPE_MULTICAST,
538*4882a593Smuzhiyun 				     PARAM_NOT_CARE, ACCESS_TYPE_MULTICAST,
539*4882a593Smuzhiyun 				     PARAM_NOT_CARE, result_type,
540*4882a593Smuzhiyun 				     HWS_CONTROL_ELEMENT_ADLL,
541*4882a593Smuzhiyun 				     PARAM_NOT_CARE, direction,
542*4882a593Smuzhiyun 				     tm->if_act_mask, 0x0,
543*4882a593Smuzhiyun 				     max_win_size - 1, max_win_size - 1,
544*4882a593Smuzhiyun 				     pattern_id, EDGE_FPF, CS_SINGLE,
545*4882a593Smuzhiyun 				     PARAM_NOT_CARE, training_result);
546*4882a593Smuzhiyun 
547*4882a593Smuzhiyun 	for (if_id = start_if; if_id <= end_if; if_id++) {
548*4882a593Smuzhiyun 		VALIDATE_ACTIVE(tm->if_act_mask, if_id);
549*4882a593Smuzhiyun 		for (pup_id = 0;
550*4882a593Smuzhiyun 		     pup_id <= tm->num_of_bus_per_interface; pup_id++) {
551*4882a593Smuzhiyun 			VALIDATE_ACTIVE(tm->bus_act_mask, pup_id);
552*4882a593Smuzhiyun 
553*4882a593Smuzhiyun 			for (search_dir_id = HWS_LOW2HIGH;
554*4882a593Smuzhiyun 			     search_dir_id <= HWS_HIGH2LOW;
555*4882a593Smuzhiyun 			     search_dir_id++) {
556*4882a593Smuzhiyun 				CHECK_STATUS(ddr3_tip_read_training_result
557*4882a593Smuzhiyun 					     (dev_num, if_id,
558*4882a593Smuzhiyun 					      ACCESS_TYPE_UNICAST, pup_id,
559*4882a593Smuzhiyun 					      ALL_BITS_PER_PUP, search_dir_id,
560*4882a593Smuzhiyun 					      direction, result_type,
561*4882a593Smuzhiyun 					      TRAINING_LOAD_OPERATION_UNLOAD,
562*4882a593Smuzhiyun 					      CS_SINGLE, &result[search_dir_id],
563*4882a593Smuzhiyun 					      1, 0, 0));
564*4882a593Smuzhiyun 				DEBUG_CENTRALIZATION_ENGINE(DEBUG_LEVEL_INFO,
565*4882a593Smuzhiyun 							    ("Special: pat %d IF %d pup %d Regs: 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x 0x%x\n",
566*4882a593Smuzhiyun 							     pattern_id, if_id,
567*4882a593Smuzhiyun 							     pup_id,
568*4882a593Smuzhiyun 							     result
569*4882a593Smuzhiyun 							     [search_dir_id][0],
570*4882a593Smuzhiyun 							     result
571*4882a593Smuzhiyun 							     [search_dir_id][1],
572*4882a593Smuzhiyun 							     result
573*4882a593Smuzhiyun 							     [search_dir_id][2],
574*4882a593Smuzhiyun 							     result
575*4882a593Smuzhiyun 							     [search_dir_id][3],
576*4882a593Smuzhiyun 							     result
577*4882a593Smuzhiyun 							     [search_dir_id][4],
578*4882a593Smuzhiyun 							     result
579*4882a593Smuzhiyun 							     [search_dir_id][5],
580*4882a593Smuzhiyun 							     result
581*4882a593Smuzhiyun 							     [search_dir_id][6],
582*4882a593Smuzhiyun 							     result
583*4882a593Smuzhiyun 							     [search_dir_id]
584*4882a593Smuzhiyun 							     [7]));
585*4882a593Smuzhiyun 			}
586*4882a593Smuzhiyun 
587*4882a593Smuzhiyun 			for (bit_id = 0; bit_id < BUS_WIDTH_IN_BITS; bit_id++) {
588*4882a593Smuzhiyun 				/*
589*4882a593Smuzhiyun 				 * check if this code is valid for 2 edge,
590*4882a593Smuzhiyun 				 * probably not :(
591*4882a593Smuzhiyun 				 */
592*4882a593Smuzhiyun 				cur_start_win[bit_id] =
593*4882a593Smuzhiyun 					GET_TAP_RESULT(result[HWS_LOW2HIGH]
594*4882a593Smuzhiyun 						       [bit_id], EDGE_1);
595*4882a593Smuzhiyun 				cur_end_win[bit_id] =
596*4882a593Smuzhiyun 					GET_TAP_RESULT(result[HWS_HIGH2LOW]
597*4882a593Smuzhiyun 						       [bit_id], EDGE_1);
598*4882a593Smuzhiyun 			}
599*4882a593Smuzhiyun 			if (!((ddr3_tip_is_pup_lock
600*4882a593Smuzhiyun 			       (result[HWS_LOW2HIGH], result_type)) &&
601*4882a593Smuzhiyun 			      (ddr3_tip_is_pup_lock
602*4882a593Smuzhiyun 			       (result[HWS_HIGH2LOW], result_type)))) {
603*4882a593Smuzhiyun 				DEBUG_CENTRALIZATION_ENGINE(
604*4882a593Smuzhiyun 					DEBUG_LEVEL_ERROR,
605*4882a593Smuzhiyun 					("Special: Pup lock fail, pat %d IF %d pup %d\n",
606*4882a593Smuzhiyun 					 pattern_id, if_id, pup_id));
607*4882a593Smuzhiyun 				return MV_FAIL;
608*4882a593Smuzhiyun 			}
609*4882a593Smuzhiyun 
610*4882a593Smuzhiyun 			cur_end_win_min =
611*4882a593Smuzhiyun 				ddr3_tip_get_buf_min(cur_end_win);
612*4882a593Smuzhiyun 			cur_start_win_max =
613*4882a593Smuzhiyun 				ddr3_tip_get_buf_max(cur_start_win);
614*4882a593Smuzhiyun 
615*4882a593Smuzhiyun 			if (cur_start_win_max <= 1) {	/* Align left */
616*4882a593Smuzhiyun 				for (bit_id = 0; bit_id < BUS_WIDTH_IN_BITS;
617*4882a593Smuzhiyun 				     bit_id++) {
618*4882a593Smuzhiyun 					pad_num =
619*4882a593Smuzhiyun 						dq_map_table[bit_id +
620*4882a593Smuzhiyun 							     pup_id *
621*4882a593Smuzhiyun 							     BUS_WIDTH_IN_BITS +
622*4882a593Smuzhiyun 							     if_id *
623*4882a593Smuzhiyun 							     BUS_WIDTH_IN_BITS *
624*4882a593Smuzhiyun 							     tm->
625*4882a593Smuzhiyun 							     num_of_bus_per_interface];
626*4882a593Smuzhiyun 					CHECK_STATUS(ddr3_tip_bus_read
627*4882a593Smuzhiyun 						     (dev_num, if_id,
628*4882a593Smuzhiyun 						      ACCESS_TYPE_UNICAST,
629*4882a593Smuzhiyun 						      pup_id, DDR_PHY_DATA,
630*4882a593Smuzhiyun 						      PBS_RX_PHY_REG + pad_num,
631*4882a593Smuzhiyun 						      &temp));
632*4882a593Smuzhiyun 					temp = (temp + 0xa > 31) ?
633*4882a593Smuzhiyun 						(31) : (temp + 0xa);
634*4882a593Smuzhiyun 					CHECK_STATUS(ddr3_tip_bus_write
635*4882a593Smuzhiyun 						     (dev_num,
636*4882a593Smuzhiyun 						      ACCESS_TYPE_UNICAST,
637*4882a593Smuzhiyun 						      if_id,
638*4882a593Smuzhiyun 						      ACCESS_TYPE_UNICAST,
639*4882a593Smuzhiyun 						      pup_id, DDR_PHY_DATA,
640*4882a593Smuzhiyun 						      PBS_RX_PHY_REG + pad_num,
641*4882a593Smuzhiyun 						      temp));
642*4882a593Smuzhiyun 				}
643*4882a593Smuzhiyun 				DEBUG_CENTRALIZATION_ENGINE(
644*4882a593Smuzhiyun 					DEBUG_LEVEL_INFO,
645*4882a593Smuzhiyun 					("Special: PBS:: I/F# %d , Bus# %d fix align to the Left\n",
646*4882a593Smuzhiyun 					 if_id, pup_id));
647*4882a593Smuzhiyun 			}
648*4882a593Smuzhiyun 
649*4882a593Smuzhiyun 			if (cur_end_win_min > 30) { /* Align right */
650*4882a593Smuzhiyun 				CHECK_STATUS(ddr3_tip_bus_read
651*4882a593Smuzhiyun 					     (dev_num, if_id,
652*4882a593Smuzhiyun 					      ACCESS_TYPE_UNICAST, pup_id,
653*4882a593Smuzhiyun 					      DDR_PHY_DATA, PBS_RX_PHY_REG + 4,
654*4882a593Smuzhiyun 					      &temp));
655*4882a593Smuzhiyun 				temp += 0xa;
656*4882a593Smuzhiyun 				CHECK_STATUS(ddr3_tip_bus_write
657*4882a593Smuzhiyun 					     (dev_num, ACCESS_TYPE_UNICAST,
658*4882a593Smuzhiyun 					      if_id, ACCESS_TYPE_UNICAST,
659*4882a593Smuzhiyun 					      pup_id, DDR_PHY_DATA,
660*4882a593Smuzhiyun 					      PBS_RX_PHY_REG + 4, temp));
661*4882a593Smuzhiyun 				CHECK_STATUS(ddr3_tip_bus_read
662*4882a593Smuzhiyun 					     (dev_num, if_id,
663*4882a593Smuzhiyun 					      ACCESS_TYPE_UNICAST, pup_id,
664*4882a593Smuzhiyun 					      DDR_PHY_DATA, PBS_RX_PHY_REG + 5,
665*4882a593Smuzhiyun 					      &temp));
666*4882a593Smuzhiyun 				temp += 0xa;
667*4882a593Smuzhiyun 				CHECK_STATUS(ddr3_tip_bus_write
668*4882a593Smuzhiyun 					     (dev_num, ACCESS_TYPE_UNICAST,
669*4882a593Smuzhiyun 					      if_id, ACCESS_TYPE_UNICAST,
670*4882a593Smuzhiyun 					      pup_id, DDR_PHY_DATA,
671*4882a593Smuzhiyun 					      PBS_RX_PHY_REG + 5, temp));
672*4882a593Smuzhiyun 				DEBUG_CENTRALIZATION_ENGINE(
673*4882a593Smuzhiyun 					DEBUG_LEVEL_INFO,
674*4882a593Smuzhiyun 					("Special: PBS:: I/F# %d , Bus# %d fix align to the right\n",
675*4882a593Smuzhiyun 					 if_id, pup_id));
676*4882a593Smuzhiyun 			}
677*4882a593Smuzhiyun 
678*4882a593Smuzhiyun 			vref_window_size[if_id][pup_id] =
679*4882a593Smuzhiyun 				cur_end_win_min -
680*4882a593Smuzhiyun 				cur_start_win_max + 1;
681*4882a593Smuzhiyun 			DEBUG_CENTRALIZATION_ENGINE(
682*4882a593Smuzhiyun 				DEBUG_LEVEL_INFO,
683*4882a593Smuzhiyun 				("Special: Winsize I/F# %d , Bus# %d is %d\n",
684*4882a593Smuzhiyun 				 if_id, pup_id, vref_window_size
685*4882a593Smuzhiyun 				 [if_id][pup_id]));
686*4882a593Smuzhiyun 		}		/* pup */
687*4882a593Smuzhiyun 	}			/* end of interface */
688*4882a593Smuzhiyun 
689*4882a593Smuzhiyun 	return MV_OK;
690*4882a593Smuzhiyun }
691*4882a593Smuzhiyun 
692*4882a593Smuzhiyun /*
693*4882a593Smuzhiyun  * Print Centralization Result
694*4882a593Smuzhiyun  */
ddr3_tip_print_centralization_result(u32 dev_num)695*4882a593Smuzhiyun int ddr3_tip_print_centralization_result(u32 dev_num)
696*4882a593Smuzhiyun {
697*4882a593Smuzhiyun 	u32 if_id = 0, bus_id = 0;
698*4882a593Smuzhiyun 	struct hws_topology_map *tm = ddr3_get_topology_map();
699*4882a593Smuzhiyun 
700*4882a593Smuzhiyun 	printf("Centralization Results\n");
701*4882a593Smuzhiyun 	printf("I/F0 Result[0 - success 1-fail 2 - state_2 3 - state_3] ...\n");
702*4882a593Smuzhiyun 	for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
703*4882a593Smuzhiyun 		VALIDATE_ACTIVE(tm->if_act_mask, if_id);
704*4882a593Smuzhiyun 		for (bus_id = 0; bus_id < tm->num_of_bus_per_interface;
705*4882a593Smuzhiyun 		     bus_id++) {
706*4882a593Smuzhiyun 			VALIDATE_ACTIVE(tm->bus_act_mask, bus_id);
707*4882a593Smuzhiyun 			printf("%d ,\n", centralization_state[if_id][bus_id]);
708*4882a593Smuzhiyun 		}
709*4882a593Smuzhiyun 	}
710*4882a593Smuzhiyun 
711*4882a593Smuzhiyun 	return MV_OK;
712*4882a593Smuzhiyun }
713