xref: /OK3568_Linux_fs/u-boot/drivers/ddr/marvell/a38x/ddr3_training_bist.c (revision 4882a59341e53eb6f0b4789bf948001014eff981)
1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun  * Copyright (C) Marvell International Ltd. and its affiliates
3*4882a593Smuzhiyun  *
4*4882a593Smuzhiyun  * SPDX-License-Identifier:	GPL-2.0
5*4882a593Smuzhiyun  */
6*4882a593Smuzhiyun 
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <spl.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <asm/arch/cpu.h>
11*4882a593Smuzhiyun #include <asm/arch/soc.h>
12*4882a593Smuzhiyun 
13*4882a593Smuzhiyun #include "ddr3_init.h"
14*4882a593Smuzhiyun 
15*4882a593Smuzhiyun static u32 bist_offset = 32;
16*4882a593Smuzhiyun enum hws_pattern sweep_pattern = PATTERN_KILLER_DQ0;
17*4882a593Smuzhiyun 
18*4882a593Smuzhiyun static int ddr3_tip_bist_operation(u32 dev_num,
19*4882a593Smuzhiyun 				   enum hws_access_type access_type,
20*4882a593Smuzhiyun 				   u32 if_id,
21*4882a593Smuzhiyun 				   enum hws_bist_operation oper_type);
22*4882a593Smuzhiyun 
23*4882a593Smuzhiyun /*
24*4882a593Smuzhiyun  * BIST activate
25*4882a593Smuzhiyun  */
ddr3_tip_bist_activate(u32 dev_num,enum hws_pattern pattern,enum hws_access_type access_type,u32 if_num,enum hws_dir direction,enum hws_stress_jump addr_stress_jump,enum hws_pattern_duration duration,enum hws_bist_operation oper_type,u32 offset,u32 cs_num,u32 pattern_addr_length)26*4882a593Smuzhiyun int ddr3_tip_bist_activate(u32 dev_num, enum hws_pattern pattern,
27*4882a593Smuzhiyun 			   enum hws_access_type access_type, u32 if_num,
28*4882a593Smuzhiyun 			   enum hws_dir direction,
29*4882a593Smuzhiyun 			   enum hws_stress_jump addr_stress_jump,
30*4882a593Smuzhiyun 			   enum hws_pattern_duration duration,
31*4882a593Smuzhiyun 			   enum hws_bist_operation oper_type,
32*4882a593Smuzhiyun 			   u32 offset, u32 cs_num, u32 pattern_addr_length)
33*4882a593Smuzhiyun {
34*4882a593Smuzhiyun 	u32 tx_burst_size;
35*4882a593Smuzhiyun 	u32 delay_between_burst;
36*4882a593Smuzhiyun 	u32 rd_mode, val;
37*4882a593Smuzhiyun 	u32 poll_cnt = 0, max_poll = 1000, i, start_if, end_if;
38*4882a593Smuzhiyun 	struct pattern_info *pattern_table = ddr3_tip_get_pattern_table();
39*4882a593Smuzhiyun 	u32 read_data[MAX_INTERFACE_NUM];
40*4882a593Smuzhiyun 	struct hws_topology_map *tm = ddr3_get_topology_map();
41*4882a593Smuzhiyun 
42*4882a593Smuzhiyun 	/* ODPG Write enable from BIST */
43*4882a593Smuzhiyun 	CHECK_STATUS(ddr3_tip_if_write(dev_num, access_type, if_num,
44*4882a593Smuzhiyun 				       ODPG_DATA_CONTROL_REG, 0x1, 0x1));
45*4882a593Smuzhiyun 	/* ODPG Read enable/disable from BIST */
46*4882a593Smuzhiyun 	CHECK_STATUS(ddr3_tip_if_write(dev_num, access_type, if_num,
47*4882a593Smuzhiyun 				       ODPG_DATA_CONTROL_REG,
48*4882a593Smuzhiyun 				       (direction == OPER_READ) ?
49*4882a593Smuzhiyun 				       0x2 : 0, 0x2));
50*4882a593Smuzhiyun 	CHECK_STATUS(ddr3_tip_load_pattern_to_odpg(dev_num, access_type, if_num,
51*4882a593Smuzhiyun 						   pattern, offset));
52*4882a593Smuzhiyun 
53*4882a593Smuzhiyun 	CHECK_STATUS(ddr3_tip_if_write(dev_num, access_type, if_num,
54*4882a593Smuzhiyun 				       ODPG_DATA_BUF_SIZE_REG,
55*4882a593Smuzhiyun 				       pattern_addr_length, MASK_ALL_BITS));
56*4882a593Smuzhiyun 	tx_burst_size = (direction == OPER_WRITE) ?
57*4882a593Smuzhiyun 		pattern_table[pattern].tx_burst_size : 0;
58*4882a593Smuzhiyun 	delay_between_burst = (direction == OPER_WRITE) ? 2 : 0;
59*4882a593Smuzhiyun 	rd_mode = (direction == OPER_WRITE) ? 1 : 0;
60*4882a593Smuzhiyun 	CHECK_STATUS(ddr3_tip_configure_odpg
61*4882a593Smuzhiyun 		     (dev_num, access_type, if_num, direction,
62*4882a593Smuzhiyun 		      pattern_table[pattern].num_of_phases_tx, tx_burst_size,
63*4882a593Smuzhiyun 		      pattern_table[pattern].num_of_phases_rx,
64*4882a593Smuzhiyun 		      delay_between_burst,
65*4882a593Smuzhiyun 		      rd_mode, cs_num, addr_stress_jump, duration));
66*4882a593Smuzhiyun 	CHECK_STATUS(ddr3_tip_if_write(dev_num, access_type, if_num,
67*4882a593Smuzhiyun 				       ODPG_PATTERN_ADDR_OFFSET_REG,
68*4882a593Smuzhiyun 				       offset, MASK_ALL_BITS));
69*4882a593Smuzhiyun 	if (oper_type == BIST_STOP) {
70*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_bist_operation(dev_num, access_type,
71*4882a593Smuzhiyun 						     if_num, BIST_STOP));
72*4882a593Smuzhiyun 	} else {
73*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_bist_operation(dev_num, access_type,
74*4882a593Smuzhiyun 						     if_num, BIST_START));
75*4882a593Smuzhiyun 		if (duration != DURATION_CONT) {
76*4882a593Smuzhiyun 			/*
77*4882a593Smuzhiyun 			 * This pdelay is a WA, becuase polling fives "done"
78*4882a593Smuzhiyun 			 * also the odpg did nmot finish its task
79*4882a593Smuzhiyun 			 */
80*4882a593Smuzhiyun 			if (access_type == ACCESS_TYPE_MULTICAST) {
81*4882a593Smuzhiyun 				start_if = 0;
82*4882a593Smuzhiyun 				end_if = MAX_INTERFACE_NUM - 1;
83*4882a593Smuzhiyun 			} else {
84*4882a593Smuzhiyun 				start_if = if_num;
85*4882a593Smuzhiyun 				end_if = if_num;
86*4882a593Smuzhiyun 			}
87*4882a593Smuzhiyun 
88*4882a593Smuzhiyun 			for (i = start_if; i <= end_if; i++) {
89*4882a593Smuzhiyun 				VALIDATE_ACTIVE(tm->
90*4882a593Smuzhiyun 						   if_act_mask, i);
91*4882a593Smuzhiyun 
92*4882a593Smuzhiyun 				for (poll_cnt = 0; poll_cnt < max_poll;
93*4882a593Smuzhiyun 				     poll_cnt++) {
94*4882a593Smuzhiyun 					CHECK_STATUS(ddr3_tip_if_read
95*4882a593Smuzhiyun 						     (dev_num,
96*4882a593Smuzhiyun 						      ACCESS_TYPE_UNICAST,
97*4882a593Smuzhiyun 						      if_num, ODPG_BIST_DONE,
98*4882a593Smuzhiyun 						      read_data,
99*4882a593Smuzhiyun 						      MASK_ALL_BITS));
100*4882a593Smuzhiyun 					val = read_data[i];
101*4882a593Smuzhiyun 					if ((val & 0x1) == 0x0) {
102*4882a593Smuzhiyun 						/*
103*4882a593Smuzhiyun 						 * In SOC type devices this bit
104*4882a593Smuzhiyun 						 * is self clear so, if it was
105*4882a593Smuzhiyun 						 * cleared all good
106*4882a593Smuzhiyun 						 */
107*4882a593Smuzhiyun 						break;
108*4882a593Smuzhiyun 					}
109*4882a593Smuzhiyun 				}
110*4882a593Smuzhiyun 
111*4882a593Smuzhiyun 				if (poll_cnt >= max_poll) {
112*4882a593Smuzhiyun 					DEBUG_TRAINING_BIST_ENGINE
113*4882a593Smuzhiyun 						(DEBUG_LEVEL_ERROR,
114*4882a593Smuzhiyun 						 ("Bist poll failure 2\n"));
115*4882a593Smuzhiyun 					CHECK_STATUS(ddr3_tip_if_write
116*4882a593Smuzhiyun 						     (dev_num,
117*4882a593Smuzhiyun 						      ACCESS_TYPE_UNICAST,
118*4882a593Smuzhiyun 						      if_num,
119*4882a593Smuzhiyun 						      ODPG_DATA_CONTROL_REG, 0,
120*4882a593Smuzhiyun 						      MASK_ALL_BITS));
121*4882a593Smuzhiyun 					return MV_FAIL;
122*4882a593Smuzhiyun 				}
123*4882a593Smuzhiyun 			}
124*4882a593Smuzhiyun 
125*4882a593Smuzhiyun 			CHECK_STATUS(ddr3_tip_bist_operation
126*4882a593Smuzhiyun 				     (dev_num, access_type, if_num, BIST_STOP));
127*4882a593Smuzhiyun 		}
128*4882a593Smuzhiyun 	}
129*4882a593Smuzhiyun 
130*4882a593Smuzhiyun 	CHECK_STATUS(ddr3_tip_if_write(dev_num, access_type, if_num,
131*4882a593Smuzhiyun 				       ODPG_DATA_CONTROL_REG, 0,
132*4882a593Smuzhiyun 				       MASK_ALL_BITS));
133*4882a593Smuzhiyun 
134*4882a593Smuzhiyun 	return MV_OK;
135*4882a593Smuzhiyun }
136*4882a593Smuzhiyun 
137*4882a593Smuzhiyun /*
138*4882a593Smuzhiyun  * BIST read result
139*4882a593Smuzhiyun  */
ddr3_tip_bist_read_result(u32 dev_num,u32 if_id,struct bist_result * pst_bist_result)140*4882a593Smuzhiyun int ddr3_tip_bist_read_result(u32 dev_num, u32 if_id,
141*4882a593Smuzhiyun 			      struct bist_result *pst_bist_result)
142*4882a593Smuzhiyun {
143*4882a593Smuzhiyun 	int ret;
144*4882a593Smuzhiyun 	u32 read_data[MAX_INTERFACE_NUM];
145*4882a593Smuzhiyun 	struct hws_topology_map *tm = ddr3_get_topology_map();
146*4882a593Smuzhiyun 
147*4882a593Smuzhiyun 	if (IS_ACTIVE(tm->if_act_mask, if_id) == 0)
148*4882a593Smuzhiyun 		return MV_NOT_SUPPORTED;
149*4882a593Smuzhiyun 	DEBUG_TRAINING_BIST_ENGINE(DEBUG_LEVEL_TRACE,
150*4882a593Smuzhiyun 				   ("ddr3_tip_bist_read_result if_id %d\n",
151*4882a593Smuzhiyun 				    if_id));
152*4882a593Smuzhiyun 	ret = ddr3_tip_if_read(dev_num, ACCESS_TYPE_UNICAST, if_id,
153*4882a593Smuzhiyun 			       ODPG_BIST_FAILED_DATA_HI_REG, read_data,
154*4882a593Smuzhiyun 			       MASK_ALL_BITS);
155*4882a593Smuzhiyun 	if (ret != MV_OK)
156*4882a593Smuzhiyun 		return ret;
157*4882a593Smuzhiyun 	pst_bist_result->bist_fail_high = read_data[if_id];
158*4882a593Smuzhiyun 	ret = ddr3_tip_if_read(dev_num, ACCESS_TYPE_UNICAST, if_id,
159*4882a593Smuzhiyun 			       ODPG_BIST_FAILED_DATA_LOW_REG, read_data,
160*4882a593Smuzhiyun 			       MASK_ALL_BITS);
161*4882a593Smuzhiyun 	if (ret != MV_OK)
162*4882a593Smuzhiyun 		return ret;
163*4882a593Smuzhiyun 	pst_bist_result->bist_fail_low = read_data[if_id];
164*4882a593Smuzhiyun 
165*4882a593Smuzhiyun 	ret = ddr3_tip_if_read(dev_num, ACCESS_TYPE_UNICAST, if_id,
166*4882a593Smuzhiyun 			       ODPG_BIST_LAST_FAIL_ADDR_REG, read_data,
167*4882a593Smuzhiyun 			       MASK_ALL_BITS);
168*4882a593Smuzhiyun 	if (ret != MV_OK)
169*4882a593Smuzhiyun 		return ret;
170*4882a593Smuzhiyun 	pst_bist_result->bist_last_fail_addr = read_data[if_id];
171*4882a593Smuzhiyun 	ret = ddr3_tip_if_read(dev_num, ACCESS_TYPE_UNICAST, if_id,
172*4882a593Smuzhiyun 			       ODPG_BIST_DATA_ERROR_COUNTER_REG, read_data,
173*4882a593Smuzhiyun 			       MASK_ALL_BITS);
174*4882a593Smuzhiyun 	if (ret != MV_OK)
175*4882a593Smuzhiyun 		return ret;
176*4882a593Smuzhiyun 	pst_bist_result->bist_error_cnt = read_data[if_id];
177*4882a593Smuzhiyun 
178*4882a593Smuzhiyun 	return MV_OK;
179*4882a593Smuzhiyun }
180*4882a593Smuzhiyun 
181*4882a593Smuzhiyun /*
182*4882a593Smuzhiyun  * BIST flow - Activate & read result
183*4882a593Smuzhiyun  */
hws_ddr3_run_bist(u32 dev_num,enum hws_pattern pattern,u32 * result,u32 cs_num)184*4882a593Smuzhiyun int hws_ddr3_run_bist(u32 dev_num, enum hws_pattern pattern, u32 *result,
185*4882a593Smuzhiyun 		      u32 cs_num)
186*4882a593Smuzhiyun {
187*4882a593Smuzhiyun 	int ret;
188*4882a593Smuzhiyun 	u32 i = 0;
189*4882a593Smuzhiyun 	u32 win_base;
190*4882a593Smuzhiyun 	struct bist_result st_bist_result;
191*4882a593Smuzhiyun 	struct hws_topology_map *tm = ddr3_get_topology_map();
192*4882a593Smuzhiyun 
193*4882a593Smuzhiyun 	for (i = 0; i < MAX_INTERFACE_NUM; i++) {
194*4882a593Smuzhiyun 		VALIDATE_ACTIVE(tm->if_act_mask, i);
195*4882a593Smuzhiyun 		hws_ddr3_cs_base_adr_calc(i, cs_num, &win_base);
196*4882a593Smuzhiyun 		ret = ddr3_tip_bist_activate(dev_num, pattern,
197*4882a593Smuzhiyun 					     ACCESS_TYPE_UNICAST,
198*4882a593Smuzhiyun 					     i, OPER_WRITE, STRESS_NONE,
199*4882a593Smuzhiyun 					     DURATION_SINGLE, BIST_START,
200*4882a593Smuzhiyun 					     bist_offset + win_base,
201*4882a593Smuzhiyun 					     cs_num, 15);
202*4882a593Smuzhiyun 		if (ret != MV_OK) {
203*4882a593Smuzhiyun 			printf("ddr3_tip_bist_activate failed (0x%x)\n", ret);
204*4882a593Smuzhiyun 			return ret;
205*4882a593Smuzhiyun 		}
206*4882a593Smuzhiyun 
207*4882a593Smuzhiyun 		ret = ddr3_tip_bist_activate(dev_num, pattern,
208*4882a593Smuzhiyun 					     ACCESS_TYPE_UNICAST,
209*4882a593Smuzhiyun 					     i, OPER_READ, STRESS_NONE,
210*4882a593Smuzhiyun 					     DURATION_SINGLE, BIST_START,
211*4882a593Smuzhiyun 					     bist_offset + win_base,
212*4882a593Smuzhiyun 					     cs_num, 15);
213*4882a593Smuzhiyun 		if (ret != MV_OK) {
214*4882a593Smuzhiyun 			printf("ddr3_tip_bist_activate failed (0x%x)\n", ret);
215*4882a593Smuzhiyun 			return ret;
216*4882a593Smuzhiyun 		}
217*4882a593Smuzhiyun 
218*4882a593Smuzhiyun 		ret = ddr3_tip_bist_read_result(dev_num, i, &st_bist_result);
219*4882a593Smuzhiyun 		if (ret != MV_OK) {
220*4882a593Smuzhiyun 			printf("ddr3_tip_bist_read_result failed\n");
221*4882a593Smuzhiyun 			return ret;
222*4882a593Smuzhiyun 		}
223*4882a593Smuzhiyun 		result[i] = st_bist_result.bist_error_cnt;
224*4882a593Smuzhiyun 	}
225*4882a593Smuzhiyun 
226*4882a593Smuzhiyun 	return MV_OK;
227*4882a593Smuzhiyun }
228*4882a593Smuzhiyun 
229*4882a593Smuzhiyun /*
230*4882a593Smuzhiyun  * Set BIST Operation
231*4882a593Smuzhiyun  */
232*4882a593Smuzhiyun 
ddr3_tip_bist_operation(u32 dev_num,enum hws_access_type access_type,u32 if_id,enum hws_bist_operation oper_type)233*4882a593Smuzhiyun static int ddr3_tip_bist_operation(u32 dev_num,
234*4882a593Smuzhiyun 				   enum hws_access_type access_type,
235*4882a593Smuzhiyun 				   u32 if_id, enum hws_bist_operation oper_type)
236*4882a593Smuzhiyun {
237*4882a593Smuzhiyun 	if (oper_type == BIST_STOP) {
238*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write(dev_num, access_type, if_id,
239*4882a593Smuzhiyun 					       ODPG_BIST_DONE, 1 << 8, 1 << 8));
240*4882a593Smuzhiyun 	} else {
241*4882a593Smuzhiyun 		CHECK_STATUS(ddr3_tip_if_write(dev_num, access_type, if_id,
242*4882a593Smuzhiyun 					       ODPG_BIST_DONE, 1, 1));
243*4882a593Smuzhiyun 	}
244*4882a593Smuzhiyun 
245*4882a593Smuzhiyun 	return MV_OK;
246*4882a593Smuzhiyun }
247*4882a593Smuzhiyun 
248*4882a593Smuzhiyun /*
249*4882a593Smuzhiyun  * Print BIST result
250*4882a593Smuzhiyun  */
ddr3_tip_print_bist_res(void)251*4882a593Smuzhiyun void ddr3_tip_print_bist_res(void)
252*4882a593Smuzhiyun {
253*4882a593Smuzhiyun 	u32 dev_num = 0;
254*4882a593Smuzhiyun 	u32 i;
255*4882a593Smuzhiyun 	struct bist_result st_bist_result[MAX_INTERFACE_NUM];
256*4882a593Smuzhiyun 	int res;
257*4882a593Smuzhiyun 	struct hws_topology_map *tm = ddr3_get_topology_map();
258*4882a593Smuzhiyun 
259*4882a593Smuzhiyun 	for (i = 0; i < MAX_INTERFACE_NUM; i++) {
260*4882a593Smuzhiyun 		if (IS_ACTIVE(tm->if_act_mask, i) == 0)
261*4882a593Smuzhiyun 			continue;
262*4882a593Smuzhiyun 
263*4882a593Smuzhiyun 		res = ddr3_tip_bist_read_result(dev_num, i, &st_bist_result[i]);
264*4882a593Smuzhiyun 		if (res != MV_OK) {
265*4882a593Smuzhiyun 			DEBUG_TRAINING_BIST_ENGINE(
266*4882a593Smuzhiyun 				DEBUG_LEVEL_ERROR,
267*4882a593Smuzhiyun 				("ddr3_tip_bist_read_result failed\n"));
268*4882a593Smuzhiyun 			return;
269*4882a593Smuzhiyun 		}
270*4882a593Smuzhiyun 	}
271*4882a593Smuzhiyun 
272*4882a593Smuzhiyun 	DEBUG_TRAINING_BIST_ENGINE(
273*4882a593Smuzhiyun 		DEBUG_LEVEL_INFO,
274*4882a593Smuzhiyun 		("interface | error_cnt | fail_low | fail_high | fail_addr\n"));
275*4882a593Smuzhiyun 
276*4882a593Smuzhiyun 	for (i = 0; i < MAX_INTERFACE_NUM; i++) {
277*4882a593Smuzhiyun 		if (IS_ACTIVE(tm->if_act_mask, i) ==
278*4882a593Smuzhiyun 		    0)
279*4882a593Smuzhiyun 			continue;
280*4882a593Smuzhiyun 
281*4882a593Smuzhiyun 		DEBUG_TRAINING_BIST_ENGINE(
282*4882a593Smuzhiyun 			DEBUG_LEVEL_INFO,
283*4882a593Smuzhiyun 			("%d |  0x%08x  |  0x%08x  |  0x%08x  | 0x%08x\n",
284*4882a593Smuzhiyun 			 i, st_bist_result[i].bist_error_cnt,
285*4882a593Smuzhiyun 			 st_bist_result[i].bist_fail_low,
286*4882a593Smuzhiyun 			 st_bist_result[i].bist_fail_high,
287*4882a593Smuzhiyun 			 st_bist_result[i].bist_last_fail_addr));
288*4882a593Smuzhiyun 	}
289*4882a593Smuzhiyun }
290