1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) Marvell International Ltd. and its affiliates
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #include <common.h>
8*4882a593Smuzhiyun #include <spl.h>
9*4882a593Smuzhiyun #include <asm/io.h>
10*4882a593Smuzhiyun #include <asm/arch/cpu.h>
11*4882a593Smuzhiyun #include <asm/arch/soc.h>
12*4882a593Smuzhiyun
13*4882a593Smuzhiyun #include "ddr3_init.h"
14*4882a593Smuzhiyun
15*4882a593Smuzhiyun #define GET_MAX_VALUE(x, y) \
16*4882a593Smuzhiyun ((x) > (y)) ? (x) : (y)
17*4882a593Smuzhiyun #define CEIL_DIVIDE(x, y) \
18*4882a593Smuzhiyun ((x - (x / y) * y) == 0) ? ((x / y) - 1) : (x / y)
19*4882a593Smuzhiyun
20*4882a593Smuzhiyun #define TIME_2_CLOCK_CYCLES CEIL_DIVIDE
21*4882a593Smuzhiyun
22*4882a593Smuzhiyun #define GET_CS_FROM_MASK(mask) (cs_mask2_num[mask])
23*4882a593Smuzhiyun #define CS_CBE_VALUE(cs_num) (cs_cbe_reg[cs_num])
24*4882a593Smuzhiyun
25*4882a593Smuzhiyun u32 window_mem_addr = 0;
26*4882a593Smuzhiyun u32 phy_reg0_val = 0;
27*4882a593Smuzhiyun u32 phy_reg1_val = 8;
28*4882a593Smuzhiyun u32 phy_reg2_val = 0;
29*4882a593Smuzhiyun u32 phy_reg3_val = 0xa;
30*4882a593Smuzhiyun enum hws_ddr_freq init_freq = DDR_FREQ_667;
31*4882a593Smuzhiyun enum hws_ddr_freq low_freq = DDR_FREQ_LOW_FREQ;
32*4882a593Smuzhiyun enum hws_ddr_freq medium_freq;
33*4882a593Smuzhiyun u32 debug_dunit = 0;
34*4882a593Smuzhiyun u32 odt_additional = 1;
35*4882a593Smuzhiyun u32 *dq_map_table = NULL;
36*4882a593Smuzhiyun u32 odt_config = 1;
37*4882a593Smuzhiyun
38*4882a593Smuzhiyun #if defined(CONFIG_ARMADA_38X) || defined(CONFIG_ALLEYCAT3) || \
39*4882a593Smuzhiyun defined(CONFIG_ARMADA_39X)
40*4882a593Smuzhiyun u32 is_pll_before_init = 0, is_adll_calib_before_init = 0, is_dfs_in_init = 0;
41*4882a593Smuzhiyun u32 dfs_low_freq = 130;
42*4882a593Smuzhiyun #else
43*4882a593Smuzhiyun u32 is_pll_before_init = 0, is_adll_calib_before_init = 1, is_dfs_in_init = 0;
44*4882a593Smuzhiyun u32 dfs_low_freq = 100;
45*4882a593Smuzhiyun #endif
46*4882a593Smuzhiyun u32 g_rtt_nom_c_s0, g_rtt_nom_c_s1;
47*4882a593Smuzhiyun u8 calibration_update_control; /* 2 external only, 1 is internal only */
48*4882a593Smuzhiyun
49*4882a593Smuzhiyun enum hws_result training_result[MAX_STAGE_LIMIT][MAX_INTERFACE_NUM];
50*4882a593Smuzhiyun enum auto_tune_stage training_stage = INIT_CONTROLLER;
51*4882a593Smuzhiyun u32 finger_test = 0, p_finger_start = 11, p_finger_end = 64,
52*4882a593Smuzhiyun n_finger_start = 11, n_finger_end = 64,
53*4882a593Smuzhiyun p_finger_step = 3, n_finger_step = 3;
54*4882a593Smuzhiyun u32 clamp_tbl[] = { 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3, 3 };
55*4882a593Smuzhiyun
56*4882a593Smuzhiyun /* Initiate to 0xff, this variable is define by user in debug mode */
57*4882a593Smuzhiyun u32 mode2_t = 0xff;
58*4882a593Smuzhiyun u32 xsb_validate_type = 0;
59*4882a593Smuzhiyun u32 xsb_validation_base_address = 0xf000;
60*4882a593Smuzhiyun u32 first_active_if = 0;
61*4882a593Smuzhiyun u32 dfs_low_phy1 = 0x1f;
62*4882a593Smuzhiyun u32 multicast_id = 0;
63*4882a593Smuzhiyun int use_broadcast = 0;
64*4882a593Smuzhiyun struct hws_tip_freq_config_info *freq_info_table = NULL;
65*4882a593Smuzhiyun u8 is_cbe_required = 0;
66*4882a593Smuzhiyun u32 debug_mode = 0;
67*4882a593Smuzhiyun u32 delay_enable = 0;
68*4882a593Smuzhiyun int rl_mid_freq_wa = 0;
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun u32 effective_cs = 0;
71*4882a593Smuzhiyun
72*4882a593Smuzhiyun u32 mask_tune_func = (SET_MEDIUM_FREQ_MASK_BIT |
73*4882a593Smuzhiyun WRITE_LEVELING_MASK_BIT |
74*4882a593Smuzhiyun LOAD_PATTERN_2_MASK_BIT |
75*4882a593Smuzhiyun READ_LEVELING_MASK_BIT |
76*4882a593Smuzhiyun SET_TARGET_FREQ_MASK_BIT | WRITE_LEVELING_TF_MASK_BIT |
77*4882a593Smuzhiyun READ_LEVELING_TF_MASK_BIT |
78*4882a593Smuzhiyun CENTRALIZATION_RX_MASK_BIT | CENTRALIZATION_TX_MASK_BIT);
79*4882a593Smuzhiyun
ddr3_print_version(void)80*4882a593Smuzhiyun void ddr3_print_version(void)
81*4882a593Smuzhiyun {
82*4882a593Smuzhiyun printf(DDR3_TIP_VERSION_STRING);
83*4882a593Smuzhiyun }
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun static int ddr3_tip_ddr3_training_main_flow(u32 dev_num);
86*4882a593Smuzhiyun static int ddr3_tip_write_odt(u32 dev_num, enum hws_access_type access_type,
87*4882a593Smuzhiyun u32 if_id, u32 cl_value, u32 cwl_value);
88*4882a593Smuzhiyun static int ddr3_tip_ddr3_auto_tune(u32 dev_num);
89*4882a593Smuzhiyun static int is_bus_access_done(u32 dev_num, u32 if_id,
90*4882a593Smuzhiyun u32 dunit_reg_adrr, u32 bit);
91*4882a593Smuzhiyun #ifdef ODT_TEST_SUPPORT
92*4882a593Smuzhiyun static int odt_test(u32 dev_num, enum hws_algo_type algo_type);
93*4882a593Smuzhiyun #endif
94*4882a593Smuzhiyun
95*4882a593Smuzhiyun int adll_calibration(u32 dev_num, enum hws_access_type access_type,
96*4882a593Smuzhiyun u32 if_id, enum hws_ddr_freq frequency);
97*4882a593Smuzhiyun static int ddr3_tip_set_timing(u32 dev_num, enum hws_access_type access_type,
98*4882a593Smuzhiyun u32 if_id, enum hws_ddr_freq frequency);
99*4882a593Smuzhiyun
100*4882a593Smuzhiyun static struct page_element page_param[] = {
101*4882a593Smuzhiyun /*
102*4882a593Smuzhiyun * 8bits 16 bits
103*4882a593Smuzhiyun * page-size(K) page-size(K) mask
104*4882a593Smuzhiyun */
105*4882a593Smuzhiyun { 1, 2, 2},
106*4882a593Smuzhiyun /* 512M */
107*4882a593Smuzhiyun { 1, 2, 3},
108*4882a593Smuzhiyun /* 1G */
109*4882a593Smuzhiyun { 1, 2, 0},
110*4882a593Smuzhiyun /* 2G */
111*4882a593Smuzhiyun { 1, 2, 4},
112*4882a593Smuzhiyun /* 4G */
113*4882a593Smuzhiyun { 2, 2, 5}
114*4882a593Smuzhiyun /* 8G */
115*4882a593Smuzhiyun };
116*4882a593Smuzhiyun
117*4882a593Smuzhiyun static u8 mem_size_config[MEM_SIZE_LAST] = {
118*4882a593Smuzhiyun 0x2, /* 512Mbit */
119*4882a593Smuzhiyun 0x3, /* 1Gbit */
120*4882a593Smuzhiyun 0x0, /* 2Gbit */
121*4882a593Smuzhiyun 0x4, /* 4Gbit */
122*4882a593Smuzhiyun 0x5 /* 8Gbit */
123*4882a593Smuzhiyun };
124*4882a593Smuzhiyun
125*4882a593Smuzhiyun static u8 cs_mask2_num[] = { 0, 0, 1, 1, 2, 2, 2, 2, 3, 3, 3, 3, 3, 3, 3, 3 };
126*4882a593Smuzhiyun
127*4882a593Smuzhiyun static struct reg_data odpg_default_value[] = {
128*4882a593Smuzhiyun {0x1034, 0x38000, MASK_ALL_BITS},
129*4882a593Smuzhiyun {0x1038, 0x0, MASK_ALL_BITS},
130*4882a593Smuzhiyun {0x10b0, 0x0, MASK_ALL_BITS},
131*4882a593Smuzhiyun {0x10b8, 0x0, MASK_ALL_BITS},
132*4882a593Smuzhiyun {0x10c0, 0x0, MASK_ALL_BITS},
133*4882a593Smuzhiyun {0x10f0, 0x0, MASK_ALL_BITS},
134*4882a593Smuzhiyun {0x10f4, 0x0, MASK_ALL_BITS},
135*4882a593Smuzhiyun {0x10f8, 0xff, MASK_ALL_BITS},
136*4882a593Smuzhiyun {0x10fc, 0xffff, MASK_ALL_BITS},
137*4882a593Smuzhiyun {0x1130, 0x0, MASK_ALL_BITS},
138*4882a593Smuzhiyun {0x1830, 0x2000000, MASK_ALL_BITS},
139*4882a593Smuzhiyun {0x14d0, 0x0, MASK_ALL_BITS},
140*4882a593Smuzhiyun {0x14d4, 0x0, MASK_ALL_BITS},
141*4882a593Smuzhiyun {0x14d8, 0x0, MASK_ALL_BITS},
142*4882a593Smuzhiyun {0x14dc, 0x0, MASK_ALL_BITS},
143*4882a593Smuzhiyun {0x1454, 0x0, MASK_ALL_BITS},
144*4882a593Smuzhiyun {0x1594, 0x0, MASK_ALL_BITS},
145*4882a593Smuzhiyun {0x1598, 0x0, MASK_ALL_BITS},
146*4882a593Smuzhiyun {0x159c, 0x0, MASK_ALL_BITS},
147*4882a593Smuzhiyun {0x15a0, 0x0, MASK_ALL_BITS},
148*4882a593Smuzhiyun {0x15a4, 0x0, MASK_ALL_BITS},
149*4882a593Smuzhiyun {0x15a8, 0x0, MASK_ALL_BITS},
150*4882a593Smuzhiyun {0x15ac, 0x0, MASK_ALL_BITS},
151*4882a593Smuzhiyun {0x1604, 0x0, MASK_ALL_BITS},
152*4882a593Smuzhiyun {0x1608, 0x0, MASK_ALL_BITS},
153*4882a593Smuzhiyun {0x160c, 0x0, MASK_ALL_BITS},
154*4882a593Smuzhiyun {0x1610, 0x0, MASK_ALL_BITS},
155*4882a593Smuzhiyun {0x1614, 0x0, MASK_ALL_BITS},
156*4882a593Smuzhiyun {0x1618, 0x0, MASK_ALL_BITS},
157*4882a593Smuzhiyun {0x1624, 0x0, MASK_ALL_BITS},
158*4882a593Smuzhiyun {0x1690, 0x0, MASK_ALL_BITS},
159*4882a593Smuzhiyun {0x1694, 0x0, MASK_ALL_BITS},
160*4882a593Smuzhiyun {0x1698, 0x0, MASK_ALL_BITS},
161*4882a593Smuzhiyun {0x169c, 0x0, MASK_ALL_BITS},
162*4882a593Smuzhiyun {0x14b8, 0x6f67, MASK_ALL_BITS},
163*4882a593Smuzhiyun {0x1630, 0x0, MASK_ALL_BITS},
164*4882a593Smuzhiyun {0x1634, 0x0, MASK_ALL_BITS},
165*4882a593Smuzhiyun {0x1638, 0x0, MASK_ALL_BITS},
166*4882a593Smuzhiyun {0x163c, 0x0, MASK_ALL_BITS},
167*4882a593Smuzhiyun {0x16b0, 0x0, MASK_ALL_BITS},
168*4882a593Smuzhiyun {0x16b4, 0x0, MASK_ALL_BITS},
169*4882a593Smuzhiyun {0x16b8, 0x0, MASK_ALL_BITS},
170*4882a593Smuzhiyun {0x16bc, 0x0, MASK_ALL_BITS},
171*4882a593Smuzhiyun {0x16c0, 0x0, MASK_ALL_BITS},
172*4882a593Smuzhiyun {0x16c4, 0x0, MASK_ALL_BITS},
173*4882a593Smuzhiyun {0x16c8, 0x0, MASK_ALL_BITS},
174*4882a593Smuzhiyun {0x16cc, 0x1, MASK_ALL_BITS},
175*4882a593Smuzhiyun {0x16f0, 0x1, MASK_ALL_BITS},
176*4882a593Smuzhiyun {0x16f4, 0x0, MASK_ALL_BITS},
177*4882a593Smuzhiyun {0x16f8, 0x0, MASK_ALL_BITS},
178*4882a593Smuzhiyun {0x16fc, 0x0, MASK_ALL_BITS}
179*4882a593Smuzhiyun };
180*4882a593Smuzhiyun
181*4882a593Smuzhiyun static int ddr3_tip_bus_access(u32 dev_num, enum hws_access_type interface_access,
182*4882a593Smuzhiyun u32 if_id, enum hws_access_type phy_access,
183*4882a593Smuzhiyun u32 phy_id, enum hws_ddr_phy phy_type, u32 reg_addr,
184*4882a593Smuzhiyun u32 data_value, enum hws_operation oper_type);
185*4882a593Smuzhiyun static int ddr3_tip_pad_inv(u32 dev_num, u32 if_id);
186*4882a593Smuzhiyun static int ddr3_tip_rank_control(u32 dev_num, u32 if_id);
187*4882a593Smuzhiyun
188*4882a593Smuzhiyun /*
189*4882a593Smuzhiyun * Update global training parameters by data from user
190*4882a593Smuzhiyun */
ddr3_tip_tune_training_params(u32 dev_num,struct tune_train_params * params)191*4882a593Smuzhiyun int ddr3_tip_tune_training_params(u32 dev_num,
192*4882a593Smuzhiyun struct tune_train_params *params)
193*4882a593Smuzhiyun {
194*4882a593Smuzhiyun if (params->ck_delay != -1)
195*4882a593Smuzhiyun ck_delay = params->ck_delay;
196*4882a593Smuzhiyun if (params->ck_delay_16 != -1)
197*4882a593Smuzhiyun ck_delay_16 = params->ck_delay_16;
198*4882a593Smuzhiyun if (params->phy_reg3_val != -1)
199*4882a593Smuzhiyun phy_reg3_val = params->phy_reg3_val;
200*4882a593Smuzhiyun
201*4882a593Smuzhiyun return MV_OK;
202*4882a593Smuzhiyun }
203*4882a593Smuzhiyun
204*4882a593Smuzhiyun /*
205*4882a593Smuzhiyun * Configure CS
206*4882a593Smuzhiyun */
ddr3_tip_configure_cs(u32 dev_num,u32 if_id,u32 cs_num,u32 enable)207*4882a593Smuzhiyun int ddr3_tip_configure_cs(u32 dev_num, u32 if_id, u32 cs_num, u32 enable)
208*4882a593Smuzhiyun {
209*4882a593Smuzhiyun u32 data, addr_hi, data_high;
210*4882a593Smuzhiyun u32 mem_index;
211*4882a593Smuzhiyun struct hws_topology_map *tm = ddr3_get_topology_map();
212*4882a593Smuzhiyun
213*4882a593Smuzhiyun if (enable == 1) {
214*4882a593Smuzhiyun data = (tm->interface_params[if_id].bus_width ==
215*4882a593Smuzhiyun BUS_WIDTH_8) ? 0 : 1;
216*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
217*4882a593Smuzhiyun (dev_num, ACCESS_TYPE_UNICAST, if_id,
218*4882a593Smuzhiyun SDRAM_ACCESS_CONTROL_REG, (data << (cs_num * 4)),
219*4882a593Smuzhiyun 0x3 << (cs_num * 4)));
220*4882a593Smuzhiyun mem_index = tm->interface_params[if_id].memory_size;
221*4882a593Smuzhiyun
222*4882a593Smuzhiyun addr_hi = mem_size_config[mem_index] & 0x3;
223*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
224*4882a593Smuzhiyun (dev_num, ACCESS_TYPE_UNICAST, if_id,
225*4882a593Smuzhiyun SDRAM_ACCESS_CONTROL_REG,
226*4882a593Smuzhiyun (addr_hi << (2 + cs_num * 4)),
227*4882a593Smuzhiyun 0x3 << (2 + cs_num * 4)));
228*4882a593Smuzhiyun
229*4882a593Smuzhiyun data_high = (mem_size_config[mem_index] & 0x4) >> 2;
230*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
231*4882a593Smuzhiyun (dev_num, ACCESS_TYPE_UNICAST, if_id,
232*4882a593Smuzhiyun SDRAM_ACCESS_CONTROL_REG,
233*4882a593Smuzhiyun data_high << (20 + cs_num), 1 << (20 + cs_num)));
234*4882a593Smuzhiyun
235*4882a593Smuzhiyun /* Enable Address Select Mode */
236*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
237*4882a593Smuzhiyun (dev_num, ACCESS_TYPE_UNICAST, if_id,
238*4882a593Smuzhiyun SDRAM_ACCESS_CONTROL_REG, 1 << (16 + cs_num),
239*4882a593Smuzhiyun 1 << (16 + cs_num)));
240*4882a593Smuzhiyun }
241*4882a593Smuzhiyun switch (cs_num) {
242*4882a593Smuzhiyun case 0:
243*4882a593Smuzhiyun case 1:
244*4882a593Smuzhiyun case 2:
245*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
246*4882a593Smuzhiyun (dev_num, ACCESS_TYPE_UNICAST, if_id,
247*4882a593Smuzhiyun DDR_CONTROL_LOW_REG, (enable << (cs_num + 11)),
248*4882a593Smuzhiyun 1 << (cs_num + 11)));
249*4882a593Smuzhiyun break;
250*4882a593Smuzhiyun case 3:
251*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
252*4882a593Smuzhiyun (dev_num, ACCESS_TYPE_UNICAST, if_id,
253*4882a593Smuzhiyun DDR_CONTROL_LOW_REG, (enable << 15), 1 << 15));
254*4882a593Smuzhiyun break;
255*4882a593Smuzhiyun }
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun return MV_OK;
258*4882a593Smuzhiyun }
259*4882a593Smuzhiyun
260*4882a593Smuzhiyun /*
261*4882a593Smuzhiyun * Calculate number of CS
262*4882a593Smuzhiyun */
calc_cs_num(u32 dev_num,u32 if_id,u32 * cs_num)263*4882a593Smuzhiyun static int calc_cs_num(u32 dev_num, u32 if_id, u32 *cs_num)
264*4882a593Smuzhiyun {
265*4882a593Smuzhiyun u32 cs;
266*4882a593Smuzhiyun u32 bus_cnt;
267*4882a593Smuzhiyun u32 cs_count;
268*4882a593Smuzhiyun u32 cs_bitmask;
269*4882a593Smuzhiyun u32 curr_cs_num = 0;
270*4882a593Smuzhiyun struct hws_topology_map *tm = ddr3_get_topology_map();
271*4882a593Smuzhiyun
272*4882a593Smuzhiyun for (bus_cnt = 0; bus_cnt < GET_TOPOLOGY_NUM_OF_BUSES(); bus_cnt++) {
273*4882a593Smuzhiyun VALIDATE_ACTIVE(tm->bus_act_mask, bus_cnt);
274*4882a593Smuzhiyun cs_count = 0;
275*4882a593Smuzhiyun cs_bitmask = tm->interface_params[if_id].
276*4882a593Smuzhiyun as_bus_params[bus_cnt].cs_bitmask;
277*4882a593Smuzhiyun for (cs = 0; cs < MAX_CS_NUM; cs++) {
278*4882a593Smuzhiyun if ((cs_bitmask >> cs) & 1)
279*4882a593Smuzhiyun cs_count++;
280*4882a593Smuzhiyun }
281*4882a593Smuzhiyun
282*4882a593Smuzhiyun if (curr_cs_num == 0) {
283*4882a593Smuzhiyun curr_cs_num = cs_count;
284*4882a593Smuzhiyun } else if (cs_count != curr_cs_num) {
285*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
286*4882a593Smuzhiyun ("CS number is different per bus (IF %d BUS %d cs_num %d curr_cs_num %d)\n",
287*4882a593Smuzhiyun if_id, bus_cnt, cs_count,
288*4882a593Smuzhiyun curr_cs_num));
289*4882a593Smuzhiyun return MV_NOT_SUPPORTED;
290*4882a593Smuzhiyun }
291*4882a593Smuzhiyun }
292*4882a593Smuzhiyun *cs_num = curr_cs_num;
293*4882a593Smuzhiyun
294*4882a593Smuzhiyun return MV_OK;
295*4882a593Smuzhiyun }
296*4882a593Smuzhiyun
297*4882a593Smuzhiyun /*
298*4882a593Smuzhiyun * Init Controller Flow
299*4882a593Smuzhiyun */
hws_ddr3_tip_init_controller(u32 dev_num,struct init_cntr_param * init_cntr_prm)300*4882a593Smuzhiyun int hws_ddr3_tip_init_controller(u32 dev_num, struct init_cntr_param *init_cntr_prm)
301*4882a593Smuzhiyun {
302*4882a593Smuzhiyun u32 if_id;
303*4882a593Smuzhiyun u32 cs_num;
304*4882a593Smuzhiyun u32 t_refi = 0, t_hclk = 0, t_ckclk = 0, t_faw = 0, t_pd = 0,
305*4882a593Smuzhiyun t_wr = 0, t2t = 0, txpdll = 0;
306*4882a593Smuzhiyun u32 data_value = 0, bus_width = 0, page_size = 0, cs_cnt = 0,
307*4882a593Smuzhiyun mem_mask = 0, bus_index = 0;
308*4882a593Smuzhiyun enum hws_speed_bin speed_bin_index = SPEED_BIN_DDR_2133N;
309*4882a593Smuzhiyun enum hws_mem_size memory_size = MEM_2G;
310*4882a593Smuzhiyun enum hws_ddr_freq freq = init_freq;
311*4882a593Smuzhiyun enum hws_timing timing;
312*4882a593Smuzhiyun u32 cs_mask = 0;
313*4882a593Smuzhiyun u32 cl_value = 0, cwl_val = 0;
314*4882a593Smuzhiyun u32 refresh_interval_cnt = 0, bus_cnt = 0, adll_tap = 0;
315*4882a593Smuzhiyun enum hws_access_type access_type = ACCESS_TYPE_UNICAST;
316*4882a593Smuzhiyun u32 data_read[MAX_INTERFACE_NUM];
317*4882a593Smuzhiyun struct hws_topology_map *tm = ddr3_get_topology_map();
318*4882a593Smuzhiyun
319*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_TRACE,
320*4882a593Smuzhiyun ("Init_controller, do_mrs_phy=%d, is_ctrl64_bit=%d\n",
321*4882a593Smuzhiyun init_cntr_prm->do_mrs_phy,
322*4882a593Smuzhiyun init_cntr_prm->is_ctrl64_bit));
323*4882a593Smuzhiyun
324*4882a593Smuzhiyun if (init_cntr_prm->init_phy == 1) {
325*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_configure_phy(dev_num));
326*4882a593Smuzhiyun }
327*4882a593Smuzhiyun
328*4882a593Smuzhiyun if (generic_init_controller == 1) {
329*4882a593Smuzhiyun for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
330*4882a593Smuzhiyun VALIDATE_ACTIVE(tm->if_act_mask, if_id);
331*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_TRACE,
332*4882a593Smuzhiyun ("active IF %d\n", if_id));
333*4882a593Smuzhiyun mem_mask = 0;
334*4882a593Smuzhiyun for (bus_index = 0;
335*4882a593Smuzhiyun bus_index < GET_TOPOLOGY_NUM_OF_BUSES();
336*4882a593Smuzhiyun bus_index++) {
337*4882a593Smuzhiyun VALIDATE_ACTIVE(tm->bus_act_mask, bus_index);
338*4882a593Smuzhiyun mem_mask |=
339*4882a593Smuzhiyun tm->interface_params[if_id].
340*4882a593Smuzhiyun as_bus_params[bus_index].mirror_enable_bitmask;
341*4882a593Smuzhiyun }
342*4882a593Smuzhiyun
343*4882a593Smuzhiyun if (mem_mask != 0) {
344*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
345*4882a593Smuzhiyun (dev_num, ACCESS_TYPE_MULTICAST,
346*4882a593Smuzhiyun if_id, CS_ENABLE_REG, 0,
347*4882a593Smuzhiyun 0x8));
348*4882a593Smuzhiyun }
349*4882a593Smuzhiyun
350*4882a593Smuzhiyun memory_size =
351*4882a593Smuzhiyun tm->interface_params[if_id].
352*4882a593Smuzhiyun memory_size;
353*4882a593Smuzhiyun speed_bin_index =
354*4882a593Smuzhiyun tm->interface_params[if_id].
355*4882a593Smuzhiyun speed_bin_index;
356*4882a593Smuzhiyun freq = init_freq;
357*4882a593Smuzhiyun t_refi =
358*4882a593Smuzhiyun (tm->interface_params[if_id].
359*4882a593Smuzhiyun interface_temp ==
360*4882a593Smuzhiyun HWS_TEMP_HIGH) ? TREFI_HIGH : TREFI_LOW;
361*4882a593Smuzhiyun t_refi *= 1000; /* psec */
362*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_TRACE,
363*4882a593Smuzhiyun ("memy_size %d speed_bin_ind %d freq %d t_refi %d\n",
364*4882a593Smuzhiyun memory_size, speed_bin_index, freq,
365*4882a593Smuzhiyun t_refi));
366*4882a593Smuzhiyun /* HCLK & CK CLK in 2:1[ps] */
367*4882a593Smuzhiyun /* t_ckclk is external clock */
368*4882a593Smuzhiyun t_ckclk = (MEGA / freq_val[freq]);
369*4882a593Smuzhiyun /* t_hclk is internal clock */
370*4882a593Smuzhiyun t_hclk = 2 * t_ckclk;
371*4882a593Smuzhiyun refresh_interval_cnt = t_refi / t_hclk; /* no units */
372*4882a593Smuzhiyun bus_width =
373*4882a593Smuzhiyun (DDR3_IS_16BIT_DRAM_MODE(tm->bus_act_mask)
374*4882a593Smuzhiyun == 1) ? (16) : (32);
375*4882a593Smuzhiyun
376*4882a593Smuzhiyun if (init_cntr_prm->is_ctrl64_bit)
377*4882a593Smuzhiyun bus_width = 64;
378*4882a593Smuzhiyun
379*4882a593Smuzhiyun data_value =
380*4882a593Smuzhiyun (refresh_interval_cnt | 0x4000 |
381*4882a593Smuzhiyun ((bus_width ==
382*4882a593Smuzhiyun 32) ? 0x8000 : 0) | 0x1000000) & ~(1 << 26);
383*4882a593Smuzhiyun
384*4882a593Smuzhiyun /* Interface Bus Width */
385*4882a593Smuzhiyun /* SRMode */
386*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
387*4882a593Smuzhiyun (dev_num, access_type, if_id,
388*4882a593Smuzhiyun SDRAM_CONFIGURATION_REG, data_value,
389*4882a593Smuzhiyun 0x100ffff));
390*4882a593Smuzhiyun
391*4882a593Smuzhiyun /* Interleave first command pre-charge enable (TBD) */
392*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
393*4882a593Smuzhiyun (dev_num, access_type, if_id,
394*4882a593Smuzhiyun SDRAM_OPEN_PAGE_CONTROL_REG, (1 << 10),
395*4882a593Smuzhiyun (1 << 10)));
396*4882a593Smuzhiyun
397*4882a593Smuzhiyun /* PHY configuration */
398*4882a593Smuzhiyun /*
399*4882a593Smuzhiyun * Postamble Length = 1.5cc, Addresscntl to clk skew
400*4882a593Smuzhiyun * \BD, Preamble length normal, parralal ADLL enable
401*4882a593Smuzhiyun */
402*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
403*4882a593Smuzhiyun (dev_num, access_type, if_id,
404*4882a593Smuzhiyun DRAM_PHY_CONFIGURATION, 0x28, 0x3e));
405*4882a593Smuzhiyun if (init_cntr_prm->is_ctrl64_bit) {
406*4882a593Smuzhiyun /* positive edge */
407*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
408*4882a593Smuzhiyun (dev_num, access_type, if_id,
409*4882a593Smuzhiyun DRAM_PHY_CONFIGURATION, 0x0,
410*4882a593Smuzhiyun 0xff80));
411*4882a593Smuzhiyun }
412*4882a593Smuzhiyun
413*4882a593Smuzhiyun /* calibration block disable */
414*4882a593Smuzhiyun /* Xbar Read buffer select (for Internal access) */
415*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
416*4882a593Smuzhiyun (dev_num, access_type, if_id,
417*4882a593Smuzhiyun CALIB_MACHINE_CTRL_REG, 0x1200c,
418*4882a593Smuzhiyun 0x7dffe01c));
419*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
420*4882a593Smuzhiyun (dev_num, access_type, if_id,
421*4882a593Smuzhiyun CALIB_MACHINE_CTRL_REG,
422*4882a593Smuzhiyun calibration_update_control << 3, 0x3 << 3));
423*4882a593Smuzhiyun
424*4882a593Smuzhiyun /* Pad calibration control - enable */
425*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
426*4882a593Smuzhiyun (dev_num, access_type, if_id,
427*4882a593Smuzhiyun CALIB_MACHINE_CTRL_REG, 0x1, 0x1));
428*4882a593Smuzhiyun
429*4882a593Smuzhiyun cs_mask = 0;
430*4882a593Smuzhiyun data_value = 0x7;
431*4882a593Smuzhiyun /*
432*4882a593Smuzhiyun * Address ctrl \96 Part of the Generic code
433*4882a593Smuzhiyun * The next configuration is done:
434*4882a593Smuzhiyun * 1) Memory Size
435*4882a593Smuzhiyun * 2) Bus_width
436*4882a593Smuzhiyun * 3) CS#
437*4882a593Smuzhiyun * 4) Page Number
438*4882a593Smuzhiyun * 5) t_faw
439*4882a593Smuzhiyun * Per Dunit get from the Map_topology the parameters:
440*4882a593Smuzhiyun * Bus_width
441*4882a593Smuzhiyun * t_faw is per Dunit not per CS
442*4882a593Smuzhiyun */
443*4882a593Smuzhiyun page_size =
444*4882a593Smuzhiyun (tm->interface_params[if_id].
445*4882a593Smuzhiyun bus_width ==
446*4882a593Smuzhiyun BUS_WIDTH_8) ? page_param[memory_size].
447*4882a593Smuzhiyun page_size_8bit : page_param[memory_size].
448*4882a593Smuzhiyun page_size_16bit;
449*4882a593Smuzhiyun
450*4882a593Smuzhiyun t_faw =
451*4882a593Smuzhiyun (page_size == 1) ? speed_bin_table(speed_bin_index,
452*4882a593Smuzhiyun SPEED_BIN_TFAW1K)
453*4882a593Smuzhiyun : speed_bin_table(speed_bin_index,
454*4882a593Smuzhiyun SPEED_BIN_TFAW2K);
455*4882a593Smuzhiyun
456*4882a593Smuzhiyun data_value = TIME_2_CLOCK_CYCLES(t_faw, t_ckclk);
457*4882a593Smuzhiyun data_value = data_value << 24;
458*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
459*4882a593Smuzhiyun (dev_num, access_type, if_id,
460*4882a593Smuzhiyun SDRAM_ACCESS_CONTROL_REG, data_value,
461*4882a593Smuzhiyun 0x7f000000));
462*4882a593Smuzhiyun
463*4882a593Smuzhiyun data_value =
464*4882a593Smuzhiyun (tm->interface_params[if_id].
465*4882a593Smuzhiyun bus_width == BUS_WIDTH_8) ? 0 : 1;
466*4882a593Smuzhiyun
467*4882a593Smuzhiyun /* create merge cs mask for all cs available in dunit */
468*4882a593Smuzhiyun for (bus_cnt = 0;
469*4882a593Smuzhiyun bus_cnt < GET_TOPOLOGY_NUM_OF_BUSES();
470*4882a593Smuzhiyun bus_cnt++) {
471*4882a593Smuzhiyun VALIDATE_ACTIVE(tm->bus_act_mask, bus_cnt);
472*4882a593Smuzhiyun cs_mask |=
473*4882a593Smuzhiyun tm->interface_params[if_id].
474*4882a593Smuzhiyun as_bus_params[bus_cnt].cs_bitmask;
475*4882a593Smuzhiyun }
476*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_TRACE,
477*4882a593Smuzhiyun ("Init_controller IF %d cs_mask %d\n",
478*4882a593Smuzhiyun if_id, cs_mask));
479*4882a593Smuzhiyun /*
480*4882a593Smuzhiyun * Configure the next upon the Map Topology \96 If the
481*4882a593Smuzhiyun * Dunit is CS0 Configure CS0 if it is multi CS
482*4882a593Smuzhiyun * configure them both: The Bust_width it\92s the
483*4882a593Smuzhiyun * Memory Bus width \96 x8 or x16
484*4882a593Smuzhiyun */
485*4882a593Smuzhiyun for (cs_cnt = 0; cs_cnt < NUM_OF_CS; cs_cnt++) {
486*4882a593Smuzhiyun ddr3_tip_configure_cs(dev_num, if_id, cs_cnt,
487*4882a593Smuzhiyun ((cs_mask & (1 << cs_cnt)) ? 1
488*4882a593Smuzhiyun : 0));
489*4882a593Smuzhiyun }
490*4882a593Smuzhiyun
491*4882a593Smuzhiyun if (init_cntr_prm->do_mrs_phy) {
492*4882a593Smuzhiyun /*
493*4882a593Smuzhiyun * MR0 \96 Part of the Generic code
494*4882a593Smuzhiyun * The next configuration is done:
495*4882a593Smuzhiyun * 1) Burst Length
496*4882a593Smuzhiyun * 2) CAS Latency
497*4882a593Smuzhiyun * get for each dunit what is it Speed_bin &
498*4882a593Smuzhiyun * Target Frequency. From those both parameters
499*4882a593Smuzhiyun * get the appropriate Cas_l from the CL table
500*4882a593Smuzhiyun */
501*4882a593Smuzhiyun cl_value =
502*4882a593Smuzhiyun tm->interface_params[if_id].
503*4882a593Smuzhiyun cas_l;
504*4882a593Smuzhiyun cwl_val =
505*4882a593Smuzhiyun tm->interface_params[if_id].
506*4882a593Smuzhiyun cas_wl;
507*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_TRACE,
508*4882a593Smuzhiyun ("cl_value 0x%x cwl_val 0x%x\n",
509*4882a593Smuzhiyun cl_value, cwl_val));
510*4882a593Smuzhiyun
511*4882a593Smuzhiyun data_value =
512*4882a593Smuzhiyun ((cl_mask_table[cl_value] & 0x1) << 2) |
513*4882a593Smuzhiyun ((cl_mask_table[cl_value] & 0xe) << 3);
514*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
515*4882a593Smuzhiyun (dev_num, access_type, if_id,
516*4882a593Smuzhiyun MR0_REG, data_value,
517*4882a593Smuzhiyun (0x7 << 4) | (1 << 2)));
518*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
519*4882a593Smuzhiyun (dev_num, access_type, if_id,
520*4882a593Smuzhiyun MR0_REG, twr_mask_table[t_wr + 1],
521*4882a593Smuzhiyun 0xe00));
522*4882a593Smuzhiyun
523*4882a593Smuzhiyun /*
524*4882a593Smuzhiyun * MR1: Set RTT and DIC Design GL values
525*4882a593Smuzhiyun * configured by user
526*4882a593Smuzhiyun */
527*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
528*4882a593Smuzhiyun (dev_num, ACCESS_TYPE_MULTICAST,
529*4882a593Smuzhiyun PARAM_NOT_CARE, MR1_REG,
530*4882a593Smuzhiyun g_dic | g_rtt_nom, 0x266));
531*4882a593Smuzhiyun
532*4882a593Smuzhiyun /* MR2 - Part of the Generic code */
533*4882a593Smuzhiyun /*
534*4882a593Smuzhiyun * The next configuration is done:
535*4882a593Smuzhiyun * 1) SRT
536*4882a593Smuzhiyun * 2) CAS Write Latency
537*4882a593Smuzhiyun */
538*4882a593Smuzhiyun data_value = (cwl_mask_table[cwl_val] << 3);
539*4882a593Smuzhiyun data_value |=
540*4882a593Smuzhiyun ((tm->interface_params[if_id].
541*4882a593Smuzhiyun interface_temp ==
542*4882a593Smuzhiyun HWS_TEMP_HIGH) ? (1 << 7) : 0);
543*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
544*4882a593Smuzhiyun (dev_num, access_type, if_id,
545*4882a593Smuzhiyun MR2_REG, data_value,
546*4882a593Smuzhiyun (0x7 << 3) | (0x1 << 7) | (0x3 <<
547*4882a593Smuzhiyun 9)));
548*4882a593Smuzhiyun }
549*4882a593Smuzhiyun
550*4882a593Smuzhiyun ddr3_tip_write_odt(dev_num, access_type, if_id,
551*4882a593Smuzhiyun cl_value, cwl_val);
552*4882a593Smuzhiyun ddr3_tip_set_timing(dev_num, access_type, if_id, freq);
553*4882a593Smuzhiyun
554*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
555*4882a593Smuzhiyun (dev_num, access_type, if_id,
556*4882a593Smuzhiyun DUNIT_CONTROL_HIGH_REG, 0x177,
557*4882a593Smuzhiyun 0x1000177));
558*4882a593Smuzhiyun
559*4882a593Smuzhiyun if (init_cntr_prm->is_ctrl64_bit) {
560*4882a593Smuzhiyun /* disable 0.25 cc delay */
561*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
562*4882a593Smuzhiyun (dev_num, access_type, if_id,
563*4882a593Smuzhiyun DUNIT_CONTROL_HIGH_REG, 0x0,
564*4882a593Smuzhiyun 0x800));
565*4882a593Smuzhiyun }
566*4882a593Smuzhiyun
567*4882a593Smuzhiyun /* reset bit 7 */
568*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
569*4882a593Smuzhiyun (dev_num, access_type, if_id,
570*4882a593Smuzhiyun DUNIT_CONTROL_HIGH_REG,
571*4882a593Smuzhiyun (init_cntr_prm->msys_init << 7), (1 << 7)));
572*4882a593Smuzhiyun
573*4882a593Smuzhiyun timing = tm->interface_params[if_id].timing;
574*4882a593Smuzhiyun
575*4882a593Smuzhiyun if (mode2_t != 0xff) {
576*4882a593Smuzhiyun t2t = mode2_t;
577*4882a593Smuzhiyun } else if (timing != HWS_TIM_DEFAULT) {
578*4882a593Smuzhiyun /* Board topology map is forcing timing */
579*4882a593Smuzhiyun t2t = (timing == HWS_TIM_2T) ? 1 : 0;
580*4882a593Smuzhiyun } else {
581*4882a593Smuzhiyun /* calculate number of CS (per interface) */
582*4882a593Smuzhiyun CHECK_STATUS(calc_cs_num
583*4882a593Smuzhiyun (dev_num, if_id, &cs_num));
584*4882a593Smuzhiyun t2t = (cs_num == 1) ? 0 : 1;
585*4882a593Smuzhiyun }
586*4882a593Smuzhiyun
587*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
588*4882a593Smuzhiyun (dev_num, access_type, if_id,
589*4882a593Smuzhiyun DDR_CONTROL_LOW_REG, t2t << 3,
590*4882a593Smuzhiyun 0x3 << 3));
591*4882a593Smuzhiyun /* move the block to ddr3_tip_set_timing - start */
592*4882a593Smuzhiyun t_pd = GET_MAX_VALUE(t_ckclk * 3,
593*4882a593Smuzhiyun speed_bin_table(speed_bin_index,
594*4882a593Smuzhiyun SPEED_BIN_TPD));
595*4882a593Smuzhiyun t_pd = TIME_2_CLOCK_CYCLES(t_pd, t_ckclk);
596*4882a593Smuzhiyun txpdll = GET_MAX_VALUE(t_ckclk * 10, 24);
597*4882a593Smuzhiyun txpdll = CEIL_DIVIDE((txpdll - 1), t_ckclk);
598*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
599*4882a593Smuzhiyun (dev_num, access_type, if_id,
600*4882a593Smuzhiyun DDR_TIMING_REG, txpdll << 4,
601*4882a593Smuzhiyun 0x1f << 4));
602*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
603*4882a593Smuzhiyun (dev_num, access_type, if_id,
604*4882a593Smuzhiyun DDR_TIMING_REG, 0x28 << 9, 0x3f << 9));
605*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
606*4882a593Smuzhiyun (dev_num, access_type, if_id,
607*4882a593Smuzhiyun DDR_TIMING_REG, 0xa << 21, 0xff << 21));
608*4882a593Smuzhiyun
609*4882a593Smuzhiyun /* move the block to ddr3_tip_set_timing - end */
610*4882a593Smuzhiyun /* AUTO_ZQC_TIMING */
611*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
612*4882a593Smuzhiyun (dev_num, access_type, if_id,
613*4882a593Smuzhiyun TIMING_REG, (AUTO_ZQC_TIMING | (2 << 20)),
614*4882a593Smuzhiyun 0x3fffff));
615*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_read
616*4882a593Smuzhiyun (dev_num, access_type, if_id,
617*4882a593Smuzhiyun DRAM_PHY_CONFIGURATION, data_read, 0x30));
618*4882a593Smuzhiyun data_value =
619*4882a593Smuzhiyun (data_read[if_id] == 0) ? (1 << 11) : 0;
620*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
621*4882a593Smuzhiyun (dev_num, access_type, if_id,
622*4882a593Smuzhiyun DUNIT_CONTROL_HIGH_REG, data_value,
623*4882a593Smuzhiyun (1 << 11)));
624*4882a593Smuzhiyun
625*4882a593Smuzhiyun /* Set Active control for ODT write transactions */
626*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
627*4882a593Smuzhiyun (dev_num, ACCESS_TYPE_MULTICAST,
628*4882a593Smuzhiyun PARAM_NOT_CARE, 0x1494, g_odt_config,
629*4882a593Smuzhiyun MASK_ALL_BITS));
630*4882a593Smuzhiyun }
631*4882a593Smuzhiyun } else {
632*4882a593Smuzhiyun #ifdef STATIC_ALGO_SUPPORT
633*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_static_init_controller(dev_num));
634*4882a593Smuzhiyun #if defined(CONFIG_ARMADA_38X) || defined(CONFIG_ARMADA_39X)
635*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_static_phy_init_controller(dev_num));
636*4882a593Smuzhiyun #endif
637*4882a593Smuzhiyun #endif /* STATIC_ALGO_SUPPORT */
638*4882a593Smuzhiyun }
639*4882a593Smuzhiyun
640*4882a593Smuzhiyun for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
641*4882a593Smuzhiyun VALIDATE_ACTIVE(tm->if_act_mask, if_id);
642*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_rank_control(dev_num, if_id));
643*4882a593Smuzhiyun
644*4882a593Smuzhiyun if (init_cntr_prm->do_mrs_phy) {
645*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_pad_inv(dev_num, if_id));
646*4882a593Smuzhiyun }
647*4882a593Smuzhiyun
648*4882a593Smuzhiyun /* Pad calibration control - disable */
649*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
650*4882a593Smuzhiyun (dev_num, access_type, if_id,
651*4882a593Smuzhiyun CALIB_MACHINE_CTRL_REG, 0x0, 0x1));
652*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
653*4882a593Smuzhiyun (dev_num, access_type, if_id,
654*4882a593Smuzhiyun CALIB_MACHINE_CTRL_REG,
655*4882a593Smuzhiyun calibration_update_control << 3, 0x3 << 3));
656*4882a593Smuzhiyun }
657*4882a593Smuzhiyun
658*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_enable_init_sequence(dev_num));
659*4882a593Smuzhiyun
660*4882a593Smuzhiyun if (delay_enable != 0) {
661*4882a593Smuzhiyun adll_tap = MEGA / (freq_val[freq] * 64);
662*4882a593Smuzhiyun ddr3_tip_cmd_addr_init_delay(dev_num, adll_tap);
663*4882a593Smuzhiyun }
664*4882a593Smuzhiyun
665*4882a593Smuzhiyun return MV_OK;
666*4882a593Smuzhiyun }
667*4882a593Smuzhiyun
668*4882a593Smuzhiyun /*
669*4882a593Smuzhiyun * Load Topology map
670*4882a593Smuzhiyun */
hws_ddr3_tip_load_topology_map(u32 dev_num,struct hws_topology_map * tm)671*4882a593Smuzhiyun int hws_ddr3_tip_load_topology_map(u32 dev_num, struct hws_topology_map *tm)
672*4882a593Smuzhiyun {
673*4882a593Smuzhiyun enum hws_speed_bin speed_bin_index;
674*4882a593Smuzhiyun enum hws_ddr_freq freq = DDR_FREQ_LIMIT;
675*4882a593Smuzhiyun u32 if_id;
676*4882a593Smuzhiyun
677*4882a593Smuzhiyun freq_val[DDR_FREQ_LOW_FREQ] = dfs_low_freq;
678*4882a593Smuzhiyun tm = ddr3_get_topology_map();
679*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_get_first_active_if
680*4882a593Smuzhiyun ((u8)dev_num, tm->if_act_mask,
681*4882a593Smuzhiyun &first_active_if));
682*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_TRACE,
683*4882a593Smuzhiyun ("board IF_Mask=0x%x num_of_bus_per_interface=0x%x\n",
684*4882a593Smuzhiyun tm->if_act_mask,
685*4882a593Smuzhiyun tm->num_of_bus_per_interface));
686*4882a593Smuzhiyun
687*4882a593Smuzhiyun /*
688*4882a593Smuzhiyun * if CL, CWL values are missing in topology map, then fill them
689*4882a593Smuzhiyun * according to speedbin tables
690*4882a593Smuzhiyun */
691*4882a593Smuzhiyun for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
692*4882a593Smuzhiyun VALIDATE_ACTIVE(tm->if_act_mask, if_id);
693*4882a593Smuzhiyun speed_bin_index =
694*4882a593Smuzhiyun tm->interface_params[if_id].speed_bin_index;
695*4882a593Smuzhiyun /* TBD memory frequency of interface 0 only is used ! */
696*4882a593Smuzhiyun freq = tm->interface_params[first_active_if].memory_freq;
697*4882a593Smuzhiyun
698*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_TRACE,
699*4882a593Smuzhiyun ("speed_bin_index =%d freq=%d cl=%d cwl=%d\n",
700*4882a593Smuzhiyun speed_bin_index, freq_val[freq],
701*4882a593Smuzhiyun tm->interface_params[if_id].
702*4882a593Smuzhiyun cas_l,
703*4882a593Smuzhiyun tm->interface_params[if_id].
704*4882a593Smuzhiyun cas_wl));
705*4882a593Smuzhiyun
706*4882a593Smuzhiyun if (tm->interface_params[if_id].cas_l == 0) {
707*4882a593Smuzhiyun tm->interface_params[if_id].cas_l =
708*4882a593Smuzhiyun cas_latency_table[speed_bin_index].cl_val[freq];
709*4882a593Smuzhiyun }
710*4882a593Smuzhiyun
711*4882a593Smuzhiyun if (tm->interface_params[if_id].cas_wl == 0) {
712*4882a593Smuzhiyun tm->interface_params[if_id].cas_wl =
713*4882a593Smuzhiyun cas_write_latency_table[speed_bin_index].cl_val[freq];
714*4882a593Smuzhiyun }
715*4882a593Smuzhiyun }
716*4882a593Smuzhiyun
717*4882a593Smuzhiyun return MV_OK;
718*4882a593Smuzhiyun }
719*4882a593Smuzhiyun
720*4882a593Smuzhiyun /*
721*4882a593Smuzhiyun * RANK Control Flow
722*4882a593Smuzhiyun */
ddr3_tip_rank_control(u32 dev_num,u32 if_id)723*4882a593Smuzhiyun static int ddr3_tip_rank_control(u32 dev_num, u32 if_id)
724*4882a593Smuzhiyun {
725*4882a593Smuzhiyun u32 data_value = 0, bus_cnt;
726*4882a593Smuzhiyun struct hws_topology_map *tm = ddr3_get_topology_map();
727*4882a593Smuzhiyun
728*4882a593Smuzhiyun for (bus_cnt = 1; bus_cnt < GET_TOPOLOGY_NUM_OF_BUSES(); bus_cnt++) {
729*4882a593Smuzhiyun VALIDATE_ACTIVE(tm->bus_act_mask, bus_cnt);
730*4882a593Smuzhiyun if ((tm->interface_params[if_id].
731*4882a593Smuzhiyun as_bus_params[0].cs_bitmask !=
732*4882a593Smuzhiyun tm->interface_params[if_id].
733*4882a593Smuzhiyun as_bus_params[bus_cnt].cs_bitmask) ||
734*4882a593Smuzhiyun (tm->interface_params[if_id].
735*4882a593Smuzhiyun as_bus_params[0].mirror_enable_bitmask !=
736*4882a593Smuzhiyun tm->interface_params[if_id].
737*4882a593Smuzhiyun as_bus_params[bus_cnt].mirror_enable_bitmask))
738*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
739*4882a593Smuzhiyun ("WARNING:Wrong configuration for pup #%d CS mask and CS mirroring for all pups should be the same\n",
740*4882a593Smuzhiyun bus_cnt));
741*4882a593Smuzhiyun }
742*4882a593Smuzhiyun
743*4882a593Smuzhiyun data_value |= tm->interface_params[if_id].
744*4882a593Smuzhiyun as_bus_params[0].cs_bitmask;
745*4882a593Smuzhiyun data_value |= tm->interface_params[if_id].
746*4882a593Smuzhiyun as_bus_params[0].mirror_enable_bitmask << 4;
747*4882a593Smuzhiyun
748*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
749*4882a593Smuzhiyun (dev_num, ACCESS_TYPE_UNICAST, if_id, RANK_CTRL_REG,
750*4882a593Smuzhiyun data_value, 0xff));
751*4882a593Smuzhiyun
752*4882a593Smuzhiyun return MV_OK;
753*4882a593Smuzhiyun }
754*4882a593Smuzhiyun
755*4882a593Smuzhiyun /*
756*4882a593Smuzhiyun * PAD Inverse Flow
757*4882a593Smuzhiyun */
ddr3_tip_pad_inv(u32 dev_num,u32 if_id)758*4882a593Smuzhiyun static int ddr3_tip_pad_inv(u32 dev_num, u32 if_id)
759*4882a593Smuzhiyun {
760*4882a593Smuzhiyun u32 bus_cnt, data_value, ck_swap_pup_ctrl;
761*4882a593Smuzhiyun struct hws_topology_map *tm = ddr3_get_topology_map();
762*4882a593Smuzhiyun
763*4882a593Smuzhiyun for (bus_cnt = 0; bus_cnt < GET_TOPOLOGY_NUM_OF_BUSES(); bus_cnt++) {
764*4882a593Smuzhiyun VALIDATE_ACTIVE(tm->bus_act_mask, bus_cnt);
765*4882a593Smuzhiyun if (tm->interface_params[if_id].
766*4882a593Smuzhiyun as_bus_params[bus_cnt].is_dqs_swap == 1) {
767*4882a593Smuzhiyun /* dqs swap */
768*4882a593Smuzhiyun ddr3_tip_bus_read_modify_write(dev_num, ACCESS_TYPE_UNICAST,
769*4882a593Smuzhiyun if_id, bus_cnt,
770*4882a593Smuzhiyun DDR_PHY_DATA,
771*4882a593Smuzhiyun PHY_CONTROL_PHY_REG, 0xc0,
772*4882a593Smuzhiyun 0xc0);
773*4882a593Smuzhiyun }
774*4882a593Smuzhiyun
775*4882a593Smuzhiyun if (tm->interface_params[if_id].
776*4882a593Smuzhiyun as_bus_params[bus_cnt].is_ck_swap == 1) {
777*4882a593Smuzhiyun if (bus_cnt <= 1)
778*4882a593Smuzhiyun data_value = 0x5 << 2;
779*4882a593Smuzhiyun else
780*4882a593Smuzhiyun data_value = 0xa << 2;
781*4882a593Smuzhiyun
782*4882a593Smuzhiyun /* mask equals data */
783*4882a593Smuzhiyun /* ck swap pup is only control pup #0 ! */
784*4882a593Smuzhiyun ck_swap_pup_ctrl = 0;
785*4882a593Smuzhiyun ddr3_tip_bus_read_modify_write(dev_num, ACCESS_TYPE_UNICAST,
786*4882a593Smuzhiyun if_id, ck_swap_pup_ctrl,
787*4882a593Smuzhiyun DDR_PHY_CONTROL,
788*4882a593Smuzhiyun PHY_CONTROL_PHY_REG,
789*4882a593Smuzhiyun data_value, data_value);
790*4882a593Smuzhiyun }
791*4882a593Smuzhiyun }
792*4882a593Smuzhiyun
793*4882a593Smuzhiyun return MV_OK;
794*4882a593Smuzhiyun }
795*4882a593Smuzhiyun
796*4882a593Smuzhiyun /*
797*4882a593Smuzhiyun * Run Training Flow
798*4882a593Smuzhiyun */
hws_ddr3_tip_run_alg(u32 dev_num,enum hws_algo_type algo_type)799*4882a593Smuzhiyun int hws_ddr3_tip_run_alg(u32 dev_num, enum hws_algo_type algo_type)
800*4882a593Smuzhiyun {
801*4882a593Smuzhiyun int ret = MV_OK, ret_tune = MV_OK;
802*4882a593Smuzhiyun
803*4882a593Smuzhiyun #ifdef ODT_TEST_SUPPORT
804*4882a593Smuzhiyun if (finger_test == 1)
805*4882a593Smuzhiyun return odt_test(dev_num, algo_type);
806*4882a593Smuzhiyun #endif
807*4882a593Smuzhiyun
808*4882a593Smuzhiyun if (algo_type == ALGO_TYPE_DYNAMIC) {
809*4882a593Smuzhiyun ret = ddr3_tip_ddr3_auto_tune(dev_num);
810*4882a593Smuzhiyun } else {
811*4882a593Smuzhiyun #ifdef STATIC_ALGO_SUPPORT
812*4882a593Smuzhiyun {
813*4882a593Smuzhiyun enum hws_ddr_freq freq;
814*4882a593Smuzhiyun freq = init_freq;
815*4882a593Smuzhiyun
816*4882a593Smuzhiyun /* add to mask */
817*4882a593Smuzhiyun if (is_adll_calib_before_init != 0) {
818*4882a593Smuzhiyun printf("with adll calib before init\n");
819*4882a593Smuzhiyun adll_calibration(dev_num, ACCESS_TYPE_MULTICAST,
820*4882a593Smuzhiyun 0, freq);
821*4882a593Smuzhiyun }
822*4882a593Smuzhiyun /*
823*4882a593Smuzhiyun * Frequency per interface is not relevant,
824*4882a593Smuzhiyun * only interface 0
825*4882a593Smuzhiyun */
826*4882a593Smuzhiyun ret = ddr3_tip_run_static_alg(dev_num,
827*4882a593Smuzhiyun freq);
828*4882a593Smuzhiyun }
829*4882a593Smuzhiyun #endif
830*4882a593Smuzhiyun }
831*4882a593Smuzhiyun
832*4882a593Smuzhiyun if (ret != MV_OK) {
833*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
834*4882a593Smuzhiyun ("Run_alg: tuning failed %d\n", ret_tune));
835*4882a593Smuzhiyun }
836*4882a593Smuzhiyun
837*4882a593Smuzhiyun return ret;
838*4882a593Smuzhiyun }
839*4882a593Smuzhiyun
840*4882a593Smuzhiyun #ifdef ODT_TEST_SUPPORT
841*4882a593Smuzhiyun /*
842*4882a593Smuzhiyun * ODT Test
843*4882a593Smuzhiyun */
odt_test(u32 dev_num,enum hws_algo_type algo_type)844*4882a593Smuzhiyun static int odt_test(u32 dev_num, enum hws_algo_type algo_type)
845*4882a593Smuzhiyun {
846*4882a593Smuzhiyun int ret = MV_OK, ret_tune = MV_OK;
847*4882a593Smuzhiyun int pfinger_val = 0, nfinger_val;
848*4882a593Smuzhiyun
849*4882a593Smuzhiyun for (pfinger_val = p_finger_start; pfinger_val <= p_finger_end;
850*4882a593Smuzhiyun pfinger_val += p_finger_step) {
851*4882a593Smuzhiyun for (nfinger_val = n_finger_start; nfinger_val <= n_finger_end;
852*4882a593Smuzhiyun nfinger_val += n_finger_step) {
853*4882a593Smuzhiyun if (finger_test != 0) {
854*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
855*4882a593Smuzhiyun ("pfinger_val %d nfinger_val %d\n",
856*4882a593Smuzhiyun pfinger_val, nfinger_val));
857*4882a593Smuzhiyun p_finger = pfinger_val;
858*4882a593Smuzhiyun n_finger = nfinger_val;
859*4882a593Smuzhiyun }
860*4882a593Smuzhiyun
861*4882a593Smuzhiyun if (algo_type == ALGO_TYPE_DYNAMIC) {
862*4882a593Smuzhiyun ret = ddr3_tip_ddr3_auto_tune(dev_num);
863*4882a593Smuzhiyun } else {
864*4882a593Smuzhiyun /*
865*4882a593Smuzhiyun * Frequency per interface is not relevant,
866*4882a593Smuzhiyun * only interface 0
867*4882a593Smuzhiyun */
868*4882a593Smuzhiyun ret = ddr3_tip_run_static_alg(dev_num,
869*4882a593Smuzhiyun init_freq);
870*4882a593Smuzhiyun }
871*4882a593Smuzhiyun }
872*4882a593Smuzhiyun }
873*4882a593Smuzhiyun
874*4882a593Smuzhiyun if (ret_tune != MV_OK) {
875*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
876*4882a593Smuzhiyun ("Run_alg: tuning failed %d\n", ret_tune));
877*4882a593Smuzhiyun ret = (ret == MV_OK) ? ret_tune : ret;
878*4882a593Smuzhiyun }
879*4882a593Smuzhiyun
880*4882a593Smuzhiyun return ret;
881*4882a593Smuzhiyun }
882*4882a593Smuzhiyun #endif
883*4882a593Smuzhiyun
884*4882a593Smuzhiyun /*
885*4882a593Smuzhiyun * Select Controller
886*4882a593Smuzhiyun */
hws_ddr3_tip_select_ddr_controller(u32 dev_num,int enable)887*4882a593Smuzhiyun int hws_ddr3_tip_select_ddr_controller(u32 dev_num, int enable)
888*4882a593Smuzhiyun {
889*4882a593Smuzhiyun if (config_func_info[dev_num].tip_dunit_mux_select_func != NULL) {
890*4882a593Smuzhiyun return config_func_info[dev_num].
891*4882a593Smuzhiyun tip_dunit_mux_select_func((u8)dev_num, enable);
892*4882a593Smuzhiyun }
893*4882a593Smuzhiyun
894*4882a593Smuzhiyun return MV_FAIL;
895*4882a593Smuzhiyun }
896*4882a593Smuzhiyun
897*4882a593Smuzhiyun /*
898*4882a593Smuzhiyun * Dunit Register Write
899*4882a593Smuzhiyun */
ddr3_tip_if_write(u32 dev_num,enum hws_access_type interface_access,u32 if_id,u32 reg_addr,u32 data_value,u32 mask)900*4882a593Smuzhiyun int ddr3_tip_if_write(u32 dev_num, enum hws_access_type interface_access,
901*4882a593Smuzhiyun u32 if_id, u32 reg_addr, u32 data_value, u32 mask)
902*4882a593Smuzhiyun {
903*4882a593Smuzhiyun if (config_func_info[dev_num].tip_dunit_write_func != NULL) {
904*4882a593Smuzhiyun return config_func_info[dev_num].
905*4882a593Smuzhiyun tip_dunit_write_func((u8)dev_num, interface_access,
906*4882a593Smuzhiyun if_id, reg_addr,
907*4882a593Smuzhiyun data_value, mask);
908*4882a593Smuzhiyun }
909*4882a593Smuzhiyun
910*4882a593Smuzhiyun return MV_FAIL;
911*4882a593Smuzhiyun }
912*4882a593Smuzhiyun
913*4882a593Smuzhiyun /*
914*4882a593Smuzhiyun * Dunit Register Read
915*4882a593Smuzhiyun */
ddr3_tip_if_read(u32 dev_num,enum hws_access_type interface_access,u32 if_id,u32 reg_addr,u32 * data,u32 mask)916*4882a593Smuzhiyun int ddr3_tip_if_read(u32 dev_num, enum hws_access_type interface_access,
917*4882a593Smuzhiyun u32 if_id, u32 reg_addr, u32 *data, u32 mask)
918*4882a593Smuzhiyun {
919*4882a593Smuzhiyun if (config_func_info[dev_num].tip_dunit_read_func != NULL) {
920*4882a593Smuzhiyun return config_func_info[dev_num].
921*4882a593Smuzhiyun tip_dunit_read_func((u8)dev_num, interface_access,
922*4882a593Smuzhiyun if_id, reg_addr,
923*4882a593Smuzhiyun data, mask);
924*4882a593Smuzhiyun }
925*4882a593Smuzhiyun
926*4882a593Smuzhiyun return MV_FAIL;
927*4882a593Smuzhiyun }
928*4882a593Smuzhiyun
929*4882a593Smuzhiyun /*
930*4882a593Smuzhiyun * Dunit Register Polling
931*4882a593Smuzhiyun */
ddr3_tip_if_polling(u32 dev_num,enum hws_access_type access_type,u32 if_id,u32 exp_value,u32 mask,u32 offset,u32 poll_tries)932*4882a593Smuzhiyun int ddr3_tip_if_polling(u32 dev_num, enum hws_access_type access_type,
933*4882a593Smuzhiyun u32 if_id, u32 exp_value, u32 mask, u32 offset,
934*4882a593Smuzhiyun u32 poll_tries)
935*4882a593Smuzhiyun {
936*4882a593Smuzhiyun u32 poll_cnt = 0, interface_num = 0, start_if, end_if;
937*4882a593Smuzhiyun u32 read_data[MAX_INTERFACE_NUM];
938*4882a593Smuzhiyun int ret;
939*4882a593Smuzhiyun int is_fail = 0, is_if_fail;
940*4882a593Smuzhiyun struct hws_topology_map *tm = ddr3_get_topology_map();
941*4882a593Smuzhiyun
942*4882a593Smuzhiyun if (access_type == ACCESS_TYPE_MULTICAST) {
943*4882a593Smuzhiyun start_if = 0;
944*4882a593Smuzhiyun end_if = MAX_INTERFACE_NUM - 1;
945*4882a593Smuzhiyun } else {
946*4882a593Smuzhiyun start_if = if_id;
947*4882a593Smuzhiyun end_if = if_id;
948*4882a593Smuzhiyun }
949*4882a593Smuzhiyun
950*4882a593Smuzhiyun for (interface_num = start_if; interface_num <= end_if; interface_num++) {
951*4882a593Smuzhiyun /* polling bit 3 for n times */
952*4882a593Smuzhiyun VALIDATE_ACTIVE(tm->if_act_mask, interface_num);
953*4882a593Smuzhiyun
954*4882a593Smuzhiyun is_if_fail = 0;
955*4882a593Smuzhiyun for (poll_cnt = 0; poll_cnt < poll_tries; poll_cnt++) {
956*4882a593Smuzhiyun ret =
957*4882a593Smuzhiyun ddr3_tip_if_read(dev_num, ACCESS_TYPE_UNICAST,
958*4882a593Smuzhiyun interface_num, offset, read_data,
959*4882a593Smuzhiyun mask);
960*4882a593Smuzhiyun if (ret != MV_OK)
961*4882a593Smuzhiyun return ret;
962*4882a593Smuzhiyun
963*4882a593Smuzhiyun if (read_data[interface_num] == exp_value)
964*4882a593Smuzhiyun break;
965*4882a593Smuzhiyun }
966*4882a593Smuzhiyun
967*4882a593Smuzhiyun if (poll_cnt >= poll_tries) {
968*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
969*4882a593Smuzhiyun ("max poll IF #%d\n", interface_num));
970*4882a593Smuzhiyun is_fail = 1;
971*4882a593Smuzhiyun is_if_fail = 1;
972*4882a593Smuzhiyun }
973*4882a593Smuzhiyun
974*4882a593Smuzhiyun training_result[training_stage][interface_num] =
975*4882a593Smuzhiyun (is_if_fail == 1) ? TEST_FAILED : TEST_SUCCESS;
976*4882a593Smuzhiyun }
977*4882a593Smuzhiyun
978*4882a593Smuzhiyun return (is_fail == 0) ? MV_OK : MV_FAIL;
979*4882a593Smuzhiyun }
980*4882a593Smuzhiyun
981*4882a593Smuzhiyun /*
982*4882a593Smuzhiyun * Bus read access
983*4882a593Smuzhiyun */
ddr3_tip_bus_read(u32 dev_num,u32 if_id,enum hws_access_type phy_access,u32 phy_id,enum hws_ddr_phy phy_type,u32 reg_addr,u32 * data)984*4882a593Smuzhiyun int ddr3_tip_bus_read(u32 dev_num, u32 if_id,
985*4882a593Smuzhiyun enum hws_access_type phy_access, u32 phy_id,
986*4882a593Smuzhiyun enum hws_ddr_phy phy_type, u32 reg_addr, u32 *data)
987*4882a593Smuzhiyun {
988*4882a593Smuzhiyun u32 bus_index = 0;
989*4882a593Smuzhiyun u32 data_read[MAX_INTERFACE_NUM];
990*4882a593Smuzhiyun struct hws_topology_map *tm = ddr3_get_topology_map();
991*4882a593Smuzhiyun
992*4882a593Smuzhiyun if (phy_access == ACCESS_TYPE_MULTICAST) {
993*4882a593Smuzhiyun for (bus_index = 0; bus_index < GET_TOPOLOGY_NUM_OF_BUSES();
994*4882a593Smuzhiyun bus_index++) {
995*4882a593Smuzhiyun VALIDATE_ACTIVE(tm->bus_act_mask, bus_index);
996*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_bus_access
997*4882a593Smuzhiyun (dev_num, ACCESS_TYPE_UNICAST,
998*4882a593Smuzhiyun if_id, ACCESS_TYPE_UNICAST,
999*4882a593Smuzhiyun bus_index, phy_type, reg_addr, 0,
1000*4882a593Smuzhiyun OPERATION_READ));
1001*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_read
1002*4882a593Smuzhiyun (dev_num, ACCESS_TYPE_UNICAST, if_id,
1003*4882a593Smuzhiyun PHY_REG_FILE_ACCESS, data_read,
1004*4882a593Smuzhiyun MASK_ALL_BITS));
1005*4882a593Smuzhiyun data[bus_index] = (data_read[if_id] & 0xffff);
1006*4882a593Smuzhiyun }
1007*4882a593Smuzhiyun } else {
1008*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_bus_access
1009*4882a593Smuzhiyun (dev_num, ACCESS_TYPE_UNICAST, if_id,
1010*4882a593Smuzhiyun phy_access, phy_id, phy_type, reg_addr, 0,
1011*4882a593Smuzhiyun OPERATION_READ));
1012*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_read
1013*4882a593Smuzhiyun (dev_num, ACCESS_TYPE_UNICAST, if_id,
1014*4882a593Smuzhiyun PHY_REG_FILE_ACCESS, data_read, MASK_ALL_BITS));
1015*4882a593Smuzhiyun
1016*4882a593Smuzhiyun /*
1017*4882a593Smuzhiyun * only 16 lsb bit are valid in Phy (each register is different,
1018*4882a593Smuzhiyun * some can actually be less than 16 bits)
1019*4882a593Smuzhiyun */
1020*4882a593Smuzhiyun *data = (data_read[if_id] & 0xffff);
1021*4882a593Smuzhiyun }
1022*4882a593Smuzhiyun
1023*4882a593Smuzhiyun return MV_OK;
1024*4882a593Smuzhiyun }
1025*4882a593Smuzhiyun
1026*4882a593Smuzhiyun /*
1027*4882a593Smuzhiyun * Bus write access
1028*4882a593Smuzhiyun */
ddr3_tip_bus_write(u32 dev_num,enum hws_access_type interface_access,u32 if_id,enum hws_access_type phy_access,u32 phy_id,enum hws_ddr_phy phy_type,u32 reg_addr,u32 data_value)1029*4882a593Smuzhiyun int ddr3_tip_bus_write(u32 dev_num, enum hws_access_type interface_access,
1030*4882a593Smuzhiyun u32 if_id, enum hws_access_type phy_access,
1031*4882a593Smuzhiyun u32 phy_id, enum hws_ddr_phy phy_type, u32 reg_addr,
1032*4882a593Smuzhiyun u32 data_value)
1033*4882a593Smuzhiyun {
1034*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_bus_access
1035*4882a593Smuzhiyun (dev_num, interface_access, if_id, phy_access,
1036*4882a593Smuzhiyun phy_id, phy_type, reg_addr, data_value, OPERATION_WRITE));
1037*4882a593Smuzhiyun
1038*4882a593Smuzhiyun return MV_OK;
1039*4882a593Smuzhiyun }
1040*4882a593Smuzhiyun
1041*4882a593Smuzhiyun /*
1042*4882a593Smuzhiyun * Bus access routine (relevant for both read & write)
1043*4882a593Smuzhiyun */
ddr3_tip_bus_access(u32 dev_num,enum hws_access_type interface_access,u32 if_id,enum hws_access_type phy_access,u32 phy_id,enum hws_ddr_phy phy_type,u32 reg_addr,u32 data_value,enum hws_operation oper_type)1044*4882a593Smuzhiyun static int ddr3_tip_bus_access(u32 dev_num, enum hws_access_type interface_access,
1045*4882a593Smuzhiyun u32 if_id, enum hws_access_type phy_access,
1046*4882a593Smuzhiyun u32 phy_id, enum hws_ddr_phy phy_type, u32 reg_addr,
1047*4882a593Smuzhiyun u32 data_value, enum hws_operation oper_type)
1048*4882a593Smuzhiyun {
1049*4882a593Smuzhiyun u32 addr_low = 0x3f & reg_addr;
1050*4882a593Smuzhiyun u32 addr_hi = ((0xc0 & reg_addr) >> 6);
1051*4882a593Smuzhiyun u32 data_p1 =
1052*4882a593Smuzhiyun (oper_type << 30) + (addr_hi << 28) + (phy_access << 27) +
1053*4882a593Smuzhiyun (phy_type << 26) + (phy_id << 22) + (addr_low << 16) +
1054*4882a593Smuzhiyun (data_value & 0xffff);
1055*4882a593Smuzhiyun u32 data_p2 = data_p1 + (1 << 31);
1056*4882a593Smuzhiyun u32 start_if, end_if;
1057*4882a593Smuzhiyun struct hws_topology_map *tm = ddr3_get_topology_map();
1058*4882a593Smuzhiyun
1059*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1060*4882a593Smuzhiyun (dev_num, interface_access, if_id, PHY_REG_FILE_ACCESS,
1061*4882a593Smuzhiyun data_p1, MASK_ALL_BITS));
1062*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1063*4882a593Smuzhiyun (dev_num, interface_access, if_id, PHY_REG_FILE_ACCESS,
1064*4882a593Smuzhiyun data_p2, MASK_ALL_BITS));
1065*4882a593Smuzhiyun
1066*4882a593Smuzhiyun if (interface_access == ACCESS_TYPE_UNICAST) {
1067*4882a593Smuzhiyun start_if = if_id;
1068*4882a593Smuzhiyun end_if = if_id;
1069*4882a593Smuzhiyun } else {
1070*4882a593Smuzhiyun start_if = 0;
1071*4882a593Smuzhiyun end_if = MAX_INTERFACE_NUM - 1;
1072*4882a593Smuzhiyun }
1073*4882a593Smuzhiyun
1074*4882a593Smuzhiyun /* polling for read/write execution done */
1075*4882a593Smuzhiyun for (if_id = start_if; if_id <= end_if; if_id++) {
1076*4882a593Smuzhiyun VALIDATE_ACTIVE(tm->if_act_mask, if_id);
1077*4882a593Smuzhiyun CHECK_STATUS(is_bus_access_done
1078*4882a593Smuzhiyun (dev_num, if_id, PHY_REG_FILE_ACCESS, 31));
1079*4882a593Smuzhiyun }
1080*4882a593Smuzhiyun
1081*4882a593Smuzhiyun return MV_OK;
1082*4882a593Smuzhiyun }
1083*4882a593Smuzhiyun
1084*4882a593Smuzhiyun /*
1085*4882a593Smuzhiyun * Check bus access done
1086*4882a593Smuzhiyun */
is_bus_access_done(u32 dev_num,u32 if_id,u32 dunit_reg_adrr,u32 bit)1087*4882a593Smuzhiyun static int is_bus_access_done(u32 dev_num, u32 if_id, u32 dunit_reg_adrr,
1088*4882a593Smuzhiyun u32 bit)
1089*4882a593Smuzhiyun {
1090*4882a593Smuzhiyun u32 rd_data = 1;
1091*4882a593Smuzhiyun u32 cnt = 0;
1092*4882a593Smuzhiyun u32 data_read[MAX_INTERFACE_NUM];
1093*4882a593Smuzhiyun
1094*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_read
1095*4882a593Smuzhiyun (dev_num, ACCESS_TYPE_UNICAST, if_id, dunit_reg_adrr,
1096*4882a593Smuzhiyun data_read, MASK_ALL_BITS));
1097*4882a593Smuzhiyun rd_data = data_read[if_id];
1098*4882a593Smuzhiyun rd_data &= (1 << bit);
1099*4882a593Smuzhiyun
1100*4882a593Smuzhiyun while (rd_data != 0) {
1101*4882a593Smuzhiyun if (cnt++ >= MAX_POLLING_ITERATIONS)
1102*4882a593Smuzhiyun break;
1103*4882a593Smuzhiyun
1104*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_read
1105*4882a593Smuzhiyun (dev_num, ACCESS_TYPE_UNICAST, if_id,
1106*4882a593Smuzhiyun dunit_reg_adrr, data_read, MASK_ALL_BITS));
1107*4882a593Smuzhiyun rd_data = data_read[if_id];
1108*4882a593Smuzhiyun rd_data &= (1 << bit);
1109*4882a593Smuzhiyun }
1110*4882a593Smuzhiyun
1111*4882a593Smuzhiyun if (cnt < MAX_POLLING_ITERATIONS)
1112*4882a593Smuzhiyun return MV_OK;
1113*4882a593Smuzhiyun else
1114*4882a593Smuzhiyun return MV_FAIL;
1115*4882a593Smuzhiyun }
1116*4882a593Smuzhiyun
1117*4882a593Smuzhiyun /*
1118*4882a593Smuzhiyun * Phy read-modify-write
1119*4882a593Smuzhiyun */
ddr3_tip_bus_read_modify_write(u32 dev_num,enum hws_access_type access_type,u32 interface_id,u32 phy_id,enum hws_ddr_phy phy_type,u32 reg_addr,u32 data_value,u32 reg_mask)1120*4882a593Smuzhiyun int ddr3_tip_bus_read_modify_write(u32 dev_num, enum hws_access_type access_type,
1121*4882a593Smuzhiyun u32 interface_id, u32 phy_id,
1122*4882a593Smuzhiyun enum hws_ddr_phy phy_type, u32 reg_addr,
1123*4882a593Smuzhiyun u32 data_value, u32 reg_mask)
1124*4882a593Smuzhiyun {
1125*4882a593Smuzhiyun u32 data_val = 0, if_id, start_if, end_if;
1126*4882a593Smuzhiyun struct hws_topology_map *tm = ddr3_get_topology_map();
1127*4882a593Smuzhiyun
1128*4882a593Smuzhiyun if (access_type == ACCESS_TYPE_MULTICAST) {
1129*4882a593Smuzhiyun start_if = 0;
1130*4882a593Smuzhiyun end_if = MAX_INTERFACE_NUM - 1;
1131*4882a593Smuzhiyun } else {
1132*4882a593Smuzhiyun start_if = interface_id;
1133*4882a593Smuzhiyun end_if = interface_id;
1134*4882a593Smuzhiyun }
1135*4882a593Smuzhiyun
1136*4882a593Smuzhiyun for (if_id = start_if; if_id <= end_if; if_id++) {
1137*4882a593Smuzhiyun VALIDATE_ACTIVE(tm->if_act_mask, if_id);
1138*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_bus_read
1139*4882a593Smuzhiyun (dev_num, if_id, ACCESS_TYPE_UNICAST, phy_id,
1140*4882a593Smuzhiyun phy_type, reg_addr, &data_val));
1141*4882a593Smuzhiyun data_value = (data_val & (~reg_mask)) | (data_value & reg_mask);
1142*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_bus_write
1143*4882a593Smuzhiyun (dev_num, ACCESS_TYPE_UNICAST, if_id,
1144*4882a593Smuzhiyun ACCESS_TYPE_UNICAST, phy_id, phy_type, reg_addr,
1145*4882a593Smuzhiyun data_value));
1146*4882a593Smuzhiyun }
1147*4882a593Smuzhiyun
1148*4882a593Smuzhiyun return MV_OK;
1149*4882a593Smuzhiyun }
1150*4882a593Smuzhiyun
1151*4882a593Smuzhiyun /*
1152*4882a593Smuzhiyun * ADLL Calibration
1153*4882a593Smuzhiyun */
adll_calibration(u32 dev_num,enum hws_access_type access_type,u32 if_id,enum hws_ddr_freq frequency)1154*4882a593Smuzhiyun int adll_calibration(u32 dev_num, enum hws_access_type access_type,
1155*4882a593Smuzhiyun u32 if_id, enum hws_ddr_freq frequency)
1156*4882a593Smuzhiyun {
1157*4882a593Smuzhiyun struct hws_tip_freq_config_info freq_config_info;
1158*4882a593Smuzhiyun u32 bus_cnt = 0;
1159*4882a593Smuzhiyun struct hws_topology_map *tm = ddr3_get_topology_map();
1160*4882a593Smuzhiyun
1161*4882a593Smuzhiyun /* Reset Diver_b assert -> de-assert */
1162*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1163*4882a593Smuzhiyun (dev_num, access_type, if_id, SDRAM_CONFIGURATION_REG,
1164*4882a593Smuzhiyun 0, 0x10000000));
1165*4882a593Smuzhiyun mdelay(10);
1166*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1167*4882a593Smuzhiyun (dev_num, access_type, if_id, SDRAM_CONFIGURATION_REG,
1168*4882a593Smuzhiyun 0x10000000, 0x10000000));
1169*4882a593Smuzhiyun
1170*4882a593Smuzhiyun if (config_func_info[dev_num].tip_get_freq_config_info_func != NULL) {
1171*4882a593Smuzhiyun CHECK_STATUS(config_func_info[dev_num].
1172*4882a593Smuzhiyun tip_get_freq_config_info_func((u8)dev_num, frequency,
1173*4882a593Smuzhiyun &freq_config_info));
1174*4882a593Smuzhiyun } else {
1175*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
1176*4882a593Smuzhiyun ("tip_get_freq_config_info_func is NULL"));
1177*4882a593Smuzhiyun return MV_NOT_INITIALIZED;
1178*4882a593Smuzhiyun }
1179*4882a593Smuzhiyun
1180*4882a593Smuzhiyun for (bus_cnt = 0; bus_cnt < GET_TOPOLOGY_NUM_OF_BUSES(); bus_cnt++) {
1181*4882a593Smuzhiyun VALIDATE_ACTIVE(tm->bus_act_mask, bus_cnt);
1182*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_bus_read_modify_write
1183*4882a593Smuzhiyun (dev_num, access_type, if_id, bus_cnt,
1184*4882a593Smuzhiyun DDR_PHY_DATA, BW_PHY_REG,
1185*4882a593Smuzhiyun freq_config_info.bw_per_freq << 8, 0x700));
1186*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_bus_read_modify_write
1187*4882a593Smuzhiyun (dev_num, access_type, if_id, bus_cnt,
1188*4882a593Smuzhiyun DDR_PHY_DATA, RATE_PHY_REG,
1189*4882a593Smuzhiyun freq_config_info.rate_per_freq, 0x7));
1190*4882a593Smuzhiyun }
1191*4882a593Smuzhiyun
1192*4882a593Smuzhiyun /* DUnit to Phy drive post edge, ADLL reset assert de-assert */
1193*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1194*4882a593Smuzhiyun (dev_num, access_type, if_id, DRAM_PHY_CONFIGURATION,
1195*4882a593Smuzhiyun 0, (0x80000000 | 0x40000000)));
1196*4882a593Smuzhiyun mdelay(100 / (freq_val[frequency] / freq_val[DDR_FREQ_LOW_FREQ]));
1197*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1198*4882a593Smuzhiyun (dev_num, access_type, if_id, DRAM_PHY_CONFIGURATION,
1199*4882a593Smuzhiyun (0x80000000 | 0x40000000), (0x80000000 | 0x40000000)));
1200*4882a593Smuzhiyun
1201*4882a593Smuzhiyun /* polling for ADLL Done */
1202*4882a593Smuzhiyun if (ddr3_tip_if_polling(dev_num, access_type, if_id,
1203*4882a593Smuzhiyun 0x3ff03ff, 0x3ff03ff, PHY_LOCK_STATUS_REG,
1204*4882a593Smuzhiyun MAX_POLLING_ITERATIONS) != MV_OK) {
1205*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
1206*4882a593Smuzhiyun ("Freq_set: DDR3 poll failed(1)"));
1207*4882a593Smuzhiyun }
1208*4882a593Smuzhiyun
1209*4882a593Smuzhiyun /* pup data_pup reset assert-> deassert */
1210*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1211*4882a593Smuzhiyun (dev_num, access_type, if_id, SDRAM_CONFIGURATION_REG,
1212*4882a593Smuzhiyun 0, 0x60000000));
1213*4882a593Smuzhiyun mdelay(10);
1214*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1215*4882a593Smuzhiyun (dev_num, access_type, if_id, SDRAM_CONFIGURATION_REG,
1216*4882a593Smuzhiyun 0x60000000, 0x60000000));
1217*4882a593Smuzhiyun
1218*4882a593Smuzhiyun return MV_OK;
1219*4882a593Smuzhiyun }
1220*4882a593Smuzhiyun
ddr3_tip_freq_set(u32 dev_num,enum hws_access_type access_type,u32 if_id,enum hws_ddr_freq frequency)1221*4882a593Smuzhiyun int ddr3_tip_freq_set(u32 dev_num, enum hws_access_type access_type,
1222*4882a593Smuzhiyun u32 if_id, enum hws_ddr_freq frequency)
1223*4882a593Smuzhiyun {
1224*4882a593Smuzhiyun u32 cl_value = 0, cwl_value = 0, mem_mask = 0, val = 0,
1225*4882a593Smuzhiyun bus_cnt = 0, t_hclk = 0, t_wr = 0,
1226*4882a593Smuzhiyun refresh_interval_cnt = 0, cnt_id;
1227*4882a593Smuzhiyun u32 t_refi = 0, end_if, start_if;
1228*4882a593Smuzhiyun u32 bus_index = 0;
1229*4882a593Smuzhiyun int is_dll_off = 0;
1230*4882a593Smuzhiyun enum hws_speed_bin speed_bin_index = 0;
1231*4882a593Smuzhiyun struct hws_tip_freq_config_info freq_config_info;
1232*4882a593Smuzhiyun enum hws_result *flow_result = training_result[training_stage];
1233*4882a593Smuzhiyun u32 adll_tap = 0;
1234*4882a593Smuzhiyun u32 cs_mask[MAX_INTERFACE_NUM];
1235*4882a593Smuzhiyun struct hws_topology_map *tm = ddr3_get_topology_map();
1236*4882a593Smuzhiyun
1237*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_TRACE,
1238*4882a593Smuzhiyun ("dev %d access %d IF %d freq %d\n", dev_num,
1239*4882a593Smuzhiyun access_type, if_id, frequency));
1240*4882a593Smuzhiyun
1241*4882a593Smuzhiyun if (frequency == DDR_FREQ_LOW_FREQ)
1242*4882a593Smuzhiyun is_dll_off = 1;
1243*4882a593Smuzhiyun if (access_type == ACCESS_TYPE_MULTICAST) {
1244*4882a593Smuzhiyun start_if = 0;
1245*4882a593Smuzhiyun end_if = MAX_INTERFACE_NUM - 1;
1246*4882a593Smuzhiyun } else {
1247*4882a593Smuzhiyun start_if = if_id;
1248*4882a593Smuzhiyun end_if = if_id;
1249*4882a593Smuzhiyun }
1250*4882a593Smuzhiyun
1251*4882a593Smuzhiyun /* calculate interface cs mask - Oferb 4/11 */
1252*4882a593Smuzhiyun /* speed bin can be different for each interface */
1253*4882a593Smuzhiyun for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
1254*4882a593Smuzhiyun /* cs enable is active low */
1255*4882a593Smuzhiyun VALIDATE_ACTIVE(tm->if_act_mask, if_id);
1256*4882a593Smuzhiyun cs_mask[if_id] = CS_BIT_MASK;
1257*4882a593Smuzhiyun training_result[training_stage][if_id] = TEST_SUCCESS;
1258*4882a593Smuzhiyun ddr3_tip_calc_cs_mask(dev_num, if_id, effective_cs,
1259*4882a593Smuzhiyun &cs_mask[if_id]);
1260*4882a593Smuzhiyun }
1261*4882a593Smuzhiyun
1262*4882a593Smuzhiyun /* speed bin can be different for each interface */
1263*4882a593Smuzhiyun /*
1264*4882a593Smuzhiyun * moti b - need to remove the loop for multicas access functions
1265*4882a593Smuzhiyun * and loop the unicast access functions
1266*4882a593Smuzhiyun */
1267*4882a593Smuzhiyun for (if_id = start_if; if_id <= end_if; if_id++) {
1268*4882a593Smuzhiyun if (IS_ACTIVE(tm->if_act_mask, if_id) == 0)
1269*4882a593Smuzhiyun continue;
1270*4882a593Smuzhiyun
1271*4882a593Smuzhiyun flow_result[if_id] = TEST_SUCCESS;
1272*4882a593Smuzhiyun speed_bin_index =
1273*4882a593Smuzhiyun tm->interface_params[if_id].speed_bin_index;
1274*4882a593Smuzhiyun if (tm->interface_params[if_id].memory_freq ==
1275*4882a593Smuzhiyun frequency) {
1276*4882a593Smuzhiyun cl_value =
1277*4882a593Smuzhiyun tm->interface_params[if_id].cas_l;
1278*4882a593Smuzhiyun cwl_value =
1279*4882a593Smuzhiyun tm->interface_params[if_id].cas_wl;
1280*4882a593Smuzhiyun } else {
1281*4882a593Smuzhiyun cl_value =
1282*4882a593Smuzhiyun cas_latency_table[speed_bin_index].cl_val[frequency];
1283*4882a593Smuzhiyun cwl_value =
1284*4882a593Smuzhiyun cas_write_latency_table[speed_bin_index].
1285*4882a593Smuzhiyun cl_val[frequency];
1286*4882a593Smuzhiyun }
1287*4882a593Smuzhiyun
1288*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_TRACE,
1289*4882a593Smuzhiyun ("Freq_set dev 0x%x access 0x%x if 0x%x freq 0x%x speed %d:\n\t",
1290*4882a593Smuzhiyun dev_num, access_type, if_id,
1291*4882a593Smuzhiyun frequency, speed_bin_index));
1292*4882a593Smuzhiyun
1293*4882a593Smuzhiyun for (cnt_id = 0; cnt_id < DDR_FREQ_LIMIT; cnt_id++) {
1294*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_TRACE,
1295*4882a593Smuzhiyun ("%d ",
1296*4882a593Smuzhiyun cas_latency_table[speed_bin_index].
1297*4882a593Smuzhiyun cl_val[cnt_id]));
1298*4882a593Smuzhiyun }
1299*4882a593Smuzhiyun
1300*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_TRACE, ("\n"));
1301*4882a593Smuzhiyun mem_mask = 0;
1302*4882a593Smuzhiyun for (bus_index = 0; bus_index < GET_TOPOLOGY_NUM_OF_BUSES();
1303*4882a593Smuzhiyun bus_index++) {
1304*4882a593Smuzhiyun VALIDATE_ACTIVE(tm->bus_act_mask, bus_index);
1305*4882a593Smuzhiyun mem_mask |=
1306*4882a593Smuzhiyun tm->interface_params[if_id].
1307*4882a593Smuzhiyun as_bus_params[bus_index].mirror_enable_bitmask;
1308*4882a593Smuzhiyun }
1309*4882a593Smuzhiyun
1310*4882a593Smuzhiyun if (mem_mask != 0) {
1311*4882a593Smuzhiyun /* motib redundant in KW28 */
1312*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, access_type,
1313*4882a593Smuzhiyun if_id,
1314*4882a593Smuzhiyun CS_ENABLE_REG, 0, 0x8));
1315*4882a593Smuzhiyun }
1316*4882a593Smuzhiyun
1317*4882a593Smuzhiyun /* dll state after exiting SR */
1318*4882a593Smuzhiyun if (is_dll_off == 1) {
1319*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1320*4882a593Smuzhiyun (dev_num, access_type, if_id,
1321*4882a593Smuzhiyun DFS_REG, 0x1, 0x1));
1322*4882a593Smuzhiyun } else {
1323*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1324*4882a593Smuzhiyun (dev_num, access_type, if_id,
1325*4882a593Smuzhiyun DFS_REG, 0, 0x1));
1326*4882a593Smuzhiyun }
1327*4882a593Smuzhiyun
1328*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1329*4882a593Smuzhiyun (dev_num, access_type, if_id,
1330*4882a593Smuzhiyun DUNIT_MMASK_REG, 0, 0x1));
1331*4882a593Smuzhiyun /* DFS - block transactions */
1332*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1333*4882a593Smuzhiyun (dev_num, access_type, if_id,
1334*4882a593Smuzhiyun DFS_REG, 0x2, 0x2));
1335*4882a593Smuzhiyun
1336*4882a593Smuzhiyun /* disable ODT in case of dll off */
1337*4882a593Smuzhiyun if (is_dll_off == 1) {
1338*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1339*4882a593Smuzhiyun (dev_num, access_type, if_id,
1340*4882a593Smuzhiyun 0x1874, 0, 0x244));
1341*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1342*4882a593Smuzhiyun (dev_num, access_type, if_id,
1343*4882a593Smuzhiyun 0x1884, 0, 0x244));
1344*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1345*4882a593Smuzhiyun (dev_num, access_type, if_id,
1346*4882a593Smuzhiyun 0x1894, 0, 0x244));
1347*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1348*4882a593Smuzhiyun (dev_num, access_type, if_id,
1349*4882a593Smuzhiyun 0x18a4, 0, 0x244));
1350*4882a593Smuzhiyun }
1351*4882a593Smuzhiyun
1352*4882a593Smuzhiyun /* DFS - Enter Self-Refresh */
1353*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1354*4882a593Smuzhiyun (dev_num, access_type, if_id, DFS_REG, 0x4,
1355*4882a593Smuzhiyun 0x4));
1356*4882a593Smuzhiyun /* polling on self refresh entry */
1357*4882a593Smuzhiyun if (ddr3_tip_if_polling(dev_num, ACCESS_TYPE_UNICAST,
1358*4882a593Smuzhiyun if_id, 0x8, 0x8, DFS_REG,
1359*4882a593Smuzhiyun MAX_POLLING_ITERATIONS) != MV_OK) {
1360*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
1361*4882a593Smuzhiyun ("Freq_set: DDR3 poll failed on SR entry\n"));
1362*4882a593Smuzhiyun }
1363*4882a593Smuzhiyun
1364*4882a593Smuzhiyun /* PLL configuration */
1365*4882a593Smuzhiyun if (config_func_info[dev_num].tip_set_freq_divider_func != NULL) {
1366*4882a593Smuzhiyun config_func_info[dev_num].
1367*4882a593Smuzhiyun tip_set_freq_divider_func(dev_num, if_id,
1368*4882a593Smuzhiyun frequency);
1369*4882a593Smuzhiyun }
1370*4882a593Smuzhiyun
1371*4882a593Smuzhiyun /* PLL configuration End */
1372*4882a593Smuzhiyun
1373*4882a593Smuzhiyun /* adjust t_refi to new frequency */
1374*4882a593Smuzhiyun t_refi = (tm->interface_params[if_id].interface_temp ==
1375*4882a593Smuzhiyun HWS_TEMP_HIGH) ? TREFI_LOW : TREFI_HIGH;
1376*4882a593Smuzhiyun t_refi *= 1000; /*psec */
1377*4882a593Smuzhiyun
1378*4882a593Smuzhiyun /* HCLK in[ps] */
1379*4882a593Smuzhiyun t_hclk = MEGA / (freq_val[frequency] / 2);
1380*4882a593Smuzhiyun refresh_interval_cnt = t_refi / t_hclk; /* no units */
1381*4882a593Smuzhiyun val = 0x4000 | refresh_interval_cnt;
1382*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1383*4882a593Smuzhiyun (dev_num, access_type, if_id,
1384*4882a593Smuzhiyun SDRAM_CONFIGURATION_REG, val, 0x7fff));
1385*4882a593Smuzhiyun
1386*4882a593Smuzhiyun /* DFS - CL/CWL/WR parameters after exiting SR */
1387*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1388*4882a593Smuzhiyun (dev_num, access_type, if_id, DFS_REG,
1389*4882a593Smuzhiyun (cl_mask_table[cl_value] << 8), 0xf00));
1390*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1391*4882a593Smuzhiyun (dev_num, access_type, if_id, DFS_REG,
1392*4882a593Smuzhiyun (cwl_mask_table[cwl_value] << 12), 0x7000));
1393*4882a593Smuzhiyun t_wr = speed_bin_table(speed_bin_index, SPEED_BIN_TWR);
1394*4882a593Smuzhiyun t_wr = (t_wr / 1000);
1395*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1396*4882a593Smuzhiyun (dev_num, access_type, if_id, DFS_REG,
1397*4882a593Smuzhiyun (twr_mask_table[t_wr + 1] << 16), 0x70000));
1398*4882a593Smuzhiyun
1399*4882a593Smuzhiyun /* Restore original RTT values if returning from DLL OFF mode */
1400*4882a593Smuzhiyun if (is_dll_off == 1) {
1401*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1402*4882a593Smuzhiyun (dev_num, access_type, if_id, 0x1874,
1403*4882a593Smuzhiyun g_dic | g_rtt_nom, 0x266));
1404*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1405*4882a593Smuzhiyun (dev_num, access_type, if_id, 0x1884,
1406*4882a593Smuzhiyun g_dic | g_rtt_nom, 0x266));
1407*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1408*4882a593Smuzhiyun (dev_num, access_type, if_id, 0x1894,
1409*4882a593Smuzhiyun g_dic | g_rtt_nom, 0x266));
1410*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1411*4882a593Smuzhiyun (dev_num, access_type, if_id, 0x18a4,
1412*4882a593Smuzhiyun g_dic | g_rtt_nom, 0x266));
1413*4882a593Smuzhiyun }
1414*4882a593Smuzhiyun
1415*4882a593Smuzhiyun /* Reset Diver_b assert -> de-assert */
1416*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1417*4882a593Smuzhiyun (dev_num, access_type, if_id,
1418*4882a593Smuzhiyun SDRAM_CONFIGURATION_REG, 0, 0x10000000));
1419*4882a593Smuzhiyun mdelay(10);
1420*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1421*4882a593Smuzhiyun (dev_num, access_type, if_id,
1422*4882a593Smuzhiyun SDRAM_CONFIGURATION_REG, 0x10000000, 0x10000000));
1423*4882a593Smuzhiyun
1424*4882a593Smuzhiyun /* Adll configuration function of process and Frequency */
1425*4882a593Smuzhiyun if (config_func_info[dev_num].tip_get_freq_config_info_func != NULL) {
1426*4882a593Smuzhiyun CHECK_STATUS(config_func_info[dev_num].
1427*4882a593Smuzhiyun tip_get_freq_config_info_func(dev_num, frequency,
1428*4882a593Smuzhiyun &freq_config_info));
1429*4882a593Smuzhiyun }
1430*4882a593Smuzhiyun /* TBD check milo5 using device ID ? */
1431*4882a593Smuzhiyun for (bus_cnt = 0; bus_cnt < GET_TOPOLOGY_NUM_OF_BUSES();
1432*4882a593Smuzhiyun bus_cnt++) {
1433*4882a593Smuzhiyun VALIDATE_ACTIVE(tm->bus_act_mask, bus_cnt);
1434*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_bus_read_modify_write
1435*4882a593Smuzhiyun (dev_num, ACCESS_TYPE_UNICAST,
1436*4882a593Smuzhiyun if_id, bus_cnt, DDR_PHY_DATA,
1437*4882a593Smuzhiyun 0x92,
1438*4882a593Smuzhiyun freq_config_info.
1439*4882a593Smuzhiyun bw_per_freq << 8
1440*4882a593Smuzhiyun /*freq_mask[dev_num][frequency] << 8 */
1441*4882a593Smuzhiyun , 0x700));
1442*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_bus_read_modify_write
1443*4882a593Smuzhiyun (dev_num, ACCESS_TYPE_UNICAST, if_id,
1444*4882a593Smuzhiyun bus_cnt, DDR_PHY_DATA, 0x94,
1445*4882a593Smuzhiyun freq_config_info.rate_per_freq, 0x7));
1446*4882a593Smuzhiyun }
1447*4882a593Smuzhiyun
1448*4882a593Smuzhiyun /* DUnit to Phy drive post edge, ADLL reset assert de-assert */
1449*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1450*4882a593Smuzhiyun (dev_num, access_type, if_id,
1451*4882a593Smuzhiyun DRAM_PHY_CONFIGURATION, 0,
1452*4882a593Smuzhiyun (0x80000000 | 0x40000000)));
1453*4882a593Smuzhiyun mdelay(100 / (freq_val[frequency] / freq_val[DDR_FREQ_LOW_FREQ]));
1454*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1455*4882a593Smuzhiyun (dev_num, access_type, if_id,
1456*4882a593Smuzhiyun DRAM_PHY_CONFIGURATION, (0x80000000 | 0x40000000),
1457*4882a593Smuzhiyun (0x80000000 | 0x40000000)));
1458*4882a593Smuzhiyun
1459*4882a593Smuzhiyun /* polling for ADLL Done */
1460*4882a593Smuzhiyun if (ddr3_tip_if_polling
1461*4882a593Smuzhiyun (dev_num, ACCESS_TYPE_UNICAST, if_id, 0x3ff03ff,
1462*4882a593Smuzhiyun 0x3ff03ff, PHY_LOCK_STATUS_REG,
1463*4882a593Smuzhiyun MAX_POLLING_ITERATIONS) != MV_OK) {
1464*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
1465*4882a593Smuzhiyun ("Freq_set: DDR3 poll failed(1)\n"));
1466*4882a593Smuzhiyun }
1467*4882a593Smuzhiyun
1468*4882a593Smuzhiyun /* pup data_pup reset assert-> deassert */
1469*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1470*4882a593Smuzhiyun (dev_num, access_type, if_id,
1471*4882a593Smuzhiyun SDRAM_CONFIGURATION_REG, 0, 0x60000000));
1472*4882a593Smuzhiyun mdelay(10);
1473*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1474*4882a593Smuzhiyun (dev_num, access_type, if_id,
1475*4882a593Smuzhiyun SDRAM_CONFIGURATION_REG, 0x60000000, 0x60000000));
1476*4882a593Smuzhiyun
1477*4882a593Smuzhiyun /* Set proper timing params before existing Self-Refresh */
1478*4882a593Smuzhiyun ddr3_tip_set_timing(dev_num, access_type, if_id, frequency);
1479*4882a593Smuzhiyun if (delay_enable != 0) {
1480*4882a593Smuzhiyun adll_tap = MEGA / (freq_val[frequency] * 64);
1481*4882a593Smuzhiyun ddr3_tip_cmd_addr_init_delay(dev_num, adll_tap);
1482*4882a593Smuzhiyun }
1483*4882a593Smuzhiyun
1484*4882a593Smuzhiyun /* Exit SR */
1485*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1486*4882a593Smuzhiyun (dev_num, access_type, if_id, DFS_REG, 0,
1487*4882a593Smuzhiyun 0x4));
1488*4882a593Smuzhiyun if (ddr3_tip_if_polling
1489*4882a593Smuzhiyun (dev_num, ACCESS_TYPE_UNICAST, if_id, 0, 0x8, DFS_REG,
1490*4882a593Smuzhiyun MAX_POLLING_ITERATIONS) != MV_OK) {
1491*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
1492*4882a593Smuzhiyun ("Freq_set: DDR3 poll failed(2)"));
1493*4882a593Smuzhiyun }
1494*4882a593Smuzhiyun
1495*4882a593Smuzhiyun /* Refresh Command */
1496*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1497*4882a593Smuzhiyun (dev_num, access_type, if_id,
1498*4882a593Smuzhiyun SDRAM_OPERATION_REG, 0x2, 0xf1f));
1499*4882a593Smuzhiyun if (ddr3_tip_if_polling
1500*4882a593Smuzhiyun (dev_num, ACCESS_TYPE_UNICAST, if_id, 0, 0x1f,
1501*4882a593Smuzhiyun SDRAM_OPERATION_REG, MAX_POLLING_ITERATIONS) != MV_OK) {
1502*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
1503*4882a593Smuzhiyun ("Freq_set: DDR3 poll failed(3)"));
1504*4882a593Smuzhiyun }
1505*4882a593Smuzhiyun
1506*4882a593Smuzhiyun /* Release DFS Block */
1507*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1508*4882a593Smuzhiyun (dev_num, access_type, if_id, DFS_REG, 0,
1509*4882a593Smuzhiyun 0x2));
1510*4882a593Smuzhiyun /* Controller to MBUS Retry - normal */
1511*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1512*4882a593Smuzhiyun (dev_num, access_type, if_id, DUNIT_MMASK_REG,
1513*4882a593Smuzhiyun 0x1, 0x1));
1514*4882a593Smuzhiyun
1515*4882a593Smuzhiyun /* MRO: Burst Length 8, CL , Auto_precharge 0x16cc */
1516*4882a593Smuzhiyun val =
1517*4882a593Smuzhiyun ((cl_mask_table[cl_value] & 0x1) << 2) |
1518*4882a593Smuzhiyun ((cl_mask_table[cl_value] & 0xe) << 3);
1519*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1520*4882a593Smuzhiyun (dev_num, access_type, if_id, MR0_REG,
1521*4882a593Smuzhiyun val, (0x7 << 4) | (1 << 2)));
1522*4882a593Smuzhiyun /* MR2: CWL = 10 , Auto Self-Refresh - disable */
1523*4882a593Smuzhiyun val = (cwl_mask_table[cwl_value] << 3);
1524*4882a593Smuzhiyun /*
1525*4882a593Smuzhiyun * nklein 24.10.13 - should not be here - leave value as set in
1526*4882a593Smuzhiyun * the init configuration val |= (1 << 9);
1527*4882a593Smuzhiyun * val |= ((tm->interface_params[if_id].
1528*4882a593Smuzhiyun * interface_temp == HWS_TEMP_HIGH) ? (1 << 7) : 0);
1529*4882a593Smuzhiyun */
1530*4882a593Smuzhiyun /* nklein 24.10.13 - see above comment */
1531*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, access_type,
1532*4882a593Smuzhiyun if_id, MR2_REG,
1533*4882a593Smuzhiyun val, (0x7 << 3)));
1534*4882a593Smuzhiyun
1535*4882a593Smuzhiyun /* ODT TIMING */
1536*4882a593Smuzhiyun val = ((cl_value - cwl_value + 1) << 4) |
1537*4882a593Smuzhiyun ((cl_value - cwl_value + 6) << 8) |
1538*4882a593Smuzhiyun ((cl_value - 1) << 12) | ((cl_value + 6) << 16);
1539*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, access_type,
1540*4882a593Smuzhiyun if_id, ODT_TIMING_LOW,
1541*4882a593Smuzhiyun val, 0xffff0));
1542*4882a593Smuzhiyun val = 0x71 | ((cwl_value - 1) << 8) | ((cwl_value + 5) << 12);
1543*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, access_type,
1544*4882a593Smuzhiyun if_id, ODT_TIMING_HI_REG,
1545*4882a593Smuzhiyun val, 0xffff));
1546*4882a593Smuzhiyun
1547*4882a593Smuzhiyun /* ODT Active */
1548*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, access_type,
1549*4882a593Smuzhiyun if_id,
1550*4882a593Smuzhiyun DUNIT_ODT_CONTROL_REG,
1551*4882a593Smuzhiyun 0xf, 0xf));
1552*4882a593Smuzhiyun
1553*4882a593Smuzhiyun /* re-write CL */
1554*4882a593Smuzhiyun val = ((cl_mask_table[cl_value] & 0x1) << 2) |
1555*4882a593Smuzhiyun ((cl_mask_table[cl_value] & 0xe) << 3);
1556*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, ACCESS_TYPE_MULTICAST,
1557*4882a593Smuzhiyun 0, MR0_REG, val,
1558*4882a593Smuzhiyun (0x7 << 4) | (1 << 2)));
1559*4882a593Smuzhiyun
1560*4882a593Smuzhiyun /* re-write CWL */
1561*4882a593Smuzhiyun val = (cwl_mask_table[cwl_value] << 3);
1562*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_write_mrs_cmd(dev_num, cs_mask, MRS2_CMD,
1563*4882a593Smuzhiyun val, (0x7 << 3)));
1564*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, ACCESS_TYPE_MULTICAST,
1565*4882a593Smuzhiyun 0, MR2_REG, val, (0x7 << 3)));
1566*4882a593Smuzhiyun
1567*4882a593Smuzhiyun if (mem_mask != 0) {
1568*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, access_type,
1569*4882a593Smuzhiyun if_id,
1570*4882a593Smuzhiyun CS_ENABLE_REG,
1571*4882a593Smuzhiyun 1 << 3, 0x8));
1572*4882a593Smuzhiyun }
1573*4882a593Smuzhiyun }
1574*4882a593Smuzhiyun
1575*4882a593Smuzhiyun return MV_OK;
1576*4882a593Smuzhiyun }
1577*4882a593Smuzhiyun
1578*4882a593Smuzhiyun /*
1579*4882a593Smuzhiyun * Set ODT values
1580*4882a593Smuzhiyun */
ddr3_tip_write_odt(u32 dev_num,enum hws_access_type access_type,u32 if_id,u32 cl_value,u32 cwl_value)1581*4882a593Smuzhiyun static int ddr3_tip_write_odt(u32 dev_num, enum hws_access_type access_type,
1582*4882a593Smuzhiyun u32 if_id, u32 cl_value, u32 cwl_value)
1583*4882a593Smuzhiyun {
1584*4882a593Smuzhiyun /* ODT TIMING */
1585*4882a593Smuzhiyun u32 val = (cl_value - cwl_value + 6);
1586*4882a593Smuzhiyun
1587*4882a593Smuzhiyun val = ((cl_value - cwl_value + 1) << 4) | ((val & 0xf) << 8) |
1588*4882a593Smuzhiyun (((cl_value - 1) & 0xf) << 12) |
1589*4882a593Smuzhiyun (((cl_value + 6) & 0xf) << 16) | (((val & 0x10) >> 4) << 21);
1590*4882a593Smuzhiyun val |= (((cl_value - 1) >> 4) << 22) | (((cl_value + 6) >> 4) << 23);
1591*4882a593Smuzhiyun
1592*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, access_type, if_id,
1593*4882a593Smuzhiyun ODT_TIMING_LOW, val, 0xffff0));
1594*4882a593Smuzhiyun val = 0x71 | ((cwl_value - 1) << 8) | ((cwl_value + 5) << 12);
1595*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, access_type, if_id,
1596*4882a593Smuzhiyun ODT_TIMING_HI_REG, val, 0xffff));
1597*4882a593Smuzhiyun if (odt_additional == 1) {
1598*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, access_type,
1599*4882a593Smuzhiyun if_id,
1600*4882a593Smuzhiyun SDRAM_ODT_CONTROL_HIGH_REG,
1601*4882a593Smuzhiyun 0xf, 0xf));
1602*4882a593Smuzhiyun }
1603*4882a593Smuzhiyun
1604*4882a593Smuzhiyun /* ODT Active */
1605*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, access_type, if_id,
1606*4882a593Smuzhiyun DUNIT_ODT_CONTROL_REG, 0xf, 0xf));
1607*4882a593Smuzhiyun
1608*4882a593Smuzhiyun return MV_OK;
1609*4882a593Smuzhiyun }
1610*4882a593Smuzhiyun
1611*4882a593Smuzhiyun /*
1612*4882a593Smuzhiyun * Set Timing values for training
1613*4882a593Smuzhiyun */
ddr3_tip_set_timing(u32 dev_num,enum hws_access_type access_type,u32 if_id,enum hws_ddr_freq frequency)1614*4882a593Smuzhiyun static int ddr3_tip_set_timing(u32 dev_num, enum hws_access_type access_type,
1615*4882a593Smuzhiyun u32 if_id, enum hws_ddr_freq frequency)
1616*4882a593Smuzhiyun {
1617*4882a593Smuzhiyun u32 t_ckclk = 0, t_ras = 0;
1618*4882a593Smuzhiyun u32 t_rcd = 0, t_rp = 0, t_wr = 0, t_wtr = 0, t_rrd = 0, t_rtp = 0,
1619*4882a593Smuzhiyun t_rfc = 0, t_mod = 0;
1620*4882a593Smuzhiyun u32 val = 0, page_size = 0;
1621*4882a593Smuzhiyun enum hws_speed_bin speed_bin_index;
1622*4882a593Smuzhiyun enum hws_mem_size memory_size = MEM_2G;
1623*4882a593Smuzhiyun struct hws_topology_map *tm = ddr3_get_topology_map();
1624*4882a593Smuzhiyun
1625*4882a593Smuzhiyun speed_bin_index = tm->interface_params[if_id].speed_bin_index;
1626*4882a593Smuzhiyun memory_size = tm->interface_params[if_id].memory_size;
1627*4882a593Smuzhiyun page_size =
1628*4882a593Smuzhiyun (tm->interface_params[if_id].bus_width ==
1629*4882a593Smuzhiyun BUS_WIDTH_8) ? page_param[memory_size].
1630*4882a593Smuzhiyun page_size_8bit : page_param[memory_size].page_size_16bit;
1631*4882a593Smuzhiyun t_ckclk = (MEGA / freq_val[frequency]);
1632*4882a593Smuzhiyun t_rrd = (page_size == 1) ? speed_bin_table(speed_bin_index,
1633*4882a593Smuzhiyun SPEED_BIN_TRRD1K) :
1634*4882a593Smuzhiyun speed_bin_table(speed_bin_index, SPEED_BIN_TRRD2K);
1635*4882a593Smuzhiyun t_rrd = GET_MAX_VALUE(t_ckclk * 4, t_rrd);
1636*4882a593Smuzhiyun t_rtp = GET_MAX_VALUE(t_ckclk * 4, speed_bin_table(speed_bin_index,
1637*4882a593Smuzhiyun SPEED_BIN_TRTP));
1638*4882a593Smuzhiyun t_wtr = GET_MAX_VALUE(t_ckclk * 4, speed_bin_table(speed_bin_index,
1639*4882a593Smuzhiyun SPEED_BIN_TWTR));
1640*4882a593Smuzhiyun t_ras = TIME_2_CLOCK_CYCLES(speed_bin_table(speed_bin_index,
1641*4882a593Smuzhiyun SPEED_BIN_TRAS),
1642*4882a593Smuzhiyun t_ckclk);
1643*4882a593Smuzhiyun t_rcd = TIME_2_CLOCK_CYCLES(speed_bin_table(speed_bin_index,
1644*4882a593Smuzhiyun SPEED_BIN_TRCD),
1645*4882a593Smuzhiyun t_ckclk);
1646*4882a593Smuzhiyun t_rp = TIME_2_CLOCK_CYCLES(speed_bin_table(speed_bin_index,
1647*4882a593Smuzhiyun SPEED_BIN_TRP),
1648*4882a593Smuzhiyun t_ckclk);
1649*4882a593Smuzhiyun t_wr = TIME_2_CLOCK_CYCLES(speed_bin_table(speed_bin_index,
1650*4882a593Smuzhiyun SPEED_BIN_TWR),
1651*4882a593Smuzhiyun t_ckclk);
1652*4882a593Smuzhiyun t_wtr = TIME_2_CLOCK_CYCLES(t_wtr, t_ckclk);
1653*4882a593Smuzhiyun t_rrd = TIME_2_CLOCK_CYCLES(t_rrd, t_ckclk);
1654*4882a593Smuzhiyun t_rtp = TIME_2_CLOCK_CYCLES(t_rtp, t_ckclk);
1655*4882a593Smuzhiyun t_rfc = TIME_2_CLOCK_CYCLES(rfc_table[memory_size] * 1000, t_ckclk);
1656*4882a593Smuzhiyun t_mod = GET_MAX_VALUE(t_ckclk * 24, 15000);
1657*4882a593Smuzhiyun t_mod = TIME_2_CLOCK_CYCLES(t_mod, t_ckclk);
1658*4882a593Smuzhiyun
1659*4882a593Smuzhiyun /* SDRAM Timing Low */
1660*4882a593Smuzhiyun val = (t_ras & 0xf) | (t_rcd << 4) | (t_rp << 8) | (t_wr << 12) |
1661*4882a593Smuzhiyun (t_wtr << 16) | (((t_ras & 0x30) >> 4) << 20) | (t_rrd << 24) |
1662*4882a593Smuzhiyun (t_rtp << 28);
1663*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, access_type, if_id,
1664*4882a593Smuzhiyun SDRAM_TIMING_LOW_REG, val, 0xff3fffff));
1665*4882a593Smuzhiyun
1666*4882a593Smuzhiyun /* SDRAM Timing High */
1667*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, access_type, if_id,
1668*4882a593Smuzhiyun SDRAM_TIMING_HIGH_REG,
1669*4882a593Smuzhiyun t_rfc & 0x7f, 0x7f));
1670*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, access_type, if_id,
1671*4882a593Smuzhiyun SDRAM_TIMING_HIGH_REG,
1672*4882a593Smuzhiyun 0x180, 0x180));
1673*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, access_type, if_id,
1674*4882a593Smuzhiyun SDRAM_TIMING_HIGH_REG,
1675*4882a593Smuzhiyun 0x600, 0x600));
1676*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, access_type, if_id,
1677*4882a593Smuzhiyun SDRAM_TIMING_HIGH_REG,
1678*4882a593Smuzhiyun 0x1800, 0xf800));
1679*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, access_type, if_id,
1680*4882a593Smuzhiyun SDRAM_TIMING_HIGH_REG,
1681*4882a593Smuzhiyun ((t_rfc & 0x380) >> 7) << 16, 0x70000));
1682*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, access_type, if_id,
1683*4882a593Smuzhiyun SDRAM_TIMING_HIGH_REG, 0,
1684*4882a593Smuzhiyun 0x380000));
1685*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, access_type, if_id,
1686*4882a593Smuzhiyun SDRAM_TIMING_HIGH_REG,
1687*4882a593Smuzhiyun (t_mod & 0xf) << 25, 0x1e00000));
1688*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, access_type, if_id,
1689*4882a593Smuzhiyun SDRAM_TIMING_HIGH_REG,
1690*4882a593Smuzhiyun (t_mod >> 4) << 30, 0xc0000000));
1691*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, access_type, if_id,
1692*4882a593Smuzhiyun SDRAM_TIMING_HIGH_REG,
1693*4882a593Smuzhiyun 0x16000000, 0x1e000000));
1694*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, access_type, if_id,
1695*4882a593Smuzhiyun SDRAM_TIMING_HIGH_REG,
1696*4882a593Smuzhiyun 0x40000000, 0xc0000000));
1697*4882a593Smuzhiyun
1698*4882a593Smuzhiyun return MV_OK;
1699*4882a593Smuzhiyun }
1700*4882a593Smuzhiyun
1701*4882a593Smuzhiyun /*
1702*4882a593Smuzhiyun * Mode Read
1703*4882a593Smuzhiyun */
hws_ddr3_tip_mode_read(u32 dev_num,struct mode_info * mode_info)1704*4882a593Smuzhiyun int hws_ddr3_tip_mode_read(u32 dev_num, struct mode_info *mode_info)
1705*4882a593Smuzhiyun {
1706*4882a593Smuzhiyun u32 ret;
1707*4882a593Smuzhiyun
1708*4882a593Smuzhiyun ret = ddr3_tip_if_read(dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1709*4882a593Smuzhiyun MR0_REG, mode_info->reg_mr0, MASK_ALL_BITS);
1710*4882a593Smuzhiyun if (ret != MV_OK)
1711*4882a593Smuzhiyun return ret;
1712*4882a593Smuzhiyun
1713*4882a593Smuzhiyun ret = ddr3_tip_if_read(dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1714*4882a593Smuzhiyun MR1_REG, mode_info->reg_mr1, MASK_ALL_BITS);
1715*4882a593Smuzhiyun if (ret != MV_OK)
1716*4882a593Smuzhiyun return ret;
1717*4882a593Smuzhiyun
1718*4882a593Smuzhiyun ret = ddr3_tip_if_read(dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1719*4882a593Smuzhiyun MR2_REG, mode_info->reg_mr2, MASK_ALL_BITS);
1720*4882a593Smuzhiyun if (ret != MV_OK)
1721*4882a593Smuzhiyun return ret;
1722*4882a593Smuzhiyun
1723*4882a593Smuzhiyun ret = ddr3_tip_if_read(dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1724*4882a593Smuzhiyun MR3_REG, mode_info->reg_mr2, MASK_ALL_BITS);
1725*4882a593Smuzhiyun if (ret != MV_OK)
1726*4882a593Smuzhiyun return ret;
1727*4882a593Smuzhiyun
1728*4882a593Smuzhiyun ret = ddr3_tip_if_read(dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1729*4882a593Smuzhiyun READ_DATA_SAMPLE_DELAY, mode_info->read_data_sample,
1730*4882a593Smuzhiyun MASK_ALL_BITS);
1731*4882a593Smuzhiyun if (ret != MV_OK)
1732*4882a593Smuzhiyun return ret;
1733*4882a593Smuzhiyun
1734*4882a593Smuzhiyun ret = ddr3_tip_if_read(dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1735*4882a593Smuzhiyun READ_DATA_READY_DELAY, mode_info->read_data_ready,
1736*4882a593Smuzhiyun MASK_ALL_BITS);
1737*4882a593Smuzhiyun if (ret != MV_OK)
1738*4882a593Smuzhiyun return ret;
1739*4882a593Smuzhiyun
1740*4882a593Smuzhiyun return MV_OK;
1741*4882a593Smuzhiyun }
1742*4882a593Smuzhiyun
1743*4882a593Smuzhiyun /*
1744*4882a593Smuzhiyun * Get first active IF
1745*4882a593Smuzhiyun */
ddr3_tip_get_first_active_if(u8 dev_num,u32 interface_mask,u32 * interface_id)1746*4882a593Smuzhiyun int ddr3_tip_get_first_active_if(u8 dev_num, u32 interface_mask,
1747*4882a593Smuzhiyun u32 *interface_id)
1748*4882a593Smuzhiyun {
1749*4882a593Smuzhiyun u32 if_id;
1750*4882a593Smuzhiyun struct hws_topology_map *tm = ddr3_get_topology_map();
1751*4882a593Smuzhiyun
1752*4882a593Smuzhiyun for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
1753*4882a593Smuzhiyun VALIDATE_ACTIVE(tm->if_act_mask, if_id);
1754*4882a593Smuzhiyun if (interface_mask & (1 << if_id)) {
1755*4882a593Smuzhiyun *interface_id = if_id;
1756*4882a593Smuzhiyun break;
1757*4882a593Smuzhiyun }
1758*4882a593Smuzhiyun }
1759*4882a593Smuzhiyun
1760*4882a593Smuzhiyun return MV_OK;
1761*4882a593Smuzhiyun }
1762*4882a593Smuzhiyun
1763*4882a593Smuzhiyun /*
1764*4882a593Smuzhiyun * Write CS Result
1765*4882a593Smuzhiyun */
ddr3_tip_write_cs_result(u32 dev_num,u32 offset)1766*4882a593Smuzhiyun int ddr3_tip_write_cs_result(u32 dev_num, u32 offset)
1767*4882a593Smuzhiyun {
1768*4882a593Smuzhiyun u32 if_id, bus_num, cs_bitmask, data_val, cs_num;
1769*4882a593Smuzhiyun struct hws_topology_map *tm = ddr3_get_topology_map();
1770*4882a593Smuzhiyun
1771*4882a593Smuzhiyun for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
1772*4882a593Smuzhiyun VALIDATE_ACTIVE(tm->if_act_mask, if_id);
1773*4882a593Smuzhiyun for (bus_num = 0; bus_num < tm->num_of_bus_per_interface;
1774*4882a593Smuzhiyun bus_num++) {
1775*4882a593Smuzhiyun VALIDATE_ACTIVE(tm->bus_act_mask, bus_num);
1776*4882a593Smuzhiyun cs_bitmask =
1777*4882a593Smuzhiyun tm->interface_params[if_id].
1778*4882a593Smuzhiyun as_bus_params[bus_num].cs_bitmask;
1779*4882a593Smuzhiyun if (cs_bitmask != effective_cs) {
1780*4882a593Smuzhiyun cs_num = GET_CS_FROM_MASK(cs_bitmask);
1781*4882a593Smuzhiyun ddr3_tip_bus_read(dev_num, if_id,
1782*4882a593Smuzhiyun ACCESS_TYPE_UNICAST, bus_num,
1783*4882a593Smuzhiyun DDR_PHY_DATA,
1784*4882a593Smuzhiyun offset +
1785*4882a593Smuzhiyun CS_REG_VALUE(effective_cs),
1786*4882a593Smuzhiyun &data_val);
1787*4882a593Smuzhiyun ddr3_tip_bus_write(dev_num,
1788*4882a593Smuzhiyun ACCESS_TYPE_UNICAST,
1789*4882a593Smuzhiyun if_id,
1790*4882a593Smuzhiyun ACCESS_TYPE_UNICAST,
1791*4882a593Smuzhiyun bus_num, DDR_PHY_DATA,
1792*4882a593Smuzhiyun offset +
1793*4882a593Smuzhiyun CS_REG_VALUE(cs_num),
1794*4882a593Smuzhiyun data_val);
1795*4882a593Smuzhiyun }
1796*4882a593Smuzhiyun }
1797*4882a593Smuzhiyun }
1798*4882a593Smuzhiyun
1799*4882a593Smuzhiyun return MV_OK;
1800*4882a593Smuzhiyun }
1801*4882a593Smuzhiyun
1802*4882a593Smuzhiyun /*
1803*4882a593Smuzhiyun * Write MRS
1804*4882a593Smuzhiyun */
ddr3_tip_write_mrs_cmd(u32 dev_num,u32 * cs_mask_arr,u32 cmd,u32 data,u32 mask)1805*4882a593Smuzhiyun int ddr3_tip_write_mrs_cmd(u32 dev_num, u32 *cs_mask_arr, u32 cmd,
1806*4882a593Smuzhiyun u32 data, u32 mask)
1807*4882a593Smuzhiyun {
1808*4882a593Smuzhiyun u32 if_id, reg;
1809*4882a593Smuzhiyun struct hws_topology_map *tm = ddr3_get_topology_map();
1810*4882a593Smuzhiyun
1811*4882a593Smuzhiyun reg = (cmd == MRS1_CMD) ? MR1_REG : MR2_REG;
1812*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, ACCESS_TYPE_MULTICAST,
1813*4882a593Smuzhiyun PARAM_NOT_CARE, reg, data, mask));
1814*4882a593Smuzhiyun for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
1815*4882a593Smuzhiyun VALIDATE_ACTIVE(tm->if_act_mask, if_id);
1816*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1817*4882a593Smuzhiyun (dev_num, ACCESS_TYPE_UNICAST, if_id,
1818*4882a593Smuzhiyun SDRAM_OPERATION_REG,
1819*4882a593Smuzhiyun (cs_mask_arr[if_id] << 8) | cmd, 0xf1f));
1820*4882a593Smuzhiyun }
1821*4882a593Smuzhiyun
1822*4882a593Smuzhiyun for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
1823*4882a593Smuzhiyun VALIDATE_ACTIVE(tm->if_act_mask, if_id);
1824*4882a593Smuzhiyun if (ddr3_tip_if_polling(dev_num, ACCESS_TYPE_UNICAST, if_id, 0,
1825*4882a593Smuzhiyun 0x1f, SDRAM_OPERATION_REG,
1826*4882a593Smuzhiyun MAX_POLLING_ITERATIONS) != MV_OK) {
1827*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
1828*4882a593Smuzhiyun ("write_mrs_cmd: Poll cmd fail"));
1829*4882a593Smuzhiyun }
1830*4882a593Smuzhiyun }
1831*4882a593Smuzhiyun
1832*4882a593Smuzhiyun return MV_OK;
1833*4882a593Smuzhiyun }
1834*4882a593Smuzhiyun
1835*4882a593Smuzhiyun /*
1836*4882a593Smuzhiyun * Reset XSB Read FIFO
1837*4882a593Smuzhiyun */
ddr3_tip_reset_fifo_ptr(u32 dev_num)1838*4882a593Smuzhiyun int ddr3_tip_reset_fifo_ptr(u32 dev_num)
1839*4882a593Smuzhiyun {
1840*4882a593Smuzhiyun u32 if_id = 0;
1841*4882a593Smuzhiyun
1842*4882a593Smuzhiyun /* Configure PHY reset value to 0 in order to "clean" the FIFO */
1843*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, ACCESS_TYPE_MULTICAST,
1844*4882a593Smuzhiyun if_id, 0x15c8, 0, 0xff000000));
1845*4882a593Smuzhiyun /*
1846*4882a593Smuzhiyun * Move PHY to RL mode (only in RL mode the PHY overrides FIFO values
1847*4882a593Smuzhiyun * during FIFO reset)
1848*4882a593Smuzhiyun */
1849*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, ACCESS_TYPE_MULTICAST,
1850*4882a593Smuzhiyun if_id, TRAINING_SW_2_REG,
1851*4882a593Smuzhiyun 0x1, 0x9));
1852*4882a593Smuzhiyun /* In order that above configuration will influence the PHY */
1853*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, ACCESS_TYPE_MULTICAST,
1854*4882a593Smuzhiyun if_id, 0x15b0,
1855*4882a593Smuzhiyun 0x80000000, 0x80000000));
1856*4882a593Smuzhiyun /* Reset read fifo assertion */
1857*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, ACCESS_TYPE_MULTICAST,
1858*4882a593Smuzhiyun if_id, 0x1400, 0, 0x40000000));
1859*4882a593Smuzhiyun /* Reset read fifo deassertion */
1860*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, ACCESS_TYPE_MULTICAST,
1861*4882a593Smuzhiyun if_id, 0x1400,
1862*4882a593Smuzhiyun 0x40000000, 0x40000000));
1863*4882a593Smuzhiyun /* Move PHY back to functional mode */
1864*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, ACCESS_TYPE_MULTICAST,
1865*4882a593Smuzhiyun if_id, TRAINING_SW_2_REG,
1866*4882a593Smuzhiyun 0x8, 0x9));
1867*4882a593Smuzhiyun /* Stop training machine */
1868*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, ACCESS_TYPE_MULTICAST,
1869*4882a593Smuzhiyun if_id, 0x15b4, 0x10000, 0x10000));
1870*4882a593Smuzhiyun
1871*4882a593Smuzhiyun return MV_OK;
1872*4882a593Smuzhiyun }
1873*4882a593Smuzhiyun
1874*4882a593Smuzhiyun /*
1875*4882a593Smuzhiyun * Reset Phy registers
1876*4882a593Smuzhiyun */
ddr3_tip_ddr3_reset_phy_regs(u32 dev_num)1877*4882a593Smuzhiyun int ddr3_tip_ddr3_reset_phy_regs(u32 dev_num)
1878*4882a593Smuzhiyun {
1879*4882a593Smuzhiyun u32 if_id, phy_id, cs;
1880*4882a593Smuzhiyun struct hws_topology_map *tm = ddr3_get_topology_map();
1881*4882a593Smuzhiyun
1882*4882a593Smuzhiyun for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
1883*4882a593Smuzhiyun VALIDATE_ACTIVE(tm->if_act_mask, if_id);
1884*4882a593Smuzhiyun for (phy_id = 0; phy_id < tm->num_of_bus_per_interface;
1885*4882a593Smuzhiyun phy_id++) {
1886*4882a593Smuzhiyun VALIDATE_ACTIVE(tm->bus_act_mask, phy_id);
1887*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_bus_write
1888*4882a593Smuzhiyun (dev_num, ACCESS_TYPE_UNICAST,
1889*4882a593Smuzhiyun if_id, ACCESS_TYPE_UNICAST,
1890*4882a593Smuzhiyun phy_id, DDR_PHY_DATA,
1891*4882a593Smuzhiyun WL_PHY_REG +
1892*4882a593Smuzhiyun CS_REG_VALUE(effective_cs),
1893*4882a593Smuzhiyun phy_reg0_val));
1894*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_bus_write
1895*4882a593Smuzhiyun (dev_num, ACCESS_TYPE_UNICAST, if_id,
1896*4882a593Smuzhiyun ACCESS_TYPE_UNICAST, phy_id, DDR_PHY_DATA,
1897*4882a593Smuzhiyun RL_PHY_REG + CS_REG_VALUE(effective_cs),
1898*4882a593Smuzhiyun phy_reg2_val));
1899*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_bus_write
1900*4882a593Smuzhiyun (dev_num, ACCESS_TYPE_UNICAST, if_id,
1901*4882a593Smuzhiyun ACCESS_TYPE_UNICAST, phy_id, DDR_PHY_DATA,
1902*4882a593Smuzhiyun READ_CENTRALIZATION_PHY_REG +
1903*4882a593Smuzhiyun CS_REG_VALUE(effective_cs), phy_reg3_val));
1904*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_bus_write
1905*4882a593Smuzhiyun (dev_num, ACCESS_TYPE_UNICAST, if_id,
1906*4882a593Smuzhiyun ACCESS_TYPE_UNICAST, phy_id, DDR_PHY_DATA,
1907*4882a593Smuzhiyun WRITE_CENTRALIZATION_PHY_REG +
1908*4882a593Smuzhiyun CS_REG_VALUE(effective_cs), phy_reg3_val));
1909*4882a593Smuzhiyun }
1910*4882a593Smuzhiyun }
1911*4882a593Smuzhiyun
1912*4882a593Smuzhiyun /* Set Receiver Calibration value */
1913*4882a593Smuzhiyun for (cs = 0; cs < MAX_CS_NUM; cs++) {
1914*4882a593Smuzhiyun /* PHY register 0xdb bits[5:0] - configure to 63 */
1915*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_bus_write
1916*4882a593Smuzhiyun (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1917*4882a593Smuzhiyun ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1918*4882a593Smuzhiyun DDR_PHY_DATA, CSN_IOB_VREF_REG(cs), 63));
1919*4882a593Smuzhiyun }
1920*4882a593Smuzhiyun
1921*4882a593Smuzhiyun return MV_OK;
1922*4882a593Smuzhiyun }
1923*4882a593Smuzhiyun
1924*4882a593Smuzhiyun /*
1925*4882a593Smuzhiyun * Restore Dunit registers
1926*4882a593Smuzhiyun */
ddr3_tip_restore_dunit_regs(u32 dev_num)1927*4882a593Smuzhiyun int ddr3_tip_restore_dunit_regs(u32 dev_num)
1928*4882a593Smuzhiyun {
1929*4882a593Smuzhiyun u32 index_cnt;
1930*4882a593Smuzhiyun
1931*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, ACCESS_TYPE_MULTICAST,
1932*4882a593Smuzhiyun PARAM_NOT_CARE, CALIB_MACHINE_CTRL_REG,
1933*4882a593Smuzhiyun 0x1, 0x1));
1934*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, ACCESS_TYPE_MULTICAST,
1935*4882a593Smuzhiyun PARAM_NOT_CARE, CALIB_MACHINE_CTRL_REG,
1936*4882a593Smuzhiyun calibration_update_control << 3,
1937*4882a593Smuzhiyun 0x3 << 3));
1938*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, ACCESS_TYPE_MULTICAST,
1939*4882a593Smuzhiyun PARAM_NOT_CARE,
1940*4882a593Smuzhiyun ODPG_WRITE_READ_MODE_ENABLE_REG,
1941*4882a593Smuzhiyun 0xffff, MASK_ALL_BITS));
1942*4882a593Smuzhiyun
1943*4882a593Smuzhiyun for (index_cnt = 0; index_cnt < ARRAY_SIZE(odpg_default_value);
1944*4882a593Smuzhiyun index_cnt++) {
1945*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
1946*4882a593Smuzhiyun (dev_num, ACCESS_TYPE_MULTICAST, PARAM_NOT_CARE,
1947*4882a593Smuzhiyun odpg_default_value[index_cnt].reg_addr,
1948*4882a593Smuzhiyun odpg_default_value[index_cnt].reg_data,
1949*4882a593Smuzhiyun odpg_default_value[index_cnt].reg_mask));
1950*4882a593Smuzhiyun }
1951*4882a593Smuzhiyun
1952*4882a593Smuzhiyun return MV_OK;
1953*4882a593Smuzhiyun }
1954*4882a593Smuzhiyun
1955*4882a593Smuzhiyun /*
1956*4882a593Smuzhiyun * Auto tune main flow
1957*4882a593Smuzhiyun */
ddr3_tip_ddr3_training_main_flow(u32 dev_num)1958*4882a593Smuzhiyun static int ddr3_tip_ddr3_training_main_flow(u32 dev_num)
1959*4882a593Smuzhiyun {
1960*4882a593Smuzhiyun enum hws_ddr_freq freq = init_freq;
1961*4882a593Smuzhiyun struct init_cntr_param init_cntr_prm;
1962*4882a593Smuzhiyun int ret = MV_OK;
1963*4882a593Smuzhiyun u32 if_id;
1964*4882a593Smuzhiyun u32 max_cs = hws_ddr3_tip_max_cs_get();
1965*4882a593Smuzhiyun struct hws_topology_map *tm = ddr3_get_topology_map();
1966*4882a593Smuzhiyun
1967*4882a593Smuzhiyun #ifndef EXCLUDE_SWITCH_DEBUG
1968*4882a593Smuzhiyun if (debug_training == DEBUG_LEVEL_TRACE) {
1969*4882a593Smuzhiyun CHECK_STATUS(print_device_info((u8)dev_num));
1970*4882a593Smuzhiyun }
1971*4882a593Smuzhiyun #endif
1972*4882a593Smuzhiyun
1973*4882a593Smuzhiyun for (effective_cs = 0; effective_cs < max_cs; effective_cs++) {
1974*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_ddr3_reset_phy_regs(dev_num));
1975*4882a593Smuzhiyun }
1976*4882a593Smuzhiyun /* Set to 0 after each loop to avoid illegal value may be used */
1977*4882a593Smuzhiyun effective_cs = 0;
1978*4882a593Smuzhiyun
1979*4882a593Smuzhiyun freq = init_freq;
1980*4882a593Smuzhiyun if (is_pll_before_init != 0) {
1981*4882a593Smuzhiyun for (if_id = 0; if_id < MAX_INTERFACE_NUM; if_id++) {
1982*4882a593Smuzhiyun VALIDATE_ACTIVE(tm->if_act_mask, if_id);
1983*4882a593Smuzhiyun config_func_info[dev_num].tip_set_freq_divider_func(
1984*4882a593Smuzhiyun (u8)dev_num, if_id, freq);
1985*4882a593Smuzhiyun }
1986*4882a593Smuzhiyun }
1987*4882a593Smuzhiyun
1988*4882a593Smuzhiyun if (is_adll_calib_before_init != 0) {
1989*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
1990*4882a593Smuzhiyun ("with adll calib before init\n"));
1991*4882a593Smuzhiyun adll_calibration(dev_num, ACCESS_TYPE_MULTICAST, 0, freq);
1992*4882a593Smuzhiyun }
1993*4882a593Smuzhiyun
1994*4882a593Smuzhiyun if (is_reg_dump != 0) {
1995*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
1996*4882a593Smuzhiyun ("Dump before init controller\n"));
1997*4882a593Smuzhiyun ddr3_tip_reg_dump(dev_num);
1998*4882a593Smuzhiyun }
1999*4882a593Smuzhiyun
2000*4882a593Smuzhiyun if (mask_tune_func & INIT_CONTROLLER_MASK_BIT) {
2001*4882a593Smuzhiyun training_stage = INIT_CONTROLLER;
2002*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
2003*4882a593Smuzhiyun ("INIT_CONTROLLER_MASK_BIT\n"));
2004*4882a593Smuzhiyun init_cntr_prm.do_mrs_phy = 1;
2005*4882a593Smuzhiyun init_cntr_prm.is_ctrl64_bit = 0;
2006*4882a593Smuzhiyun init_cntr_prm.init_phy = 1;
2007*4882a593Smuzhiyun init_cntr_prm.msys_init = 0;
2008*4882a593Smuzhiyun ret = hws_ddr3_tip_init_controller(dev_num, &init_cntr_prm);
2009*4882a593Smuzhiyun if (is_reg_dump != 0)
2010*4882a593Smuzhiyun ddr3_tip_reg_dump(dev_num);
2011*4882a593Smuzhiyun if (ret != MV_OK) {
2012*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
2013*4882a593Smuzhiyun ("hws_ddr3_tip_init_controller failure\n"));
2014*4882a593Smuzhiyun if (debug_mode == 0)
2015*4882a593Smuzhiyun return MV_FAIL;
2016*4882a593Smuzhiyun }
2017*4882a593Smuzhiyun }
2018*4882a593Smuzhiyun
2019*4882a593Smuzhiyun #ifdef STATIC_ALGO_SUPPORT
2020*4882a593Smuzhiyun if (mask_tune_func & STATIC_LEVELING_MASK_BIT) {
2021*4882a593Smuzhiyun training_stage = STATIC_LEVELING;
2022*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
2023*4882a593Smuzhiyun ("STATIC_LEVELING_MASK_BIT\n"));
2024*4882a593Smuzhiyun ret = ddr3_tip_run_static_alg(dev_num, freq);
2025*4882a593Smuzhiyun if (is_reg_dump != 0)
2026*4882a593Smuzhiyun ddr3_tip_reg_dump(dev_num);
2027*4882a593Smuzhiyun if (ret != MV_OK) {
2028*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
2029*4882a593Smuzhiyun ("ddr3_tip_run_static_alg failure\n"));
2030*4882a593Smuzhiyun if (debug_mode == 0)
2031*4882a593Smuzhiyun return MV_FAIL;
2032*4882a593Smuzhiyun }
2033*4882a593Smuzhiyun }
2034*4882a593Smuzhiyun #endif
2035*4882a593Smuzhiyun
2036*4882a593Smuzhiyun if (mask_tune_func & SET_LOW_FREQ_MASK_BIT) {
2037*4882a593Smuzhiyun training_stage = SET_LOW_FREQ;
2038*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
2039*4882a593Smuzhiyun ("SET_LOW_FREQ_MASK_BIT %d\n",
2040*4882a593Smuzhiyun freq_val[low_freq]));
2041*4882a593Smuzhiyun ret = ddr3_tip_freq_set(dev_num, ACCESS_TYPE_MULTICAST,
2042*4882a593Smuzhiyun PARAM_NOT_CARE, low_freq);
2043*4882a593Smuzhiyun if (is_reg_dump != 0)
2044*4882a593Smuzhiyun ddr3_tip_reg_dump(dev_num);
2045*4882a593Smuzhiyun if (ret != MV_OK) {
2046*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
2047*4882a593Smuzhiyun ("ddr3_tip_freq_set failure\n"));
2048*4882a593Smuzhiyun if (debug_mode == 0)
2049*4882a593Smuzhiyun return MV_FAIL;
2050*4882a593Smuzhiyun }
2051*4882a593Smuzhiyun }
2052*4882a593Smuzhiyun
2053*4882a593Smuzhiyun for (effective_cs = 0; effective_cs < max_cs; effective_cs++) {
2054*4882a593Smuzhiyun if (mask_tune_func & LOAD_PATTERN_MASK_BIT) {
2055*4882a593Smuzhiyun training_stage = LOAD_PATTERN;
2056*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
2057*4882a593Smuzhiyun ("LOAD_PATTERN_MASK_BIT #%d\n",
2058*4882a593Smuzhiyun effective_cs));
2059*4882a593Smuzhiyun ret = ddr3_tip_load_all_pattern_to_mem(dev_num);
2060*4882a593Smuzhiyun if (is_reg_dump != 0)
2061*4882a593Smuzhiyun ddr3_tip_reg_dump(dev_num);
2062*4882a593Smuzhiyun if (ret != MV_OK) {
2063*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
2064*4882a593Smuzhiyun ("ddr3_tip_load_all_pattern_to_mem failure CS #%d\n",
2065*4882a593Smuzhiyun effective_cs));
2066*4882a593Smuzhiyun if (debug_mode == 0)
2067*4882a593Smuzhiyun return MV_FAIL;
2068*4882a593Smuzhiyun }
2069*4882a593Smuzhiyun }
2070*4882a593Smuzhiyun }
2071*4882a593Smuzhiyun /* Set to 0 after each loop to avoid illegal value may be used */
2072*4882a593Smuzhiyun effective_cs = 0;
2073*4882a593Smuzhiyun
2074*4882a593Smuzhiyun if (mask_tune_func & SET_MEDIUM_FREQ_MASK_BIT) {
2075*4882a593Smuzhiyun training_stage = SET_MEDIUM_FREQ;
2076*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
2077*4882a593Smuzhiyun ("SET_MEDIUM_FREQ_MASK_BIT %d\n",
2078*4882a593Smuzhiyun freq_val[medium_freq]));
2079*4882a593Smuzhiyun ret =
2080*4882a593Smuzhiyun ddr3_tip_freq_set(dev_num, ACCESS_TYPE_MULTICAST,
2081*4882a593Smuzhiyun PARAM_NOT_CARE, medium_freq);
2082*4882a593Smuzhiyun if (is_reg_dump != 0)
2083*4882a593Smuzhiyun ddr3_tip_reg_dump(dev_num);
2084*4882a593Smuzhiyun if (ret != MV_OK) {
2085*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
2086*4882a593Smuzhiyun ("ddr3_tip_freq_set failure\n"));
2087*4882a593Smuzhiyun if (debug_mode == 0)
2088*4882a593Smuzhiyun return MV_FAIL;
2089*4882a593Smuzhiyun }
2090*4882a593Smuzhiyun }
2091*4882a593Smuzhiyun
2092*4882a593Smuzhiyun if (mask_tune_func & WRITE_LEVELING_MASK_BIT) {
2093*4882a593Smuzhiyun training_stage = WRITE_LEVELING;
2094*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
2095*4882a593Smuzhiyun ("WRITE_LEVELING_MASK_BIT\n"));
2096*4882a593Smuzhiyun if ((rl_mid_freq_wa == 0) || (freq_val[medium_freq] == 533)) {
2097*4882a593Smuzhiyun ret = ddr3_tip_dynamic_write_leveling(dev_num);
2098*4882a593Smuzhiyun } else {
2099*4882a593Smuzhiyun /* Use old WL */
2100*4882a593Smuzhiyun ret = ddr3_tip_legacy_dynamic_write_leveling(dev_num);
2101*4882a593Smuzhiyun }
2102*4882a593Smuzhiyun
2103*4882a593Smuzhiyun if (is_reg_dump != 0)
2104*4882a593Smuzhiyun ddr3_tip_reg_dump(dev_num);
2105*4882a593Smuzhiyun if (ret != MV_OK) {
2106*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
2107*4882a593Smuzhiyun ("ddr3_tip_dynamic_write_leveling failure\n"));
2108*4882a593Smuzhiyun if (debug_mode == 0)
2109*4882a593Smuzhiyun return MV_FAIL;
2110*4882a593Smuzhiyun }
2111*4882a593Smuzhiyun }
2112*4882a593Smuzhiyun
2113*4882a593Smuzhiyun for (effective_cs = 0; effective_cs < max_cs; effective_cs++) {
2114*4882a593Smuzhiyun if (mask_tune_func & LOAD_PATTERN_2_MASK_BIT) {
2115*4882a593Smuzhiyun training_stage = LOAD_PATTERN_2;
2116*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
2117*4882a593Smuzhiyun ("LOAD_PATTERN_2_MASK_BIT CS #%d\n",
2118*4882a593Smuzhiyun effective_cs));
2119*4882a593Smuzhiyun ret = ddr3_tip_load_all_pattern_to_mem(dev_num);
2120*4882a593Smuzhiyun if (is_reg_dump != 0)
2121*4882a593Smuzhiyun ddr3_tip_reg_dump(dev_num);
2122*4882a593Smuzhiyun if (ret != MV_OK) {
2123*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
2124*4882a593Smuzhiyun ("ddr3_tip_load_all_pattern_to_mem failure CS #%d\n",
2125*4882a593Smuzhiyun effective_cs));
2126*4882a593Smuzhiyun if (debug_mode == 0)
2127*4882a593Smuzhiyun return MV_FAIL;
2128*4882a593Smuzhiyun }
2129*4882a593Smuzhiyun }
2130*4882a593Smuzhiyun }
2131*4882a593Smuzhiyun /* Set to 0 after each loop to avoid illegal value may be used */
2132*4882a593Smuzhiyun effective_cs = 0;
2133*4882a593Smuzhiyun
2134*4882a593Smuzhiyun if (mask_tune_func & READ_LEVELING_MASK_BIT) {
2135*4882a593Smuzhiyun training_stage = READ_LEVELING;
2136*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
2137*4882a593Smuzhiyun ("READ_LEVELING_MASK_BIT\n"));
2138*4882a593Smuzhiyun if ((rl_mid_freq_wa == 0) || (freq_val[medium_freq] == 533)) {
2139*4882a593Smuzhiyun ret = ddr3_tip_dynamic_read_leveling(dev_num, medium_freq);
2140*4882a593Smuzhiyun } else {
2141*4882a593Smuzhiyun /* Use old RL */
2142*4882a593Smuzhiyun ret = ddr3_tip_legacy_dynamic_read_leveling(dev_num);
2143*4882a593Smuzhiyun }
2144*4882a593Smuzhiyun
2145*4882a593Smuzhiyun if (is_reg_dump != 0)
2146*4882a593Smuzhiyun ddr3_tip_reg_dump(dev_num);
2147*4882a593Smuzhiyun if (ret != MV_OK) {
2148*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
2149*4882a593Smuzhiyun ("ddr3_tip_dynamic_read_leveling failure\n"));
2150*4882a593Smuzhiyun if (debug_mode == 0)
2151*4882a593Smuzhiyun return MV_FAIL;
2152*4882a593Smuzhiyun }
2153*4882a593Smuzhiyun }
2154*4882a593Smuzhiyun
2155*4882a593Smuzhiyun if (mask_tune_func & WRITE_LEVELING_SUPP_MASK_BIT) {
2156*4882a593Smuzhiyun training_stage = WRITE_LEVELING_SUPP;
2157*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
2158*4882a593Smuzhiyun ("WRITE_LEVELING_SUPP_MASK_BIT\n"));
2159*4882a593Smuzhiyun ret = ddr3_tip_dynamic_write_leveling_supp(dev_num);
2160*4882a593Smuzhiyun if (is_reg_dump != 0)
2161*4882a593Smuzhiyun ddr3_tip_reg_dump(dev_num);
2162*4882a593Smuzhiyun if (ret != MV_OK) {
2163*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
2164*4882a593Smuzhiyun ("ddr3_tip_dynamic_write_leveling_supp failure\n"));
2165*4882a593Smuzhiyun if (debug_mode == 0)
2166*4882a593Smuzhiyun return MV_FAIL;
2167*4882a593Smuzhiyun }
2168*4882a593Smuzhiyun }
2169*4882a593Smuzhiyun
2170*4882a593Smuzhiyun for (effective_cs = 0; effective_cs < max_cs; effective_cs++) {
2171*4882a593Smuzhiyun if (mask_tune_func & PBS_RX_MASK_BIT) {
2172*4882a593Smuzhiyun training_stage = PBS_RX;
2173*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
2174*4882a593Smuzhiyun ("PBS_RX_MASK_BIT CS #%d\n",
2175*4882a593Smuzhiyun effective_cs));
2176*4882a593Smuzhiyun ret = ddr3_tip_pbs_rx(dev_num);
2177*4882a593Smuzhiyun if (is_reg_dump != 0)
2178*4882a593Smuzhiyun ddr3_tip_reg_dump(dev_num);
2179*4882a593Smuzhiyun if (ret != MV_OK) {
2180*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
2181*4882a593Smuzhiyun ("ddr3_tip_pbs_rx failure CS #%d\n",
2182*4882a593Smuzhiyun effective_cs));
2183*4882a593Smuzhiyun if (debug_mode == 0)
2184*4882a593Smuzhiyun return MV_FAIL;
2185*4882a593Smuzhiyun }
2186*4882a593Smuzhiyun }
2187*4882a593Smuzhiyun }
2188*4882a593Smuzhiyun
2189*4882a593Smuzhiyun for (effective_cs = 0; effective_cs < max_cs; effective_cs++) {
2190*4882a593Smuzhiyun if (mask_tune_func & PBS_TX_MASK_BIT) {
2191*4882a593Smuzhiyun training_stage = PBS_TX;
2192*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
2193*4882a593Smuzhiyun ("PBS_TX_MASK_BIT CS #%d\n",
2194*4882a593Smuzhiyun effective_cs));
2195*4882a593Smuzhiyun ret = ddr3_tip_pbs_tx(dev_num);
2196*4882a593Smuzhiyun if (is_reg_dump != 0)
2197*4882a593Smuzhiyun ddr3_tip_reg_dump(dev_num);
2198*4882a593Smuzhiyun if (ret != MV_OK) {
2199*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
2200*4882a593Smuzhiyun ("ddr3_tip_pbs_tx failure CS #%d\n",
2201*4882a593Smuzhiyun effective_cs));
2202*4882a593Smuzhiyun if (debug_mode == 0)
2203*4882a593Smuzhiyun return MV_FAIL;
2204*4882a593Smuzhiyun }
2205*4882a593Smuzhiyun }
2206*4882a593Smuzhiyun }
2207*4882a593Smuzhiyun /* Set to 0 after each loop to avoid illegal value may be used */
2208*4882a593Smuzhiyun effective_cs = 0;
2209*4882a593Smuzhiyun
2210*4882a593Smuzhiyun if (mask_tune_func & SET_TARGET_FREQ_MASK_BIT) {
2211*4882a593Smuzhiyun training_stage = SET_TARGET_FREQ;
2212*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
2213*4882a593Smuzhiyun ("SET_TARGET_FREQ_MASK_BIT %d\n",
2214*4882a593Smuzhiyun freq_val[tm->
2215*4882a593Smuzhiyun interface_params[first_active_if].
2216*4882a593Smuzhiyun memory_freq]));
2217*4882a593Smuzhiyun ret = ddr3_tip_freq_set(dev_num, ACCESS_TYPE_MULTICAST,
2218*4882a593Smuzhiyun PARAM_NOT_CARE,
2219*4882a593Smuzhiyun tm->interface_params[first_active_if].
2220*4882a593Smuzhiyun memory_freq);
2221*4882a593Smuzhiyun if (is_reg_dump != 0)
2222*4882a593Smuzhiyun ddr3_tip_reg_dump(dev_num);
2223*4882a593Smuzhiyun if (ret != MV_OK) {
2224*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
2225*4882a593Smuzhiyun ("ddr3_tip_freq_set failure\n"));
2226*4882a593Smuzhiyun if (debug_mode == 0)
2227*4882a593Smuzhiyun return MV_FAIL;
2228*4882a593Smuzhiyun }
2229*4882a593Smuzhiyun }
2230*4882a593Smuzhiyun
2231*4882a593Smuzhiyun if (mask_tune_func & WRITE_LEVELING_TF_MASK_BIT) {
2232*4882a593Smuzhiyun training_stage = WRITE_LEVELING_TF;
2233*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
2234*4882a593Smuzhiyun ("WRITE_LEVELING_TF_MASK_BIT\n"));
2235*4882a593Smuzhiyun ret = ddr3_tip_dynamic_write_leveling(dev_num);
2236*4882a593Smuzhiyun if (is_reg_dump != 0)
2237*4882a593Smuzhiyun ddr3_tip_reg_dump(dev_num);
2238*4882a593Smuzhiyun if (ret != MV_OK) {
2239*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
2240*4882a593Smuzhiyun ("ddr3_tip_dynamic_write_leveling TF failure\n"));
2241*4882a593Smuzhiyun if (debug_mode == 0)
2242*4882a593Smuzhiyun return MV_FAIL;
2243*4882a593Smuzhiyun }
2244*4882a593Smuzhiyun }
2245*4882a593Smuzhiyun
2246*4882a593Smuzhiyun if (mask_tune_func & LOAD_PATTERN_HIGH_MASK_BIT) {
2247*4882a593Smuzhiyun training_stage = LOAD_PATTERN_HIGH;
2248*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO, ("LOAD_PATTERN_HIGH\n"));
2249*4882a593Smuzhiyun ret = ddr3_tip_load_all_pattern_to_mem(dev_num);
2250*4882a593Smuzhiyun if (is_reg_dump != 0)
2251*4882a593Smuzhiyun ddr3_tip_reg_dump(dev_num);
2252*4882a593Smuzhiyun if (ret != MV_OK) {
2253*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
2254*4882a593Smuzhiyun ("ddr3_tip_load_all_pattern_to_mem failure\n"));
2255*4882a593Smuzhiyun if (debug_mode == 0)
2256*4882a593Smuzhiyun return MV_FAIL;
2257*4882a593Smuzhiyun }
2258*4882a593Smuzhiyun }
2259*4882a593Smuzhiyun
2260*4882a593Smuzhiyun if (mask_tune_func & READ_LEVELING_TF_MASK_BIT) {
2261*4882a593Smuzhiyun training_stage = READ_LEVELING_TF;
2262*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
2263*4882a593Smuzhiyun ("READ_LEVELING_TF_MASK_BIT\n"));
2264*4882a593Smuzhiyun ret = ddr3_tip_dynamic_read_leveling(dev_num, tm->
2265*4882a593Smuzhiyun interface_params[first_active_if].
2266*4882a593Smuzhiyun memory_freq);
2267*4882a593Smuzhiyun if (is_reg_dump != 0)
2268*4882a593Smuzhiyun ddr3_tip_reg_dump(dev_num);
2269*4882a593Smuzhiyun if (ret != MV_OK) {
2270*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
2271*4882a593Smuzhiyun ("ddr3_tip_dynamic_read_leveling TF failure\n"));
2272*4882a593Smuzhiyun if (debug_mode == 0)
2273*4882a593Smuzhiyun return MV_FAIL;
2274*4882a593Smuzhiyun }
2275*4882a593Smuzhiyun }
2276*4882a593Smuzhiyun
2277*4882a593Smuzhiyun if (mask_tune_func & DM_PBS_TX_MASK_BIT) {
2278*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO, ("DM_PBS_TX_MASK_BIT\n"));
2279*4882a593Smuzhiyun }
2280*4882a593Smuzhiyun
2281*4882a593Smuzhiyun for (effective_cs = 0; effective_cs < max_cs; effective_cs++) {
2282*4882a593Smuzhiyun if (mask_tune_func & VREF_CALIBRATION_MASK_BIT) {
2283*4882a593Smuzhiyun training_stage = VREF_CALIBRATION;
2284*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO, ("VREF\n"));
2285*4882a593Smuzhiyun ret = ddr3_tip_vref(dev_num);
2286*4882a593Smuzhiyun if (is_reg_dump != 0) {
2287*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
2288*4882a593Smuzhiyun ("VREF Dump\n"));
2289*4882a593Smuzhiyun ddr3_tip_reg_dump(dev_num);
2290*4882a593Smuzhiyun }
2291*4882a593Smuzhiyun if (ret != MV_OK) {
2292*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
2293*4882a593Smuzhiyun ("ddr3_tip_vref failure\n"));
2294*4882a593Smuzhiyun if (debug_mode == 0)
2295*4882a593Smuzhiyun return MV_FAIL;
2296*4882a593Smuzhiyun }
2297*4882a593Smuzhiyun }
2298*4882a593Smuzhiyun }
2299*4882a593Smuzhiyun /* Set to 0 after each loop to avoid illegal value may be used */
2300*4882a593Smuzhiyun effective_cs = 0;
2301*4882a593Smuzhiyun
2302*4882a593Smuzhiyun for (effective_cs = 0; effective_cs < max_cs; effective_cs++) {
2303*4882a593Smuzhiyun if (mask_tune_func & CENTRALIZATION_RX_MASK_BIT) {
2304*4882a593Smuzhiyun training_stage = CENTRALIZATION_RX;
2305*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
2306*4882a593Smuzhiyun ("CENTRALIZATION_RX_MASK_BIT CS #%d\n",
2307*4882a593Smuzhiyun effective_cs));
2308*4882a593Smuzhiyun ret = ddr3_tip_centralization_rx(dev_num);
2309*4882a593Smuzhiyun if (is_reg_dump != 0)
2310*4882a593Smuzhiyun ddr3_tip_reg_dump(dev_num);
2311*4882a593Smuzhiyun if (ret != MV_OK) {
2312*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
2313*4882a593Smuzhiyun ("ddr3_tip_centralization_rx failure CS #%d\n",
2314*4882a593Smuzhiyun effective_cs));
2315*4882a593Smuzhiyun if (debug_mode == 0)
2316*4882a593Smuzhiyun return MV_FAIL;
2317*4882a593Smuzhiyun }
2318*4882a593Smuzhiyun }
2319*4882a593Smuzhiyun }
2320*4882a593Smuzhiyun /* Set to 0 after each loop to avoid illegal value may be used */
2321*4882a593Smuzhiyun effective_cs = 0;
2322*4882a593Smuzhiyun
2323*4882a593Smuzhiyun for (effective_cs = 0; effective_cs < max_cs; effective_cs++) {
2324*4882a593Smuzhiyun if (mask_tune_func & WRITE_LEVELING_SUPP_TF_MASK_BIT) {
2325*4882a593Smuzhiyun training_stage = WRITE_LEVELING_SUPP_TF;
2326*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
2327*4882a593Smuzhiyun ("WRITE_LEVELING_SUPP_TF_MASK_BIT CS #%d\n",
2328*4882a593Smuzhiyun effective_cs));
2329*4882a593Smuzhiyun ret = ddr3_tip_dynamic_write_leveling_supp(dev_num);
2330*4882a593Smuzhiyun if (is_reg_dump != 0)
2331*4882a593Smuzhiyun ddr3_tip_reg_dump(dev_num);
2332*4882a593Smuzhiyun if (ret != MV_OK) {
2333*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
2334*4882a593Smuzhiyun ("ddr3_tip_dynamic_write_leveling_supp TF failure CS #%d\n",
2335*4882a593Smuzhiyun effective_cs));
2336*4882a593Smuzhiyun if (debug_mode == 0)
2337*4882a593Smuzhiyun return MV_FAIL;
2338*4882a593Smuzhiyun }
2339*4882a593Smuzhiyun }
2340*4882a593Smuzhiyun }
2341*4882a593Smuzhiyun /* Set to 0 after each loop to avoid illegal value may be used */
2342*4882a593Smuzhiyun effective_cs = 0;
2343*4882a593Smuzhiyun
2344*4882a593Smuzhiyun for (effective_cs = 0; effective_cs < max_cs; effective_cs++) {
2345*4882a593Smuzhiyun if (mask_tune_func & CENTRALIZATION_TX_MASK_BIT) {
2346*4882a593Smuzhiyun training_stage = CENTRALIZATION_TX;
2347*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
2348*4882a593Smuzhiyun ("CENTRALIZATION_TX_MASK_BIT CS #%d\n",
2349*4882a593Smuzhiyun effective_cs));
2350*4882a593Smuzhiyun ret = ddr3_tip_centralization_tx(dev_num);
2351*4882a593Smuzhiyun if (is_reg_dump != 0)
2352*4882a593Smuzhiyun ddr3_tip_reg_dump(dev_num);
2353*4882a593Smuzhiyun if (ret != MV_OK) {
2354*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
2355*4882a593Smuzhiyun ("ddr3_tip_centralization_tx failure CS #%d\n",
2356*4882a593Smuzhiyun effective_cs));
2357*4882a593Smuzhiyun if (debug_mode == 0)
2358*4882a593Smuzhiyun return MV_FAIL;
2359*4882a593Smuzhiyun }
2360*4882a593Smuzhiyun }
2361*4882a593Smuzhiyun }
2362*4882a593Smuzhiyun /* Set to 0 after each loop to avoid illegal value may be used */
2363*4882a593Smuzhiyun effective_cs = 0;
2364*4882a593Smuzhiyun
2365*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO, ("restore registers to default\n"));
2366*4882a593Smuzhiyun /* restore register values */
2367*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_restore_dunit_regs(dev_num));
2368*4882a593Smuzhiyun
2369*4882a593Smuzhiyun if (is_reg_dump != 0)
2370*4882a593Smuzhiyun ddr3_tip_reg_dump(dev_num);
2371*4882a593Smuzhiyun
2372*4882a593Smuzhiyun return MV_OK;
2373*4882a593Smuzhiyun }
2374*4882a593Smuzhiyun
2375*4882a593Smuzhiyun /*
2376*4882a593Smuzhiyun * DDR3 Dynamic training flow
2377*4882a593Smuzhiyun */
ddr3_tip_ddr3_auto_tune(u32 dev_num)2378*4882a593Smuzhiyun static int ddr3_tip_ddr3_auto_tune(u32 dev_num)
2379*4882a593Smuzhiyun {
2380*4882a593Smuzhiyun u32 if_id, stage, ret;
2381*4882a593Smuzhiyun int is_if_fail = 0, is_auto_tune_fail = 0;
2382*4882a593Smuzhiyun
2383*4882a593Smuzhiyun training_stage = INIT_CONTROLLER;
2384*4882a593Smuzhiyun
2385*4882a593Smuzhiyun for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
2386*4882a593Smuzhiyun for (stage = 0; stage < MAX_STAGE_LIMIT; stage++)
2387*4882a593Smuzhiyun training_result[stage][if_id] = NO_TEST_DONE;
2388*4882a593Smuzhiyun }
2389*4882a593Smuzhiyun
2390*4882a593Smuzhiyun ret = ddr3_tip_ddr3_training_main_flow(dev_num);
2391*4882a593Smuzhiyun
2392*4882a593Smuzhiyun /* activate XSB test */
2393*4882a593Smuzhiyun if (xsb_validate_type != 0) {
2394*4882a593Smuzhiyun run_xsb_test(dev_num, xsb_validation_base_address, 1, 1,
2395*4882a593Smuzhiyun 0x1024);
2396*4882a593Smuzhiyun }
2397*4882a593Smuzhiyun
2398*4882a593Smuzhiyun if (is_reg_dump != 0)
2399*4882a593Smuzhiyun ddr3_tip_reg_dump(dev_num);
2400*4882a593Smuzhiyun
2401*4882a593Smuzhiyun /* print log */
2402*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_print_log(dev_num, window_mem_addr));
2403*4882a593Smuzhiyun
2404*4882a593Smuzhiyun if (ret != MV_OK) {
2405*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_print_stability_log(dev_num));
2406*4882a593Smuzhiyun }
2407*4882a593Smuzhiyun
2408*4882a593Smuzhiyun for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
2409*4882a593Smuzhiyun is_if_fail = 0;
2410*4882a593Smuzhiyun for (stage = 0; stage < MAX_STAGE_LIMIT; stage++) {
2411*4882a593Smuzhiyun if (training_result[stage][if_id] == TEST_FAILED)
2412*4882a593Smuzhiyun is_if_fail = 1;
2413*4882a593Smuzhiyun }
2414*4882a593Smuzhiyun if (is_if_fail == 1) {
2415*4882a593Smuzhiyun is_auto_tune_fail = 1;
2416*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_INFO,
2417*4882a593Smuzhiyun ("Auto Tune failed for IF %d\n",
2418*4882a593Smuzhiyun if_id));
2419*4882a593Smuzhiyun }
2420*4882a593Smuzhiyun }
2421*4882a593Smuzhiyun
2422*4882a593Smuzhiyun if ((ret == MV_FAIL) || (is_auto_tune_fail == 1))
2423*4882a593Smuzhiyun return MV_FAIL;
2424*4882a593Smuzhiyun else
2425*4882a593Smuzhiyun return MV_OK;
2426*4882a593Smuzhiyun }
2427*4882a593Smuzhiyun
2428*4882a593Smuzhiyun /*
2429*4882a593Smuzhiyun * Enable init sequence
2430*4882a593Smuzhiyun */
ddr3_tip_enable_init_sequence(u32 dev_num)2431*4882a593Smuzhiyun int ddr3_tip_enable_init_sequence(u32 dev_num)
2432*4882a593Smuzhiyun {
2433*4882a593Smuzhiyun int is_fail = 0;
2434*4882a593Smuzhiyun u32 if_id = 0, mem_mask = 0, bus_index = 0;
2435*4882a593Smuzhiyun struct hws_topology_map *tm = ddr3_get_topology_map();
2436*4882a593Smuzhiyun
2437*4882a593Smuzhiyun /* Enable init sequence */
2438*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write(dev_num, ACCESS_TYPE_MULTICAST, 0,
2439*4882a593Smuzhiyun SDRAM_INIT_CONTROL_REG, 0x1, 0x1));
2440*4882a593Smuzhiyun
2441*4882a593Smuzhiyun for (if_id = 0; if_id <= MAX_INTERFACE_NUM - 1; if_id++) {
2442*4882a593Smuzhiyun VALIDATE_ACTIVE(tm->if_act_mask, if_id);
2443*4882a593Smuzhiyun
2444*4882a593Smuzhiyun if (ddr3_tip_if_polling
2445*4882a593Smuzhiyun (dev_num, ACCESS_TYPE_UNICAST, if_id, 0, 0x1,
2446*4882a593Smuzhiyun SDRAM_INIT_CONTROL_REG,
2447*4882a593Smuzhiyun MAX_POLLING_ITERATIONS) != MV_OK) {
2448*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
2449*4882a593Smuzhiyun ("polling failed IF %d\n",
2450*4882a593Smuzhiyun if_id));
2451*4882a593Smuzhiyun is_fail = 1;
2452*4882a593Smuzhiyun continue;
2453*4882a593Smuzhiyun }
2454*4882a593Smuzhiyun
2455*4882a593Smuzhiyun mem_mask = 0;
2456*4882a593Smuzhiyun for (bus_index = 0; bus_index < GET_TOPOLOGY_NUM_OF_BUSES();
2457*4882a593Smuzhiyun bus_index++) {
2458*4882a593Smuzhiyun VALIDATE_ACTIVE(tm->bus_act_mask, bus_index);
2459*4882a593Smuzhiyun mem_mask |=
2460*4882a593Smuzhiyun tm->interface_params[if_id].
2461*4882a593Smuzhiyun as_bus_params[bus_index].mirror_enable_bitmask;
2462*4882a593Smuzhiyun }
2463*4882a593Smuzhiyun
2464*4882a593Smuzhiyun if (mem_mask != 0) {
2465*4882a593Smuzhiyun /* Disable Multi CS */
2466*4882a593Smuzhiyun CHECK_STATUS(ddr3_tip_if_write
2467*4882a593Smuzhiyun (dev_num, ACCESS_TYPE_MULTICAST,
2468*4882a593Smuzhiyun if_id, CS_ENABLE_REG, 1 << 3,
2469*4882a593Smuzhiyun 1 << 3));
2470*4882a593Smuzhiyun }
2471*4882a593Smuzhiyun }
2472*4882a593Smuzhiyun
2473*4882a593Smuzhiyun return (is_fail == 0) ? MV_OK : MV_FAIL;
2474*4882a593Smuzhiyun }
2475*4882a593Smuzhiyun
ddr3_tip_register_dq_table(u32 dev_num,u32 * table)2476*4882a593Smuzhiyun int ddr3_tip_register_dq_table(u32 dev_num, u32 *table)
2477*4882a593Smuzhiyun {
2478*4882a593Smuzhiyun dq_map_table = table;
2479*4882a593Smuzhiyun
2480*4882a593Smuzhiyun return MV_OK;
2481*4882a593Smuzhiyun }
2482*4882a593Smuzhiyun
2483*4882a593Smuzhiyun /*
2484*4882a593Smuzhiyun * Check if pup search is locked
2485*4882a593Smuzhiyun */
ddr3_tip_is_pup_lock(u32 * pup_buf,enum hws_training_result read_mode)2486*4882a593Smuzhiyun int ddr3_tip_is_pup_lock(u32 *pup_buf, enum hws_training_result read_mode)
2487*4882a593Smuzhiyun {
2488*4882a593Smuzhiyun u32 bit_start = 0, bit_end = 0, bit_id;
2489*4882a593Smuzhiyun
2490*4882a593Smuzhiyun if (read_mode == RESULT_PER_BIT) {
2491*4882a593Smuzhiyun bit_start = 0;
2492*4882a593Smuzhiyun bit_end = BUS_WIDTH_IN_BITS - 1;
2493*4882a593Smuzhiyun } else {
2494*4882a593Smuzhiyun bit_start = 0;
2495*4882a593Smuzhiyun bit_end = 0;
2496*4882a593Smuzhiyun }
2497*4882a593Smuzhiyun
2498*4882a593Smuzhiyun for (bit_id = bit_start; bit_id <= bit_end; bit_id++) {
2499*4882a593Smuzhiyun if (GET_LOCK_RESULT(pup_buf[bit_id]) == 0)
2500*4882a593Smuzhiyun return 0;
2501*4882a593Smuzhiyun }
2502*4882a593Smuzhiyun
2503*4882a593Smuzhiyun return 1;
2504*4882a593Smuzhiyun }
2505*4882a593Smuzhiyun
2506*4882a593Smuzhiyun /*
2507*4882a593Smuzhiyun * Get minimum buffer value
2508*4882a593Smuzhiyun */
ddr3_tip_get_buf_min(u8 * buf_ptr)2509*4882a593Smuzhiyun u8 ddr3_tip_get_buf_min(u8 *buf_ptr)
2510*4882a593Smuzhiyun {
2511*4882a593Smuzhiyun u8 min_val = 0xff;
2512*4882a593Smuzhiyun u8 cnt = 0;
2513*4882a593Smuzhiyun
2514*4882a593Smuzhiyun for (cnt = 0; cnt < BUS_WIDTH_IN_BITS; cnt++) {
2515*4882a593Smuzhiyun if (buf_ptr[cnt] < min_val)
2516*4882a593Smuzhiyun min_val = buf_ptr[cnt];
2517*4882a593Smuzhiyun }
2518*4882a593Smuzhiyun
2519*4882a593Smuzhiyun return min_val;
2520*4882a593Smuzhiyun }
2521*4882a593Smuzhiyun
2522*4882a593Smuzhiyun /*
2523*4882a593Smuzhiyun * Get maximum buffer value
2524*4882a593Smuzhiyun */
ddr3_tip_get_buf_max(u8 * buf_ptr)2525*4882a593Smuzhiyun u8 ddr3_tip_get_buf_max(u8 *buf_ptr)
2526*4882a593Smuzhiyun {
2527*4882a593Smuzhiyun u8 max_val = 0;
2528*4882a593Smuzhiyun u8 cnt = 0;
2529*4882a593Smuzhiyun
2530*4882a593Smuzhiyun for (cnt = 0; cnt < BUS_WIDTH_IN_BITS; cnt++) {
2531*4882a593Smuzhiyun if (buf_ptr[cnt] > max_val)
2532*4882a593Smuzhiyun max_val = buf_ptr[cnt];
2533*4882a593Smuzhiyun }
2534*4882a593Smuzhiyun
2535*4882a593Smuzhiyun return max_val;
2536*4882a593Smuzhiyun }
2537*4882a593Smuzhiyun
2538*4882a593Smuzhiyun /*
2539*4882a593Smuzhiyun * The following functions return memory parameters:
2540*4882a593Smuzhiyun * bus and device width, device size
2541*4882a593Smuzhiyun */
2542*4882a593Smuzhiyun
hws_ddr3_get_bus_width(void)2543*4882a593Smuzhiyun u32 hws_ddr3_get_bus_width(void)
2544*4882a593Smuzhiyun {
2545*4882a593Smuzhiyun struct hws_topology_map *tm = ddr3_get_topology_map();
2546*4882a593Smuzhiyun
2547*4882a593Smuzhiyun return (DDR3_IS_16BIT_DRAM_MODE(tm->bus_act_mask) ==
2548*4882a593Smuzhiyun 1) ? 16 : 32;
2549*4882a593Smuzhiyun }
2550*4882a593Smuzhiyun
hws_ddr3_get_device_width(u32 if_id)2551*4882a593Smuzhiyun u32 hws_ddr3_get_device_width(u32 if_id)
2552*4882a593Smuzhiyun {
2553*4882a593Smuzhiyun struct hws_topology_map *tm = ddr3_get_topology_map();
2554*4882a593Smuzhiyun
2555*4882a593Smuzhiyun return (tm->interface_params[if_id].bus_width ==
2556*4882a593Smuzhiyun BUS_WIDTH_8) ? 8 : 16;
2557*4882a593Smuzhiyun }
2558*4882a593Smuzhiyun
hws_ddr3_get_device_size(u32 if_id)2559*4882a593Smuzhiyun u32 hws_ddr3_get_device_size(u32 if_id)
2560*4882a593Smuzhiyun {
2561*4882a593Smuzhiyun struct hws_topology_map *tm = ddr3_get_topology_map();
2562*4882a593Smuzhiyun
2563*4882a593Smuzhiyun if (tm->interface_params[if_id].memory_size >=
2564*4882a593Smuzhiyun MEM_SIZE_LAST) {
2565*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
2566*4882a593Smuzhiyun ("Error: Wrong device size of Cs: %d",
2567*4882a593Smuzhiyun tm->interface_params[if_id].memory_size));
2568*4882a593Smuzhiyun return 0;
2569*4882a593Smuzhiyun } else {
2570*4882a593Smuzhiyun return 1 << tm->interface_params[if_id].memory_size;
2571*4882a593Smuzhiyun }
2572*4882a593Smuzhiyun }
2573*4882a593Smuzhiyun
hws_ddr3_calc_mem_cs_size(u32 if_id,u32 cs,u32 * cs_size)2574*4882a593Smuzhiyun int hws_ddr3_calc_mem_cs_size(u32 if_id, u32 cs, u32 *cs_size)
2575*4882a593Smuzhiyun {
2576*4882a593Smuzhiyun u32 cs_mem_size, dev_size;
2577*4882a593Smuzhiyun
2578*4882a593Smuzhiyun dev_size = hws_ddr3_get_device_size(if_id);
2579*4882a593Smuzhiyun if (dev_size != 0) {
2580*4882a593Smuzhiyun cs_mem_size = ((hws_ddr3_get_bus_width() /
2581*4882a593Smuzhiyun hws_ddr3_get_device_width(if_id)) * dev_size);
2582*4882a593Smuzhiyun
2583*4882a593Smuzhiyun /* the calculated result in Gbytex16 to avoid float using */
2584*4882a593Smuzhiyun
2585*4882a593Smuzhiyun if (cs_mem_size == 2) {
2586*4882a593Smuzhiyun *cs_size = _128M;
2587*4882a593Smuzhiyun } else if (cs_mem_size == 4) {
2588*4882a593Smuzhiyun *cs_size = _256M;
2589*4882a593Smuzhiyun } else if (cs_mem_size == 8) {
2590*4882a593Smuzhiyun *cs_size = _512M;
2591*4882a593Smuzhiyun } else if (cs_mem_size == 16) {
2592*4882a593Smuzhiyun *cs_size = _1G;
2593*4882a593Smuzhiyun } else if (cs_mem_size == 32) {
2594*4882a593Smuzhiyun *cs_size = _2G;
2595*4882a593Smuzhiyun } else {
2596*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
2597*4882a593Smuzhiyun ("Error: Wrong Memory size of Cs: %d", cs));
2598*4882a593Smuzhiyun return MV_FAIL;
2599*4882a593Smuzhiyun }
2600*4882a593Smuzhiyun return MV_OK;
2601*4882a593Smuzhiyun } else {
2602*4882a593Smuzhiyun return MV_FAIL;
2603*4882a593Smuzhiyun }
2604*4882a593Smuzhiyun }
2605*4882a593Smuzhiyun
hws_ddr3_cs_base_adr_calc(u32 if_id,u32 cs,u32 * cs_base_addr)2606*4882a593Smuzhiyun int hws_ddr3_cs_base_adr_calc(u32 if_id, u32 cs, u32 *cs_base_addr)
2607*4882a593Smuzhiyun {
2608*4882a593Smuzhiyun u32 cs_mem_size = 0;
2609*4882a593Smuzhiyun #ifdef DEVICE_MAX_DRAM_ADDRESS_SIZE
2610*4882a593Smuzhiyun u32 physical_mem_size;
2611*4882a593Smuzhiyun u32 max_mem_size = DEVICE_MAX_DRAM_ADDRESS_SIZE;
2612*4882a593Smuzhiyun #endif
2613*4882a593Smuzhiyun
2614*4882a593Smuzhiyun if (hws_ddr3_calc_mem_cs_size(if_id, cs, &cs_mem_size) != MV_OK)
2615*4882a593Smuzhiyun return MV_FAIL;
2616*4882a593Smuzhiyun
2617*4882a593Smuzhiyun #ifdef DEVICE_MAX_DRAM_ADDRESS_SIZE
2618*4882a593Smuzhiyun struct hws_topology_map *tm = ddr3_get_topology_map();
2619*4882a593Smuzhiyun /*
2620*4882a593Smuzhiyun * if number of address pins doesn't allow to use max mem size that
2621*4882a593Smuzhiyun * is defined in topology mem size is defined by
2622*4882a593Smuzhiyun * DEVICE_MAX_DRAM_ADDRESS_SIZE
2623*4882a593Smuzhiyun */
2624*4882a593Smuzhiyun physical_mem_size =
2625*4882a593Smuzhiyun mv_hwsmem_size[tm->interface_params[0].memory_size];
2626*4882a593Smuzhiyun
2627*4882a593Smuzhiyun if (hws_ddr3_get_device_width(cs) == 16) {
2628*4882a593Smuzhiyun /*
2629*4882a593Smuzhiyun * 16bit mem device can be twice more - no need in less
2630*4882a593Smuzhiyun * significant pin
2631*4882a593Smuzhiyun */
2632*4882a593Smuzhiyun max_mem_size = DEVICE_MAX_DRAM_ADDRESS_SIZE * 2;
2633*4882a593Smuzhiyun }
2634*4882a593Smuzhiyun
2635*4882a593Smuzhiyun if (physical_mem_size > max_mem_size) {
2636*4882a593Smuzhiyun cs_mem_size = max_mem_size *
2637*4882a593Smuzhiyun (hws_ddr3_get_bus_width() /
2638*4882a593Smuzhiyun hws_ddr3_get_device_width(if_id));
2639*4882a593Smuzhiyun DEBUG_TRAINING_IP(DEBUG_LEVEL_ERROR,
2640*4882a593Smuzhiyun ("Updated Physical Mem size is from 0x%x to %x\n",
2641*4882a593Smuzhiyun physical_mem_size,
2642*4882a593Smuzhiyun DEVICE_MAX_DRAM_ADDRESS_SIZE));
2643*4882a593Smuzhiyun }
2644*4882a593Smuzhiyun #endif
2645*4882a593Smuzhiyun
2646*4882a593Smuzhiyun /* calculate CS base addr */
2647*4882a593Smuzhiyun *cs_base_addr = ((cs_mem_size) * cs) & 0xffff0000;
2648*4882a593Smuzhiyun
2649*4882a593Smuzhiyun return MV_OK;
2650*4882a593Smuzhiyun }
2651