1*4882a593Smuzhiyun /*
2*4882a593Smuzhiyun * Copyright (C) Marvell International Ltd. and its affiliates
3*4882a593Smuzhiyun *
4*4882a593Smuzhiyun * SPDX-License-Identifier: GPL-2.0
5*4882a593Smuzhiyun */
6*4882a593Smuzhiyun
7*4882a593Smuzhiyun #ifndef _DDR3_INIT_H
8*4882a593Smuzhiyun #define _DDR3_INIT_H
9*4882a593Smuzhiyun
10*4882a593Smuzhiyun #if defined(CONFIG_ARMADA_38X)
11*4882a593Smuzhiyun #include "ddr3_a38x.h"
12*4882a593Smuzhiyun #include "ddr3_a38x_mc_static.h"
13*4882a593Smuzhiyun #include "ddr3_a38x_topology.h"
14*4882a593Smuzhiyun #endif
15*4882a593Smuzhiyun #include "ddr3_hws_hw_training.h"
16*4882a593Smuzhiyun #include "ddr3_hws_sil_training.h"
17*4882a593Smuzhiyun #include "ddr3_logging_def.h"
18*4882a593Smuzhiyun #include "ddr3_training_hw_algo.h"
19*4882a593Smuzhiyun #include "ddr3_training_ip.h"
20*4882a593Smuzhiyun #include "ddr3_training_ip_centralization.h"
21*4882a593Smuzhiyun #include "ddr3_training_ip_engine.h"
22*4882a593Smuzhiyun #include "ddr3_training_ip_flow.h"
23*4882a593Smuzhiyun #include "ddr3_training_ip_pbs.h"
24*4882a593Smuzhiyun #include "ddr3_training_ip_prv_if.h"
25*4882a593Smuzhiyun #include "ddr3_training_ip_static.h"
26*4882a593Smuzhiyun #include "ddr3_training_leveling.h"
27*4882a593Smuzhiyun #include "xor.h"
28*4882a593Smuzhiyun
29*4882a593Smuzhiyun /*
30*4882a593Smuzhiyun * MV_DEBUG_INIT need to be defines, otherwise the output of the
31*4882a593Smuzhiyun * DDR2 training code is not complete and misleading
32*4882a593Smuzhiyun */
33*4882a593Smuzhiyun #define MV_DEBUG_INIT
34*4882a593Smuzhiyun
35*4882a593Smuzhiyun #ifdef MV_DEBUG_INIT
36*4882a593Smuzhiyun #define DEBUG_INIT_S(s) puts(s)
37*4882a593Smuzhiyun #define DEBUG_INIT_D(d, l) printf("%x", d)
38*4882a593Smuzhiyun #define DEBUG_INIT_D_10(d, l) printf("%d", d)
39*4882a593Smuzhiyun #else
40*4882a593Smuzhiyun #define DEBUG_INIT_S(s)
41*4882a593Smuzhiyun #define DEBUG_INIT_D(d, l)
42*4882a593Smuzhiyun #define DEBUG_INIT_D_10(d, l)
43*4882a593Smuzhiyun #endif
44*4882a593Smuzhiyun
45*4882a593Smuzhiyun #ifdef MV_DEBUG_INIT_FULL
46*4882a593Smuzhiyun #define DEBUG_INIT_FULL_S(s) puts(s)
47*4882a593Smuzhiyun #define DEBUG_INIT_FULL_D(d, l) printf("%x", d)
48*4882a593Smuzhiyun #define DEBUG_INIT_FULL_D_10(d, l) printf("%d", d)
49*4882a593Smuzhiyun #define DEBUG_WR_REG(reg, val) \
50*4882a593Smuzhiyun { DEBUG_INIT_S("Write Reg: 0x"); DEBUG_INIT_D((reg), 8); \
51*4882a593Smuzhiyun DEBUG_INIT_S("= "); DEBUG_INIT_D((val), 8); DEBUG_INIT_S("\n"); }
52*4882a593Smuzhiyun #define DEBUG_RD_REG(reg, val) \
53*4882a593Smuzhiyun { DEBUG_INIT_S("Read Reg: 0x"); DEBUG_INIT_D((reg), 8); \
54*4882a593Smuzhiyun DEBUG_INIT_S("= "); DEBUG_INIT_D((val), 8); DEBUG_INIT_S("\n"); }
55*4882a593Smuzhiyun #else
56*4882a593Smuzhiyun #define DEBUG_INIT_FULL_S(s)
57*4882a593Smuzhiyun #define DEBUG_INIT_FULL_D(d, l)
58*4882a593Smuzhiyun #define DEBUG_INIT_FULL_D_10(d, l)
59*4882a593Smuzhiyun #define DEBUG_WR_REG(reg, val)
60*4882a593Smuzhiyun #define DEBUG_RD_REG(reg, val)
61*4882a593Smuzhiyun #endif
62*4882a593Smuzhiyun
63*4882a593Smuzhiyun #define DEBUG_INIT_FULL_C(s, d, l) \
64*4882a593Smuzhiyun { DEBUG_INIT_FULL_S(s); \
65*4882a593Smuzhiyun DEBUG_INIT_FULL_D(d, l); \
66*4882a593Smuzhiyun DEBUG_INIT_FULL_S("\n"); }
67*4882a593Smuzhiyun #define DEBUG_INIT_C(s, d, l) \
68*4882a593Smuzhiyun { DEBUG_INIT_S(s); DEBUG_INIT_D(d, l); DEBUG_INIT_S("\n"); }
69*4882a593Smuzhiyun
70*4882a593Smuzhiyun /*
71*4882a593Smuzhiyun * Debug (Enable/Disable modules) and Error report
72*4882a593Smuzhiyun */
73*4882a593Smuzhiyun
74*4882a593Smuzhiyun #ifdef BASIC_DEBUG
75*4882a593Smuzhiyun #define MV_DEBUG_WL
76*4882a593Smuzhiyun #define MV_DEBUG_RL
77*4882a593Smuzhiyun #define MV_DEBUG_DQS_RESULTS
78*4882a593Smuzhiyun #endif
79*4882a593Smuzhiyun
80*4882a593Smuzhiyun #ifdef FULL_DEBUG
81*4882a593Smuzhiyun #define MV_DEBUG_WL
82*4882a593Smuzhiyun #define MV_DEBUG_RL
83*4882a593Smuzhiyun #define MV_DEBUG_DQS
84*4882a593Smuzhiyun
85*4882a593Smuzhiyun #define MV_DEBUG_PBS
86*4882a593Smuzhiyun #define MV_DEBUG_DFS
87*4882a593Smuzhiyun #define MV_DEBUG_MAIN_FULL
88*4882a593Smuzhiyun #define MV_DEBUG_DFS_FULL
89*4882a593Smuzhiyun #define MV_DEBUG_DQS_FULL
90*4882a593Smuzhiyun #define MV_DEBUG_RL_FULL
91*4882a593Smuzhiyun #define MV_DEBUG_WL_FULL
92*4882a593Smuzhiyun #endif
93*4882a593Smuzhiyun
94*4882a593Smuzhiyun #if defined(CONFIG_ARMADA_38X)
95*4882a593Smuzhiyun #include "ddr3_a38x.h"
96*4882a593Smuzhiyun #include "ddr3_a38x_topology.h"
97*4882a593Smuzhiyun #endif
98*4882a593Smuzhiyun
99*4882a593Smuzhiyun /* The following is a list of Marvell status */
100*4882a593Smuzhiyun #define MV_ERROR (-1)
101*4882a593Smuzhiyun #define MV_OK (0x00) /* Operation succeeded */
102*4882a593Smuzhiyun #define MV_FAIL (0x01) /* Operation failed */
103*4882a593Smuzhiyun #define MV_BAD_VALUE (0x02) /* Illegal value (general) */
104*4882a593Smuzhiyun #define MV_OUT_OF_RANGE (0x03) /* The value is out of range */
105*4882a593Smuzhiyun #define MV_BAD_PARAM (0x04) /* Illegal parameter in function called */
106*4882a593Smuzhiyun #define MV_BAD_PTR (0x05) /* Illegal pointer value */
107*4882a593Smuzhiyun #define MV_BAD_SIZE (0x06) /* Illegal size */
108*4882a593Smuzhiyun #define MV_BAD_STATE (0x07) /* Illegal state of state machine */
109*4882a593Smuzhiyun #define MV_SET_ERROR (0x08) /* Set operation failed */
110*4882a593Smuzhiyun #define MV_GET_ERROR (0x09) /* Get operation failed */
111*4882a593Smuzhiyun #define MV_CREATE_ERROR (0x0a) /* Fail while creating an item */
112*4882a593Smuzhiyun #define MV_NOT_FOUND (0x0b) /* Item not found */
113*4882a593Smuzhiyun #define MV_NO_MORE (0x0c) /* No more items found */
114*4882a593Smuzhiyun #define MV_NO_SUCH (0x0d) /* No such item */
115*4882a593Smuzhiyun #define MV_TIMEOUT (0x0e) /* Time Out */
116*4882a593Smuzhiyun #define MV_NO_CHANGE (0x0f) /* Parameter(s) is already in this value */
117*4882a593Smuzhiyun #define MV_NOT_SUPPORTED (0x10) /* This request is not support */
118*4882a593Smuzhiyun #define MV_NOT_IMPLEMENTED (0x11) /* Request supported but not implemented*/
119*4882a593Smuzhiyun #define MV_NOT_INITIALIZED (0x12) /* The item is not initialized */
120*4882a593Smuzhiyun #define MV_NO_RESOURCE (0x13) /* Resource not available (memory ...) */
121*4882a593Smuzhiyun #define MV_FULL (0x14) /* Item is full (Queue or table etc...) */
122*4882a593Smuzhiyun #define MV_EMPTY (0x15) /* Item is empty (Queue or table etc...) */
123*4882a593Smuzhiyun #define MV_INIT_ERROR (0x16) /* Error occurred while INIT process */
124*4882a593Smuzhiyun #define MV_HW_ERROR (0x17) /* Hardware error */
125*4882a593Smuzhiyun #define MV_TX_ERROR (0x18) /* Transmit operation not succeeded */
126*4882a593Smuzhiyun #define MV_RX_ERROR (0x19) /* Recieve operation not succeeded */
127*4882a593Smuzhiyun #define MV_NOT_READY (0x1a) /* The other side is not ready yet */
128*4882a593Smuzhiyun #define MV_ALREADY_EXIST (0x1b) /* Tried to create existing item */
129*4882a593Smuzhiyun #define MV_OUT_OF_CPU_MEM (0x1c) /* Cpu memory allocation failed. */
130*4882a593Smuzhiyun #define MV_NOT_STARTED (0x1d) /* Not started yet */
131*4882a593Smuzhiyun #define MV_BUSY (0x1e) /* Item is busy. */
132*4882a593Smuzhiyun #define MV_TERMINATE (0x1f) /* Item terminates it's work. */
133*4882a593Smuzhiyun #define MV_NOT_ALIGNED (0x20) /* Wrong alignment */
134*4882a593Smuzhiyun #define MV_NOT_ALLOWED (0x21) /* Operation NOT allowed */
135*4882a593Smuzhiyun #define MV_WRITE_PROTECT (0x22) /* Write protected */
136*4882a593Smuzhiyun #define MV_INVALID (int)(-1)
137*4882a593Smuzhiyun
138*4882a593Smuzhiyun /* For checking function return values */
139*4882a593Smuzhiyun #define CHECK_STATUS(orig_func) \
140*4882a593Smuzhiyun { \
141*4882a593Smuzhiyun int status; \
142*4882a593Smuzhiyun status = orig_func; \
143*4882a593Smuzhiyun if (MV_OK != status) \
144*4882a593Smuzhiyun return status; \
145*4882a593Smuzhiyun }
146*4882a593Smuzhiyun
147*4882a593Smuzhiyun enum log_level {
148*4882a593Smuzhiyun MV_LOG_LEVEL_0,
149*4882a593Smuzhiyun MV_LOG_LEVEL_1,
150*4882a593Smuzhiyun MV_LOG_LEVEL_2,
151*4882a593Smuzhiyun MV_LOG_LEVEL_3
152*4882a593Smuzhiyun };
153*4882a593Smuzhiyun
154*4882a593Smuzhiyun /* Globals */
155*4882a593Smuzhiyun extern u8 debug_training;
156*4882a593Smuzhiyun extern u8 is_reg_dump;
157*4882a593Smuzhiyun extern u8 generic_init_controller;
158*4882a593Smuzhiyun extern u32 freq_val[];
159*4882a593Smuzhiyun extern u32 is_pll_old;
160*4882a593Smuzhiyun extern struct cl_val_per_freq cas_latency_table[];
161*4882a593Smuzhiyun extern struct pattern_info pattern_table[];
162*4882a593Smuzhiyun extern struct cl_val_per_freq cas_write_latency_table[];
163*4882a593Smuzhiyun extern u8 debug_training;
164*4882a593Smuzhiyun extern u8 debug_centralization, debug_training_ip, debug_training_bist,
165*4882a593Smuzhiyun debug_pbs, debug_training_static, debug_leveling;
166*4882a593Smuzhiyun extern u32 pipe_multicast_mask;
167*4882a593Smuzhiyun extern struct hws_tip_config_func_db config_func_info[];
168*4882a593Smuzhiyun extern u8 cs_mask_reg[];
169*4882a593Smuzhiyun extern u8 twr_mask_table[];
170*4882a593Smuzhiyun extern u8 cl_mask_table[];
171*4882a593Smuzhiyun extern u8 cwl_mask_table[];
172*4882a593Smuzhiyun extern u16 rfc_table[];
173*4882a593Smuzhiyun extern u32 speed_bin_table_t_rc[];
174*4882a593Smuzhiyun extern u32 speed_bin_table_t_rcd_t_rp[];
175*4882a593Smuzhiyun extern u32 ck_delay, ck_delay_16;
176*4882a593Smuzhiyun
177*4882a593Smuzhiyun extern u32 g_zpri_data;
178*4882a593Smuzhiyun extern u32 g_znri_data;
179*4882a593Smuzhiyun extern u32 g_zpri_ctrl;
180*4882a593Smuzhiyun extern u32 g_znri_ctrl;
181*4882a593Smuzhiyun extern u32 g_zpodt_data;
182*4882a593Smuzhiyun extern u32 g_znodt_data;
183*4882a593Smuzhiyun extern u32 g_zpodt_ctrl;
184*4882a593Smuzhiyun extern u32 g_znodt_ctrl;
185*4882a593Smuzhiyun extern u32 g_dic;
186*4882a593Smuzhiyun extern u32 g_odt_config;
187*4882a593Smuzhiyun extern u32 g_rtt_nom;
188*4882a593Smuzhiyun
189*4882a593Smuzhiyun extern u8 debug_training_access;
190*4882a593Smuzhiyun extern u8 debug_training_a38x;
191*4882a593Smuzhiyun extern u32 first_active_if;
192*4882a593Smuzhiyun extern enum hws_ddr_freq init_freq;
193*4882a593Smuzhiyun extern u32 delay_enable, ck_delay, ck_delay_16, ca_delay;
194*4882a593Smuzhiyun extern u32 mask_tune_func;
195*4882a593Smuzhiyun extern u32 rl_version;
196*4882a593Smuzhiyun extern int rl_mid_freq_wa;
197*4882a593Smuzhiyun extern u8 calibration_update_control; /* 2 external only, 1 is internal only */
198*4882a593Smuzhiyun extern enum hws_ddr_freq medium_freq;
199*4882a593Smuzhiyun
200*4882a593Smuzhiyun extern u32 ck_delay, ck_delay_16;
201*4882a593Smuzhiyun extern enum hws_result training_result[MAX_STAGE_LIMIT][MAX_INTERFACE_NUM];
202*4882a593Smuzhiyun extern u32 first_active_if;
203*4882a593Smuzhiyun extern u32 mask_tune_func;
204*4882a593Smuzhiyun extern u32 freq_val[];
205*4882a593Smuzhiyun extern enum hws_ddr_freq init_freq;
206*4882a593Smuzhiyun extern enum hws_ddr_freq low_freq;
207*4882a593Smuzhiyun extern enum hws_ddr_freq medium_freq;
208*4882a593Smuzhiyun extern u8 generic_init_controller;
209*4882a593Smuzhiyun extern enum auto_tune_stage training_stage;
210*4882a593Smuzhiyun extern u32 is_pll_before_init;
211*4882a593Smuzhiyun extern u32 is_adll_calib_before_init;
212*4882a593Smuzhiyun extern u32 is_dfs_in_init;
213*4882a593Smuzhiyun extern int wl_debug_delay;
214*4882a593Smuzhiyun extern u32 silicon_delay[HWS_MAX_DEVICE_NUM];
215*4882a593Smuzhiyun extern u32 p_finger;
216*4882a593Smuzhiyun extern u32 n_finger;
217*4882a593Smuzhiyun extern u32 freq_val[DDR_FREQ_LIMIT];
218*4882a593Smuzhiyun extern u32 start_pattern, end_pattern;
219*4882a593Smuzhiyun extern u32 phy_reg0_val;
220*4882a593Smuzhiyun extern u32 phy_reg1_val;
221*4882a593Smuzhiyun extern u32 phy_reg2_val;
222*4882a593Smuzhiyun extern u32 phy_reg3_val;
223*4882a593Smuzhiyun extern enum hws_pattern sweep_pattern;
224*4882a593Smuzhiyun extern enum hws_pattern pbs_pattern;
225*4882a593Smuzhiyun extern u8 is_rzq6;
226*4882a593Smuzhiyun extern u32 znri_data_phy_val;
227*4882a593Smuzhiyun extern u32 zpri_data_phy_val;
228*4882a593Smuzhiyun extern u32 znri_ctrl_phy_val;
229*4882a593Smuzhiyun extern u32 zpri_ctrl_phy_val;
230*4882a593Smuzhiyun extern u8 debug_training_access;
231*4882a593Smuzhiyun extern u32 finger_test, p_finger_start, p_finger_end, n_finger_start,
232*4882a593Smuzhiyun n_finger_end, p_finger_step, n_finger_step;
233*4882a593Smuzhiyun extern u32 mode2_t;
234*4882a593Smuzhiyun extern u32 xsb_validate_type;
235*4882a593Smuzhiyun extern u32 xsb_validation_base_address;
236*4882a593Smuzhiyun extern u32 odt_additional;
237*4882a593Smuzhiyun extern u32 debug_mode;
238*4882a593Smuzhiyun extern u32 delay_enable;
239*4882a593Smuzhiyun extern u32 ca_delay;
240*4882a593Smuzhiyun extern u32 debug_dunit;
241*4882a593Smuzhiyun extern u32 clamp_tbl[];
242*4882a593Smuzhiyun extern u32 freq_mask[HWS_MAX_DEVICE_NUM][DDR_FREQ_LIMIT];
243*4882a593Smuzhiyun extern u32 start_pattern, end_pattern;
244*4882a593Smuzhiyun
245*4882a593Smuzhiyun extern u32 maxt_poll_tries;
246*4882a593Smuzhiyun extern u32 is_bist_reset_bit;
247*4882a593Smuzhiyun extern u8 debug_training_bist;
248*4882a593Smuzhiyun
249*4882a593Smuzhiyun extern u8 vref_window_size[MAX_INTERFACE_NUM][MAX_BUS_NUM];
250*4882a593Smuzhiyun extern u32 debug_mode;
251*4882a593Smuzhiyun extern u32 effective_cs;
252*4882a593Smuzhiyun extern int ddr3_tip_centr_skip_min_win_check;
253*4882a593Smuzhiyun extern u32 *dq_map_table;
254*4882a593Smuzhiyun extern enum auto_tune_stage training_stage;
255*4882a593Smuzhiyun extern u8 debug_centralization;
256*4882a593Smuzhiyun
257*4882a593Smuzhiyun extern u32 delay_enable;
258*4882a593Smuzhiyun extern u32 start_pattern, end_pattern;
259*4882a593Smuzhiyun extern u32 freq_val[DDR_FREQ_LIMIT];
260*4882a593Smuzhiyun extern u8 debug_training_hw_alg;
261*4882a593Smuzhiyun extern enum auto_tune_stage training_stage;
262*4882a593Smuzhiyun
263*4882a593Smuzhiyun extern u8 debug_training_ip;
264*4882a593Smuzhiyun extern enum hws_result training_result[MAX_STAGE_LIMIT][MAX_INTERFACE_NUM];
265*4882a593Smuzhiyun extern enum auto_tune_stage training_stage;
266*4882a593Smuzhiyun extern u32 effective_cs;
267*4882a593Smuzhiyun
268*4882a593Smuzhiyun extern u8 debug_leveling;
269*4882a593Smuzhiyun extern enum hws_result training_result[MAX_STAGE_LIMIT][MAX_INTERFACE_NUM];
270*4882a593Smuzhiyun extern enum auto_tune_stage training_stage;
271*4882a593Smuzhiyun extern u32 rl_version;
272*4882a593Smuzhiyun extern struct cl_val_per_freq cas_latency_table[];
273*4882a593Smuzhiyun extern u32 start_xsb_offset;
274*4882a593Smuzhiyun extern u32 debug_mode;
275*4882a593Smuzhiyun extern u32 odt_config;
276*4882a593Smuzhiyun extern u32 effective_cs;
277*4882a593Smuzhiyun extern u32 phy_reg1_val;
278*4882a593Smuzhiyun
279*4882a593Smuzhiyun extern u8 debug_pbs;
280*4882a593Smuzhiyun extern u32 effective_cs;
281*4882a593Smuzhiyun extern u16 mask_results_dq_reg_map[];
282*4882a593Smuzhiyun extern enum hws_ddr_freq medium_freq;
283*4882a593Smuzhiyun extern u32 freq_val[];
284*4882a593Smuzhiyun extern enum hws_result training_result[MAX_STAGE_LIMIT][MAX_INTERFACE_NUM];
285*4882a593Smuzhiyun extern enum auto_tune_stage training_stage;
286*4882a593Smuzhiyun extern u32 debug_mode;
287*4882a593Smuzhiyun extern u32 *dq_map_table;
288*4882a593Smuzhiyun
289*4882a593Smuzhiyun extern u32 vref;
290*4882a593Smuzhiyun extern struct cl_val_per_freq cas_latency_table[];
291*4882a593Smuzhiyun extern u32 target_freq;
292*4882a593Smuzhiyun extern struct hws_tip_config_func_db config_func_info[HWS_MAX_DEVICE_NUM];
293*4882a593Smuzhiyun extern u32 clamp_tbl[];
294*4882a593Smuzhiyun extern u32 init_freq;
295*4882a593Smuzhiyun /* list of allowed frequency listed in order of enum hws_ddr_freq */
296*4882a593Smuzhiyun extern u32 freq_val[];
297*4882a593Smuzhiyun extern u8 debug_training_static;
298*4882a593Smuzhiyun extern u32 first_active_if;
299*4882a593Smuzhiyun
300*4882a593Smuzhiyun /* Prototypes */
301*4882a593Smuzhiyun int ddr3_tip_enable_init_sequence(u32 dev_num);
302*4882a593Smuzhiyun
303*4882a593Smuzhiyun int ddr3_tip_init_a38x(u32 dev_num, u32 board_id);
304*4882a593Smuzhiyun
305*4882a593Smuzhiyun int ddr3_hws_hw_training(void);
306*4882a593Smuzhiyun int ddr3_silicon_pre_init(void);
307*4882a593Smuzhiyun int ddr3_silicon_post_init(void);
308*4882a593Smuzhiyun int ddr3_post_run_alg(void);
309*4882a593Smuzhiyun int ddr3_if_ecc_enabled(void);
310*4882a593Smuzhiyun void ddr3_new_tip_ecc_scrub(void);
311*4882a593Smuzhiyun
312*4882a593Smuzhiyun void ddr3_print_version(void);
313*4882a593Smuzhiyun void ddr3_new_tip_dlb_config(void);
314*4882a593Smuzhiyun struct hws_topology_map *ddr3_get_topology_map(void);
315*4882a593Smuzhiyun
316*4882a593Smuzhiyun int ddr3_if_ecc_enabled(void);
317*4882a593Smuzhiyun int ddr3_tip_reg_write(u32 dev_num, u32 reg_addr, u32 data);
318*4882a593Smuzhiyun int ddr3_tip_reg_read(u32 dev_num, u32 reg_addr, u32 *data, u32 reg_mask);
319*4882a593Smuzhiyun int ddr3_silicon_get_ddr_target_freq(u32 *ddr_freq);
320*4882a593Smuzhiyun int ddr3_tip_a38x_get_freq_config(u8 dev_num, enum hws_ddr_freq freq,
321*4882a593Smuzhiyun struct hws_tip_freq_config_info
322*4882a593Smuzhiyun *freq_config_info);
323*4882a593Smuzhiyun int ddr3_a38x_update_topology_map(u32 dev_num,
324*4882a593Smuzhiyun struct hws_topology_map *topology_map);
325*4882a593Smuzhiyun int ddr3_tip_a38x_get_init_freq(int dev_num, enum hws_ddr_freq *freq);
326*4882a593Smuzhiyun int ddr3_tip_a38x_get_medium_freq(int dev_num, enum hws_ddr_freq *freq);
327*4882a593Smuzhiyun int ddr3_tip_a38x_if_read(u8 dev_num, enum hws_access_type interface_access,
328*4882a593Smuzhiyun u32 if_id, u32 reg_addr, u32 *data, u32 mask);
329*4882a593Smuzhiyun int ddr3_tip_a38x_if_write(u8 dev_num, enum hws_access_type interface_access,
330*4882a593Smuzhiyun u32 if_id, u32 reg_addr, u32 data, u32 mask);
331*4882a593Smuzhiyun int ddr3_tip_a38x_get_device_info(u8 dev_num,
332*4882a593Smuzhiyun struct ddr3_device_info *info_ptr);
333*4882a593Smuzhiyun
334*4882a593Smuzhiyun int ddr3_tip_init_a38x(u32 dev_num, u32 board_id);
335*4882a593Smuzhiyun
336*4882a593Smuzhiyun int print_adll(u32 dev_num, u32 adll[MAX_INTERFACE_NUM * MAX_BUS_NUM]);
337*4882a593Smuzhiyun int ddr3_tip_restore_dunit_regs(u32 dev_num);
338*4882a593Smuzhiyun void print_topology(struct hws_topology_map *topology_db);
339*4882a593Smuzhiyun
340*4882a593Smuzhiyun u32 mv_board_id_get(void);
341*4882a593Smuzhiyun
342*4882a593Smuzhiyun int ddr3_load_topology_map(void);
343*4882a593Smuzhiyun int ddr3_tip_init_specific_reg_config(u32 dev_num,
344*4882a593Smuzhiyun struct reg_data *reg_config_arr);
345*4882a593Smuzhiyun u32 ddr3_tip_get_init_freq(void);
346*4882a593Smuzhiyun void ddr3_hws_set_log_level(enum ddr_lib_debug_block block, u8 level);
347*4882a593Smuzhiyun int ddr3_tip_tune_training_params(u32 dev_num,
348*4882a593Smuzhiyun struct tune_train_params *params);
349*4882a593Smuzhiyun void get_target_freq(u32 freq_mode, u32 *ddr_freq, u32 *hclk_ps);
350*4882a593Smuzhiyun int ddr3_fast_path_dynamic_cs_size_config(u32 cs_ena);
351*4882a593Smuzhiyun void ddr3_fast_path_static_cs_size_config(u32 cs_ena);
352*4882a593Smuzhiyun u32 ddr3_get_device_width(u32 cs);
353*4882a593Smuzhiyun u32 mv_board_id_index_get(u32 board_id);
354*4882a593Smuzhiyun u32 mv_board_id_get(void);
355*4882a593Smuzhiyun u32 ddr3_get_bus_width(void);
356*4882a593Smuzhiyun void ddr3_set_log_level(u32 n_log_level);
357*4882a593Smuzhiyun int ddr3_calc_mem_cs_size(u32 cs, u32 *cs_size);
358*4882a593Smuzhiyun
359*4882a593Smuzhiyun int hws_ddr3_cs_base_adr_calc(u32 if_id, u32 cs, u32 *cs_base_addr);
360*4882a593Smuzhiyun
361*4882a593Smuzhiyun int ddr3_tip_print_pbs_result(u32 dev_num, u32 cs_num, enum pbs_dir pbs_mode);
362*4882a593Smuzhiyun int ddr3_tip_clean_pbs_result(u32 dev_num, enum pbs_dir pbs_mode);
363*4882a593Smuzhiyun
364*4882a593Smuzhiyun int ddr3_tip_static_round_trip_arr_build(u32 dev_num,
365*4882a593Smuzhiyun struct trip_delay_element *table_ptr,
366*4882a593Smuzhiyun int is_wl, u32 *round_trip_delay_arr);
367*4882a593Smuzhiyun
368*4882a593Smuzhiyun u32 hws_ddr3_tip_max_cs_get(void);
369*4882a593Smuzhiyun
370*4882a593Smuzhiyun /*
371*4882a593Smuzhiyun * Accessor functions for the registers
372*4882a593Smuzhiyun */
reg_write(u32 addr,u32 val)373*4882a593Smuzhiyun static inline void reg_write(u32 addr, u32 val)
374*4882a593Smuzhiyun {
375*4882a593Smuzhiyun writel(val, INTER_REGS_BASE + addr);
376*4882a593Smuzhiyun }
377*4882a593Smuzhiyun
reg_read(u32 addr)378*4882a593Smuzhiyun static inline u32 reg_read(u32 addr)
379*4882a593Smuzhiyun {
380*4882a593Smuzhiyun return readl(INTER_REGS_BASE + addr);
381*4882a593Smuzhiyun }
382*4882a593Smuzhiyun
reg_bit_set(u32 addr,u32 mask)383*4882a593Smuzhiyun static inline void reg_bit_set(u32 addr, u32 mask)
384*4882a593Smuzhiyun {
385*4882a593Smuzhiyun setbits_le32(INTER_REGS_BASE + addr, mask);
386*4882a593Smuzhiyun }
387*4882a593Smuzhiyun
reg_bit_clr(u32 addr,u32 mask)388*4882a593Smuzhiyun static inline void reg_bit_clr(u32 addr, u32 mask)
389*4882a593Smuzhiyun {
390*4882a593Smuzhiyun clrbits_le32(INTER_REGS_BASE + addr, mask);
391*4882a593Smuzhiyun }
392*4882a593Smuzhiyun
393*4882a593Smuzhiyun #endif /* _DDR3_INIT_H */
394